1673b2d42SJoel Stanley /* 2673b2d42SJoel Stanley * Nordic Semiconductor nRF51 SoC 3673b2d42SJoel Stanley * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf 4673b2d42SJoel Stanley * 5673b2d42SJoel Stanley * Copyright 2018 Joel Stanley <joel@jms.id.au> 6673b2d42SJoel Stanley * 7673b2d42SJoel Stanley * This code is licensed under the GPL version 2 or later. See 8673b2d42SJoel Stanley * the COPYING file in the top-level directory. 9673b2d42SJoel Stanley */ 10673b2d42SJoel Stanley 11673b2d42SJoel Stanley #include "qemu/osdep.h" 12673b2d42SJoel Stanley #include "qapi/error.h" 13673b2d42SJoel Stanley #include "qemu-common.h" 14673b2d42SJoel Stanley #include "hw/arm/arm.h" 15673b2d42SJoel Stanley #include "hw/sysbus.h" 16673b2d42SJoel Stanley #include "hw/boards.h" 17673b2d42SJoel Stanley #include "hw/devices.h" 18673b2d42SJoel Stanley #include "hw/misc/unimp.h" 19673b2d42SJoel Stanley #include "exec/address-spaces.h" 20673b2d42SJoel Stanley #include "sysemu/sysemu.h" 21673b2d42SJoel Stanley #include "qemu/log.h" 22673b2d42SJoel Stanley #include "cpu.h" 23673b2d42SJoel Stanley 24659b85e4SSteffen Görtz #include "hw/arm/nrf51.h" 25673b2d42SJoel Stanley #include "hw/arm/nrf51_soc.h" 26673b2d42SJoel Stanley 27673b2d42SJoel Stanley /* 28673b2d42SJoel Stanley * The size and base is for the NRF51822 part. If other parts 29673b2d42SJoel Stanley * are supported in the future, add a sub-class of NRF51SoC for 30673b2d42SJoel Stanley * the specific variants 31673b2d42SJoel Stanley */ 32659b85e4SSteffen Görtz #define NRF51822_FLASH_SIZE (256 * NRF51_PAGE_SIZE) 33659b85e4SSteffen Görtz #define NRF51822_SRAM_SIZE (16 * NRF51_PAGE_SIZE) 34673b2d42SJoel Stanley 35b0014913SJulia Suvorova #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F) 36b0014913SJulia Suvorova 37*b39dced6SSteffen Görtz static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size) 38*b39dced6SSteffen Görtz { 39*b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 40*b39dced6SSteffen Görtz __func__, addr, size); 41*b39dced6SSteffen Görtz return 1; 42*b39dced6SSteffen Görtz } 43*b39dced6SSteffen Görtz 44*b39dced6SSteffen Görtz static void clock_write(void *opaque, hwaddr addr, uint64_t data, 45*b39dced6SSteffen Görtz unsigned int size) 46*b39dced6SSteffen Görtz { 47*b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 48*b39dced6SSteffen Görtz __func__, addr, data, size); 49*b39dced6SSteffen Görtz } 50*b39dced6SSteffen Görtz 51*b39dced6SSteffen Görtz static const MemoryRegionOps clock_ops = { 52*b39dced6SSteffen Görtz .read = clock_read, 53*b39dced6SSteffen Görtz .write = clock_write 54*b39dced6SSteffen Görtz }; 55*b39dced6SSteffen Görtz 56*b39dced6SSteffen Görtz 57673b2d42SJoel Stanley static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) 58673b2d42SJoel Stanley { 59673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(dev_soc); 60b0014913SJulia Suvorova MemoryRegion *mr; 61673b2d42SJoel Stanley Error *err = NULL; 6260facd90SSteffen Görtz uint8_t i = 0; 6360facd90SSteffen Görtz hwaddr base_addr = 0; 64673b2d42SJoel Stanley 65673b2d42SJoel Stanley if (!s->board_memory) { 66673b2d42SJoel Stanley error_setg(errp, "memory property was not set"); 67673b2d42SJoel Stanley return; 68673b2d42SJoel Stanley } 69673b2d42SJoel Stanley 70673b2d42SJoel Stanley object_property_set_link(OBJECT(&s->cpu), OBJECT(&s->container), "memory", 71673b2d42SJoel Stanley &err); 72673b2d42SJoel Stanley if (err) { 73673b2d42SJoel Stanley error_propagate(errp, err); 74673b2d42SJoel Stanley return; 75673b2d42SJoel Stanley } 76673b2d42SJoel Stanley object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 77673b2d42SJoel Stanley if (err) { 78673b2d42SJoel Stanley error_propagate(errp, err); 79673b2d42SJoel Stanley return; 80673b2d42SJoel Stanley } 81673b2d42SJoel Stanley 82673b2d42SJoel Stanley memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); 83673b2d42SJoel Stanley 84673b2d42SJoel Stanley memory_region_init_rom(&s->flash, OBJECT(s), "nrf51.flash", s->flash_size, 85673b2d42SJoel Stanley &err); 86673b2d42SJoel Stanley if (err) { 87673b2d42SJoel Stanley error_propagate(errp, err); 88673b2d42SJoel Stanley return; 89673b2d42SJoel Stanley } 90659b85e4SSteffen Görtz memory_region_add_subregion(&s->container, NRF51_FLASH_BASE, &s->flash); 91673b2d42SJoel Stanley 92673b2d42SJoel Stanley memory_region_init_ram(&s->sram, NULL, "nrf51.sram", s->sram_size, &err); 93673b2d42SJoel Stanley if (err) { 94673b2d42SJoel Stanley error_propagate(errp, err); 95673b2d42SJoel Stanley return; 96673b2d42SJoel Stanley } 97659b85e4SSteffen Görtz memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram); 98673b2d42SJoel Stanley 99b0014913SJulia Suvorova /* UART */ 100b0014913SJulia Suvorova object_property_set_bool(OBJECT(&s->uart), true, "realized", &err); 101b0014913SJulia Suvorova if (err) { 102b0014913SJulia Suvorova error_propagate(errp, err); 103b0014913SJulia Suvorova return; 104b0014913SJulia Suvorova } 105b0014913SJulia Suvorova mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); 106659b85e4SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0); 107b0014913SJulia Suvorova sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, 108b0014913SJulia Suvorova qdev_get_gpio_in(DEVICE(&s->cpu), 109659b85e4SSteffen Görtz BASE_TO_IRQ(NRF51_UART_BASE))); 110b0014913SJulia Suvorova 111f30890deSSteffen Görtz /* RNG */ 112f30890deSSteffen Görtz object_property_set_bool(OBJECT(&s->rng), true, "realized", &err); 113f30890deSSteffen Görtz if (err) { 114f30890deSSteffen Görtz error_propagate(errp, err); 115f30890deSSteffen Görtz return; 116f30890deSSteffen Görtz } 117f30890deSSteffen Görtz 118f30890deSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0); 119f30890deSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0); 120f30890deSSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0, 121f30890deSSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 122f30890deSSteffen Görtz BASE_TO_IRQ(NRF51_RNG_BASE))); 123f30890deSSteffen Görtz 124bb42c4cbSSteffen Görtz /* GPIO */ 125bb42c4cbSSteffen Görtz object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); 126bb42c4cbSSteffen Görtz if (err) { 127bb42c4cbSSteffen Görtz error_propagate(errp, err); 128bb42c4cbSSteffen Görtz return; 129bb42c4cbSSteffen Görtz } 130bb42c4cbSSteffen Görtz 131bb42c4cbSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0); 132bb42c4cbSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0); 133bb42c4cbSSteffen Görtz 134bb42c4cbSSteffen Görtz /* Pass all GPIOs to the SOC layer so they are available to the board */ 135bb42c4cbSSteffen Görtz qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL); 136bb42c4cbSSteffen Görtz 13760facd90SSteffen Görtz /* TIMER */ 13860facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 13960facd90SSteffen Görtz object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err); 14060facd90SSteffen Görtz if (err) { 14160facd90SSteffen Görtz error_propagate(errp, err); 14260facd90SSteffen Görtz return; 14360facd90SSteffen Görtz } 14460facd90SSteffen Görtz 14560facd90SSteffen Görtz base_addr = NRF51_TIMER_BASE + i * NRF51_TIMER_SIZE; 14660facd90SSteffen Görtz 14760facd90SSteffen Görtz sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr); 14860facd90SSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0, 14960facd90SSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 15060facd90SSteffen Görtz BASE_TO_IRQ(base_addr))); 15160facd90SSteffen Görtz } 15260facd90SSteffen Görtz 153*b39dced6SSteffen Görtz /* STUB Peripherals */ 154*b39dced6SSteffen Görtz memory_region_init_io(&s->clock, NULL, &clock_ops, NULL, 155*b39dced6SSteffen Görtz "nrf51_soc.clock", 0x1000); 156*b39dced6SSteffen Görtz memory_region_add_subregion_overlap(&s->container, 157*b39dced6SSteffen Görtz NRF51_IOMEM_BASE, &s->clock, -1); 158*b39dced6SSteffen Görtz 159659b85e4SSteffen Görtz create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE, 160659b85e4SSteffen Görtz NRF51_IOMEM_SIZE); 161659b85e4SSteffen Görtz create_unimplemented_device("nrf51_soc.ficr", NRF51_FICR_BASE, 162659b85e4SSteffen Görtz NRF51_FICR_SIZE); 163673b2d42SJoel Stanley create_unimplemented_device("nrf51_soc.private", 164659b85e4SSteffen Görtz NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE); 165673b2d42SJoel Stanley } 166673b2d42SJoel Stanley 167673b2d42SJoel Stanley static void nrf51_soc_init(Object *obj) 168673b2d42SJoel Stanley { 16960facd90SSteffen Görtz uint8_t i = 0; 17060facd90SSteffen Görtz 171673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(obj); 172673b2d42SJoel Stanley 173673b2d42SJoel Stanley memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX); 174673b2d42SJoel Stanley 175673b2d42SJoel Stanley sysbus_init_child_obj(OBJECT(s), "armv6m", OBJECT(&s->cpu), sizeof(s->cpu), 176673b2d42SJoel Stanley TYPE_ARMV7M); 177673b2d42SJoel Stanley qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", 178673b2d42SJoel Stanley ARM_CPU_TYPE_NAME("cortex-m0")); 179673b2d42SJoel Stanley qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); 180b0014913SJulia Suvorova 181b0014913SJulia Suvorova sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart), 182b0014913SJulia Suvorova TYPE_NRF51_UART); 183b0014913SJulia Suvorova object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev", 184b0014913SJulia Suvorova &error_abort); 185f30890deSSteffen Görtz 186f30890deSSteffen Görtz sysbus_init_child_obj(obj, "rng", &s->rng, sizeof(s->rng), 187f30890deSSteffen Görtz TYPE_NRF51_RNG); 188bb42c4cbSSteffen Görtz 189bb42c4cbSSteffen Görtz sysbus_init_child_obj(obj, "gpio", &s->gpio, sizeof(s->gpio), 190bb42c4cbSSteffen Görtz TYPE_NRF51_GPIO); 19160facd90SSteffen Görtz 19260facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 19360facd90SSteffen Görtz sysbus_init_child_obj(obj, "timer[*]", &s->timer[i], 19460facd90SSteffen Görtz sizeof(s->timer[i]), TYPE_NRF51_TIMER); 19560facd90SSteffen Görtz 19660facd90SSteffen Görtz } 197673b2d42SJoel Stanley } 198673b2d42SJoel Stanley 199673b2d42SJoel Stanley static Property nrf51_soc_properties[] = { 200673b2d42SJoel Stanley DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION, 201673b2d42SJoel Stanley MemoryRegion *), 202673b2d42SJoel Stanley DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE), 203673b2d42SJoel Stanley DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size, 204673b2d42SJoel Stanley NRF51822_FLASH_SIZE), 205673b2d42SJoel Stanley DEFINE_PROP_END_OF_LIST(), 206673b2d42SJoel Stanley }; 207673b2d42SJoel Stanley 208673b2d42SJoel Stanley static void nrf51_soc_class_init(ObjectClass *klass, void *data) 209673b2d42SJoel Stanley { 210673b2d42SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 211673b2d42SJoel Stanley 212673b2d42SJoel Stanley dc->realize = nrf51_soc_realize; 213673b2d42SJoel Stanley dc->props = nrf51_soc_properties; 214673b2d42SJoel Stanley } 215673b2d42SJoel Stanley 216673b2d42SJoel Stanley static const TypeInfo nrf51_soc_info = { 217673b2d42SJoel Stanley .name = TYPE_NRF51_SOC, 218673b2d42SJoel Stanley .parent = TYPE_SYS_BUS_DEVICE, 219673b2d42SJoel Stanley .instance_size = sizeof(NRF51State), 220673b2d42SJoel Stanley .instance_init = nrf51_soc_init, 221673b2d42SJoel Stanley .class_init = nrf51_soc_class_init, 222673b2d42SJoel Stanley }; 223673b2d42SJoel Stanley 224673b2d42SJoel Stanley static void nrf51_soc_types(void) 225673b2d42SJoel Stanley { 226673b2d42SJoel Stanley type_register_static(&nrf51_soc_info); 227673b2d42SJoel Stanley } 228673b2d42SJoel Stanley type_init(nrf51_soc_types) 229