xref: /qemu/hw/arm/nrf51_soc.c (revision 4f67d30b5e74e060b8dbe10528829b47345cd6e8)
1673b2d42SJoel Stanley /*
2673b2d42SJoel Stanley  * Nordic Semiconductor nRF51 SoC
3673b2d42SJoel Stanley  * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf
4673b2d42SJoel Stanley  *
5673b2d42SJoel Stanley  * Copyright 2018 Joel Stanley <joel@jms.id.au>
6673b2d42SJoel Stanley  *
7673b2d42SJoel Stanley  * This code is licensed under the GPL version 2 or later.  See
8673b2d42SJoel Stanley  * the COPYING file in the top-level directory.
9673b2d42SJoel Stanley  */
10673b2d42SJoel Stanley 
11673b2d42SJoel Stanley #include "qemu/osdep.h"
12673b2d42SJoel Stanley #include "qapi/error.h"
1312ec8bd5SPeter Maydell #include "hw/arm/boot.h"
14673b2d42SJoel Stanley #include "hw/sysbus.h"
15673b2d42SJoel Stanley #include "hw/misc/unimp.h"
16673b2d42SJoel Stanley #include "exec/address-spaces.h"
17673b2d42SJoel Stanley #include "qemu/log.h"
18673b2d42SJoel Stanley #include "cpu.h"
19673b2d42SJoel Stanley 
20659b85e4SSteffen Görtz #include "hw/arm/nrf51.h"
21673b2d42SJoel Stanley #include "hw/arm/nrf51_soc.h"
22673b2d42SJoel Stanley 
23673b2d42SJoel Stanley /*
24673b2d42SJoel Stanley  * The size and base is for the NRF51822 part. If other parts
25673b2d42SJoel Stanley  * are supported in the future, add a sub-class of NRF51SoC for
26673b2d42SJoel Stanley  * the specific variants
27673b2d42SJoel Stanley  */
284d744b25SSteffen Görtz #define NRF51822_FLASH_PAGES    256
294d744b25SSteffen Görtz #define NRF51822_SRAM_PAGES     16
304d744b25SSteffen Görtz #define NRF51822_FLASH_SIZE     (NRF51822_FLASH_PAGES * NRF51_PAGE_SIZE)
314d744b25SSteffen Görtz #define NRF51822_SRAM_SIZE      (NRF51822_SRAM_PAGES * NRF51_PAGE_SIZE)
32673b2d42SJoel Stanley 
33b0014913SJulia Suvorova #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F)
34b0014913SJulia Suvorova 
35b39dced6SSteffen Görtz static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size)
36b39dced6SSteffen Görtz {
37b39dced6SSteffen Görtz     qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n",
38b39dced6SSteffen Görtz                   __func__, addr, size);
39b39dced6SSteffen Görtz     return 1;
40b39dced6SSteffen Görtz }
41b39dced6SSteffen Görtz 
42b39dced6SSteffen Görtz static void clock_write(void *opaque, hwaddr addr, uint64_t data,
43b39dced6SSteffen Görtz                         unsigned int size)
44b39dced6SSteffen Görtz {
45b39dced6SSteffen Görtz     qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n",
46b39dced6SSteffen Görtz                   __func__, addr, data, size);
47b39dced6SSteffen Görtz }
48b39dced6SSteffen Görtz 
49b39dced6SSteffen Görtz static const MemoryRegionOps clock_ops = {
50b39dced6SSteffen Görtz     .read = clock_read,
51b39dced6SSteffen Görtz     .write = clock_write
52b39dced6SSteffen Görtz };
53b39dced6SSteffen Görtz 
54b39dced6SSteffen Görtz 
55673b2d42SJoel Stanley static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp)
56673b2d42SJoel Stanley {
57673b2d42SJoel Stanley     NRF51State *s = NRF51_SOC(dev_soc);
58b0014913SJulia Suvorova     MemoryRegion *mr;
59673b2d42SJoel Stanley     Error *err = NULL;
6060facd90SSteffen Görtz     uint8_t i = 0;
6160facd90SSteffen Görtz     hwaddr base_addr = 0;
62673b2d42SJoel Stanley 
63673b2d42SJoel Stanley     if (!s->board_memory) {
64673b2d42SJoel Stanley         error_setg(errp, "memory property was not set");
65673b2d42SJoel Stanley         return;
66673b2d42SJoel Stanley     }
67673b2d42SJoel Stanley 
68673b2d42SJoel Stanley     object_property_set_link(OBJECT(&s->cpu), OBJECT(&s->container), "memory",
69673b2d42SJoel Stanley             &err);
70673b2d42SJoel Stanley     if (err) {
71673b2d42SJoel Stanley         error_propagate(errp, err);
72673b2d42SJoel Stanley         return;
73673b2d42SJoel Stanley     }
74673b2d42SJoel Stanley     object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err);
75673b2d42SJoel Stanley     if (err) {
76673b2d42SJoel Stanley         error_propagate(errp, err);
77673b2d42SJoel Stanley         return;
78673b2d42SJoel Stanley     }
79673b2d42SJoel Stanley 
80673b2d42SJoel Stanley     memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1);
81673b2d42SJoel Stanley 
82287a7f6eSkumar sourav     memory_region_init_ram(&s->sram, OBJECT(s), "nrf51.sram", s->sram_size,
83287a7f6eSkumar sourav                            &err);
84673b2d42SJoel Stanley     if (err) {
85673b2d42SJoel Stanley         error_propagate(errp, err);
86673b2d42SJoel Stanley         return;
87673b2d42SJoel Stanley     }
88659b85e4SSteffen Görtz     memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram);
89673b2d42SJoel Stanley 
90b0014913SJulia Suvorova     /* UART */
91b0014913SJulia Suvorova     object_property_set_bool(OBJECT(&s->uart), true, "realized", &err);
92b0014913SJulia Suvorova     if (err) {
93b0014913SJulia Suvorova         error_propagate(errp, err);
94b0014913SJulia Suvorova         return;
95b0014913SJulia Suvorova     }
96b0014913SJulia Suvorova     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0);
97659b85e4SSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0);
98b0014913SJulia Suvorova     sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0,
99b0014913SJulia Suvorova                        qdev_get_gpio_in(DEVICE(&s->cpu),
100659b85e4SSteffen Görtz                        BASE_TO_IRQ(NRF51_UART_BASE)));
101b0014913SJulia Suvorova 
102f30890deSSteffen Görtz     /* RNG */
103f30890deSSteffen Görtz     object_property_set_bool(OBJECT(&s->rng), true, "realized", &err);
104f30890deSSteffen Görtz     if (err) {
105f30890deSSteffen Görtz         error_propagate(errp, err);
106f30890deSSteffen Görtz         return;
107f30890deSSteffen Görtz     }
108f30890deSSteffen Görtz 
109f30890deSSteffen Görtz     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0);
110f30890deSSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0);
111f30890deSSteffen Görtz     sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0,
112f30890deSSteffen Görtz                        qdev_get_gpio_in(DEVICE(&s->cpu),
113f30890deSSteffen Görtz                        BASE_TO_IRQ(NRF51_RNG_BASE)));
114f30890deSSteffen Görtz 
1154d744b25SSteffen Görtz     /* UICR, FICR, NVMC, FLASH */
1164d744b25SSteffen Görtz     object_property_set_uint(OBJECT(&s->nvm), s->flash_size, "flash-size",
1174d744b25SSteffen Görtz                              &err);
1184d744b25SSteffen Görtz     if (err) {
1194d744b25SSteffen Görtz         error_propagate(errp, err);
1204d744b25SSteffen Görtz         return;
1214d744b25SSteffen Görtz     }
1224d744b25SSteffen Görtz 
1234d744b25SSteffen Görtz     object_property_set_bool(OBJECT(&s->nvm), true, "realized", &err);
1244d744b25SSteffen Görtz     if (err) {
1254d744b25SSteffen Görtz         error_propagate(errp, err);
1264d744b25SSteffen Görtz         return;
1274d744b25SSteffen Görtz     }
1284d744b25SSteffen Görtz 
1294d744b25SSteffen Görtz     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 0);
1304d744b25SSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_NVMC_BASE, mr, 0);
1314d744b25SSteffen Görtz     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 1);
1324d744b25SSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_FICR_BASE, mr, 0);
1334d744b25SSteffen Görtz     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 2);
1344d744b25SSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_UICR_BASE, mr, 0);
1354d744b25SSteffen Görtz     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 3);
1364d744b25SSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_FLASH_BASE, mr, 0);
1374d744b25SSteffen Görtz 
138bb42c4cbSSteffen Görtz     /* GPIO */
139bb42c4cbSSteffen Görtz     object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err);
140bb42c4cbSSteffen Görtz     if (err) {
141bb42c4cbSSteffen Görtz         error_propagate(errp, err);
142bb42c4cbSSteffen Görtz         return;
143bb42c4cbSSteffen Görtz     }
144bb42c4cbSSteffen Görtz 
145bb42c4cbSSteffen Görtz     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0);
146bb42c4cbSSteffen Görtz     memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0);
147bb42c4cbSSteffen Görtz 
148bb42c4cbSSteffen Görtz     /* Pass all GPIOs to the SOC layer so they are available to the board */
149bb42c4cbSSteffen Görtz     qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL);
150bb42c4cbSSteffen Görtz 
15160facd90SSteffen Görtz     /* TIMER */
15260facd90SSteffen Görtz     for (i = 0; i < NRF51_NUM_TIMERS; i++) {
15360facd90SSteffen Görtz         object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err);
15460facd90SSteffen Görtz         if (err) {
15560facd90SSteffen Görtz             error_propagate(errp, err);
15660facd90SSteffen Görtz             return;
15760facd90SSteffen Görtz         }
15860facd90SSteffen Görtz 
15960facd90SSteffen Görtz         base_addr = NRF51_TIMER_BASE + i * NRF51_TIMER_SIZE;
16060facd90SSteffen Görtz 
16160facd90SSteffen Görtz         sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr);
16260facd90SSteffen Görtz         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0,
16360facd90SSteffen Görtz                            qdev_get_gpio_in(DEVICE(&s->cpu),
16460facd90SSteffen Görtz                                             BASE_TO_IRQ(base_addr)));
16560facd90SSteffen Görtz     }
16660facd90SSteffen Görtz 
167b39dced6SSteffen Görtz     /* STUB Peripherals */
168b39dced6SSteffen Görtz     memory_region_init_io(&s->clock, NULL, &clock_ops, NULL,
169b39dced6SSteffen Görtz                           "nrf51_soc.clock", 0x1000);
170b39dced6SSteffen Görtz     memory_region_add_subregion_overlap(&s->container,
171b39dced6SSteffen Görtz                                         NRF51_IOMEM_BASE, &s->clock, -1);
172b39dced6SSteffen Görtz 
173659b85e4SSteffen Görtz     create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE,
174659b85e4SSteffen Görtz                                 NRF51_IOMEM_SIZE);
175673b2d42SJoel Stanley     create_unimplemented_device("nrf51_soc.private",
176659b85e4SSteffen Görtz                                 NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE);
177673b2d42SJoel Stanley }
178673b2d42SJoel Stanley 
179673b2d42SJoel Stanley static void nrf51_soc_init(Object *obj)
180673b2d42SJoel Stanley {
18160facd90SSteffen Görtz     uint8_t i = 0;
18260facd90SSteffen Görtz 
183673b2d42SJoel Stanley     NRF51State *s = NRF51_SOC(obj);
184673b2d42SJoel Stanley 
185673b2d42SJoel Stanley     memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX);
186673b2d42SJoel Stanley 
187673b2d42SJoel Stanley     sysbus_init_child_obj(OBJECT(s), "armv6m", OBJECT(&s->cpu), sizeof(s->cpu),
188673b2d42SJoel Stanley                           TYPE_ARMV7M);
189673b2d42SJoel Stanley     qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type",
190673b2d42SJoel Stanley                          ARM_CPU_TYPE_NAME("cortex-m0"));
191673b2d42SJoel Stanley     qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32);
192b0014913SJulia Suvorova 
193b0014913SJulia Suvorova     sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart),
194b0014913SJulia Suvorova                            TYPE_NRF51_UART);
195b0014913SJulia Suvorova     object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev",
196b0014913SJulia Suvorova                               &error_abort);
197f30890deSSteffen Görtz 
198f30890deSSteffen Görtz     sysbus_init_child_obj(obj, "rng", &s->rng, sizeof(s->rng),
199f30890deSSteffen Görtz                            TYPE_NRF51_RNG);
200bb42c4cbSSteffen Görtz 
2014d744b25SSteffen Görtz     sysbus_init_child_obj(obj, "nvm", &s->nvm, sizeof(s->nvm), TYPE_NRF51_NVM);
2024d744b25SSteffen Görtz 
203bb42c4cbSSteffen Görtz     sysbus_init_child_obj(obj, "gpio", &s->gpio, sizeof(s->gpio),
204bb42c4cbSSteffen Görtz                           TYPE_NRF51_GPIO);
20560facd90SSteffen Görtz 
20660facd90SSteffen Görtz     for (i = 0; i < NRF51_NUM_TIMERS; i++) {
20760facd90SSteffen Görtz         sysbus_init_child_obj(obj, "timer[*]", &s->timer[i],
20860facd90SSteffen Görtz                               sizeof(s->timer[i]), TYPE_NRF51_TIMER);
20960facd90SSteffen Görtz 
21060facd90SSteffen Görtz     }
211673b2d42SJoel Stanley }
212673b2d42SJoel Stanley 
213673b2d42SJoel Stanley static Property nrf51_soc_properties[] = {
214673b2d42SJoel Stanley     DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION,
215673b2d42SJoel Stanley                      MemoryRegion *),
216673b2d42SJoel Stanley     DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE),
217673b2d42SJoel Stanley     DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size,
218673b2d42SJoel Stanley                        NRF51822_FLASH_SIZE),
219673b2d42SJoel Stanley     DEFINE_PROP_END_OF_LIST(),
220673b2d42SJoel Stanley };
221673b2d42SJoel Stanley 
222673b2d42SJoel Stanley static void nrf51_soc_class_init(ObjectClass *klass, void *data)
223673b2d42SJoel Stanley {
224673b2d42SJoel Stanley     DeviceClass *dc = DEVICE_CLASS(klass);
225673b2d42SJoel Stanley 
226673b2d42SJoel Stanley     dc->realize = nrf51_soc_realize;
227*4f67d30bSMarc-André Lureau     device_class_set_props(dc, nrf51_soc_properties);
228673b2d42SJoel Stanley }
229673b2d42SJoel Stanley 
230673b2d42SJoel Stanley static const TypeInfo nrf51_soc_info = {
231673b2d42SJoel Stanley     .name          = TYPE_NRF51_SOC,
232673b2d42SJoel Stanley     .parent        = TYPE_SYS_BUS_DEVICE,
233673b2d42SJoel Stanley     .instance_size = sizeof(NRF51State),
234673b2d42SJoel Stanley     .instance_init = nrf51_soc_init,
235673b2d42SJoel Stanley     .class_init    = nrf51_soc_class_init,
236673b2d42SJoel Stanley };
237673b2d42SJoel Stanley 
238673b2d42SJoel Stanley static void nrf51_soc_types(void)
239673b2d42SJoel Stanley {
240673b2d42SJoel Stanley     type_register_static(&nrf51_soc_info);
241673b2d42SJoel Stanley }
242673b2d42SJoel Stanley type_init(nrf51_soc_types)
243