1673b2d42SJoel Stanley /* 2673b2d42SJoel Stanley * Nordic Semiconductor nRF51 SoC 3673b2d42SJoel Stanley * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf 4673b2d42SJoel Stanley * 5673b2d42SJoel Stanley * Copyright 2018 Joel Stanley <joel@jms.id.au> 6673b2d42SJoel Stanley * 7673b2d42SJoel Stanley * This code is licensed under the GPL version 2 or later. See 8673b2d42SJoel Stanley * the COPYING file in the top-level directory. 9673b2d42SJoel Stanley */ 10673b2d42SJoel Stanley 11673b2d42SJoel Stanley #include "qemu/osdep.h" 12673b2d42SJoel Stanley #include "qapi/error.h" 13673b2d42SJoel Stanley #include "qemu-common.h" 14673b2d42SJoel Stanley #include "hw/arm/arm.h" 15673b2d42SJoel Stanley #include "hw/sysbus.h" 16673b2d42SJoel Stanley #include "hw/boards.h" 17673b2d42SJoel Stanley #include "hw/devices.h" 18673b2d42SJoel Stanley #include "hw/misc/unimp.h" 19673b2d42SJoel Stanley #include "exec/address-spaces.h" 20673b2d42SJoel Stanley #include "sysemu/sysemu.h" 21673b2d42SJoel Stanley #include "qemu/log.h" 22673b2d42SJoel Stanley #include "cpu.h" 23673b2d42SJoel Stanley 24659b85e4SSteffen Görtz #include "hw/arm/nrf51.h" 25673b2d42SJoel Stanley #include "hw/arm/nrf51_soc.h" 26673b2d42SJoel Stanley 27673b2d42SJoel Stanley /* 28673b2d42SJoel Stanley * The size and base is for the NRF51822 part. If other parts 29673b2d42SJoel Stanley * are supported in the future, add a sub-class of NRF51SoC for 30673b2d42SJoel Stanley * the specific variants 31673b2d42SJoel Stanley */ 32*4d744b25SSteffen Görtz #define NRF51822_FLASH_PAGES 256 33*4d744b25SSteffen Görtz #define NRF51822_SRAM_PAGES 16 34*4d744b25SSteffen Görtz #define NRF51822_FLASH_SIZE (NRF51822_FLASH_PAGES * NRF51_PAGE_SIZE) 35*4d744b25SSteffen Görtz #define NRF51822_SRAM_SIZE (NRF51822_SRAM_PAGES * NRF51_PAGE_SIZE) 36673b2d42SJoel Stanley 37b0014913SJulia Suvorova #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F) 38b0014913SJulia Suvorova 39b39dced6SSteffen Görtz static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size) 40b39dced6SSteffen Görtz { 41b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 42b39dced6SSteffen Görtz __func__, addr, size); 43b39dced6SSteffen Görtz return 1; 44b39dced6SSteffen Görtz } 45b39dced6SSteffen Görtz 46b39dced6SSteffen Görtz static void clock_write(void *opaque, hwaddr addr, uint64_t data, 47b39dced6SSteffen Görtz unsigned int size) 48b39dced6SSteffen Görtz { 49b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 50b39dced6SSteffen Görtz __func__, addr, data, size); 51b39dced6SSteffen Görtz } 52b39dced6SSteffen Görtz 53b39dced6SSteffen Görtz static const MemoryRegionOps clock_ops = { 54b39dced6SSteffen Görtz .read = clock_read, 55b39dced6SSteffen Görtz .write = clock_write 56b39dced6SSteffen Görtz }; 57b39dced6SSteffen Görtz 58b39dced6SSteffen Görtz 59673b2d42SJoel Stanley static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) 60673b2d42SJoel Stanley { 61673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(dev_soc); 62b0014913SJulia Suvorova MemoryRegion *mr; 63673b2d42SJoel Stanley Error *err = NULL; 6460facd90SSteffen Görtz uint8_t i = 0; 6560facd90SSteffen Görtz hwaddr base_addr = 0; 66673b2d42SJoel Stanley 67673b2d42SJoel Stanley if (!s->board_memory) { 68673b2d42SJoel Stanley error_setg(errp, "memory property was not set"); 69673b2d42SJoel Stanley return; 70673b2d42SJoel Stanley } 71673b2d42SJoel Stanley 72673b2d42SJoel Stanley object_property_set_link(OBJECT(&s->cpu), OBJECT(&s->container), "memory", 73673b2d42SJoel Stanley &err); 74673b2d42SJoel Stanley if (err) { 75673b2d42SJoel Stanley error_propagate(errp, err); 76673b2d42SJoel Stanley return; 77673b2d42SJoel Stanley } 78673b2d42SJoel Stanley object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 79673b2d42SJoel Stanley if (err) { 80673b2d42SJoel Stanley error_propagate(errp, err); 81673b2d42SJoel Stanley return; 82673b2d42SJoel Stanley } 83673b2d42SJoel Stanley 84673b2d42SJoel Stanley memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); 85673b2d42SJoel Stanley 86287a7f6eSkumar sourav memory_region_init_ram(&s->sram, OBJECT(s), "nrf51.sram", s->sram_size, 87287a7f6eSkumar sourav &err); 88673b2d42SJoel Stanley if (err) { 89673b2d42SJoel Stanley error_propagate(errp, err); 90673b2d42SJoel Stanley return; 91673b2d42SJoel Stanley } 92659b85e4SSteffen Görtz memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram); 93673b2d42SJoel Stanley 94b0014913SJulia Suvorova /* UART */ 95b0014913SJulia Suvorova object_property_set_bool(OBJECT(&s->uart), true, "realized", &err); 96b0014913SJulia Suvorova if (err) { 97b0014913SJulia Suvorova error_propagate(errp, err); 98b0014913SJulia Suvorova return; 99b0014913SJulia Suvorova } 100b0014913SJulia Suvorova mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); 101659b85e4SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0); 102b0014913SJulia Suvorova sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, 103b0014913SJulia Suvorova qdev_get_gpio_in(DEVICE(&s->cpu), 104659b85e4SSteffen Görtz BASE_TO_IRQ(NRF51_UART_BASE))); 105b0014913SJulia Suvorova 106f30890deSSteffen Görtz /* RNG */ 107f30890deSSteffen Görtz object_property_set_bool(OBJECT(&s->rng), true, "realized", &err); 108f30890deSSteffen Görtz if (err) { 109f30890deSSteffen Görtz error_propagate(errp, err); 110f30890deSSteffen Görtz return; 111f30890deSSteffen Görtz } 112f30890deSSteffen Görtz 113f30890deSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0); 114f30890deSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0); 115f30890deSSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0, 116f30890deSSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 117f30890deSSteffen Görtz BASE_TO_IRQ(NRF51_RNG_BASE))); 118f30890deSSteffen Görtz 119*4d744b25SSteffen Görtz /* UICR, FICR, NVMC, FLASH */ 120*4d744b25SSteffen Görtz object_property_set_uint(OBJECT(&s->nvm), s->flash_size, "flash-size", 121*4d744b25SSteffen Görtz &err); 122*4d744b25SSteffen Görtz if (err) { 123*4d744b25SSteffen Görtz error_propagate(errp, err); 124*4d744b25SSteffen Görtz return; 125*4d744b25SSteffen Görtz } 126*4d744b25SSteffen Görtz 127*4d744b25SSteffen Görtz object_property_set_bool(OBJECT(&s->nvm), true, "realized", &err); 128*4d744b25SSteffen Görtz if (err) { 129*4d744b25SSteffen Görtz error_propagate(errp, err); 130*4d744b25SSteffen Görtz return; 131*4d744b25SSteffen Görtz } 132*4d744b25SSteffen Görtz 133*4d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 0); 134*4d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_NVMC_BASE, mr, 0); 135*4d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 1); 136*4d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_FICR_BASE, mr, 0); 137*4d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 2); 138*4d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UICR_BASE, mr, 0); 139*4d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 3); 140*4d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_FLASH_BASE, mr, 0); 141*4d744b25SSteffen Görtz 142bb42c4cbSSteffen Görtz /* GPIO */ 143bb42c4cbSSteffen Görtz object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); 144bb42c4cbSSteffen Görtz if (err) { 145bb42c4cbSSteffen Görtz error_propagate(errp, err); 146bb42c4cbSSteffen Görtz return; 147bb42c4cbSSteffen Görtz } 148bb42c4cbSSteffen Görtz 149bb42c4cbSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0); 150bb42c4cbSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0); 151bb42c4cbSSteffen Görtz 152bb42c4cbSSteffen Görtz /* Pass all GPIOs to the SOC layer so they are available to the board */ 153bb42c4cbSSteffen Görtz qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL); 154bb42c4cbSSteffen Görtz 15560facd90SSteffen Görtz /* TIMER */ 15660facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 15760facd90SSteffen Görtz object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err); 15860facd90SSteffen Görtz if (err) { 15960facd90SSteffen Görtz error_propagate(errp, err); 16060facd90SSteffen Görtz return; 16160facd90SSteffen Görtz } 16260facd90SSteffen Görtz 16360facd90SSteffen Görtz base_addr = NRF51_TIMER_BASE + i * NRF51_TIMER_SIZE; 16460facd90SSteffen Görtz 16560facd90SSteffen Görtz sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr); 16660facd90SSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0, 16760facd90SSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 16860facd90SSteffen Görtz BASE_TO_IRQ(base_addr))); 16960facd90SSteffen Görtz } 17060facd90SSteffen Görtz 171b39dced6SSteffen Görtz /* STUB Peripherals */ 172b39dced6SSteffen Görtz memory_region_init_io(&s->clock, NULL, &clock_ops, NULL, 173b39dced6SSteffen Görtz "nrf51_soc.clock", 0x1000); 174b39dced6SSteffen Görtz memory_region_add_subregion_overlap(&s->container, 175b39dced6SSteffen Görtz NRF51_IOMEM_BASE, &s->clock, -1); 176b39dced6SSteffen Görtz 177659b85e4SSteffen Görtz create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE, 178659b85e4SSteffen Görtz NRF51_IOMEM_SIZE); 179673b2d42SJoel Stanley create_unimplemented_device("nrf51_soc.private", 180659b85e4SSteffen Görtz NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE); 181673b2d42SJoel Stanley } 182673b2d42SJoel Stanley 183673b2d42SJoel Stanley static void nrf51_soc_init(Object *obj) 184673b2d42SJoel Stanley { 18560facd90SSteffen Görtz uint8_t i = 0; 18660facd90SSteffen Görtz 187673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(obj); 188673b2d42SJoel Stanley 189673b2d42SJoel Stanley memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX); 190673b2d42SJoel Stanley 191673b2d42SJoel Stanley sysbus_init_child_obj(OBJECT(s), "armv6m", OBJECT(&s->cpu), sizeof(s->cpu), 192673b2d42SJoel Stanley TYPE_ARMV7M); 193673b2d42SJoel Stanley qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", 194673b2d42SJoel Stanley ARM_CPU_TYPE_NAME("cortex-m0")); 195673b2d42SJoel Stanley qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); 196b0014913SJulia Suvorova 197b0014913SJulia Suvorova sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart), 198b0014913SJulia Suvorova TYPE_NRF51_UART); 199b0014913SJulia Suvorova object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev", 200b0014913SJulia Suvorova &error_abort); 201f30890deSSteffen Görtz 202f30890deSSteffen Görtz sysbus_init_child_obj(obj, "rng", &s->rng, sizeof(s->rng), 203f30890deSSteffen Görtz TYPE_NRF51_RNG); 204bb42c4cbSSteffen Görtz 205*4d744b25SSteffen Görtz sysbus_init_child_obj(obj, "nvm", &s->nvm, sizeof(s->nvm), TYPE_NRF51_NVM); 206*4d744b25SSteffen Görtz 207bb42c4cbSSteffen Görtz sysbus_init_child_obj(obj, "gpio", &s->gpio, sizeof(s->gpio), 208bb42c4cbSSteffen Görtz TYPE_NRF51_GPIO); 20960facd90SSteffen Görtz 21060facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 21160facd90SSteffen Görtz sysbus_init_child_obj(obj, "timer[*]", &s->timer[i], 21260facd90SSteffen Görtz sizeof(s->timer[i]), TYPE_NRF51_TIMER); 21360facd90SSteffen Görtz 21460facd90SSteffen Görtz } 215673b2d42SJoel Stanley } 216673b2d42SJoel Stanley 217673b2d42SJoel Stanley static Property nrf51_soc_properties[] = { 218673b2d42SJoel Stanley DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION, 219673b2d42SJoel Stanley MemoryRegion *), 220673b2d42SJoel Stanley DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE), 221673b2d42SJoel Stanley DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size, 222673b2d42SJoel Stanley NRF51822_FLASH_SIZE), 223673b2d42SJoel Stanley DEFINE_PROP_END_OF_LIST(), 224673b2d42SJoel Stanley }; 225673b2d42SJoel Stanley 226673b2d42SJoel Stanley static void nrf51_soc_class_init(ObjectClass *klass, void *data) 227673b2d42SJoel Stanley { 228673b2d42SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 229673b2d42SJoel Stanley 230673b2d42SJoel Stanley dc->realize = nrf51_soc_realize; 231673b2d42SJoel Stanley dc->props = nrf51_soc_properties; 232673b2d42SJoel Stanley } 233673b2d42SJoel Stanley 234673b2d42SJoel Stanley static const TypeInfo nrf51_soc_info = { 235673b2d42SJoel Stanley .name = TYPE_NRF51_SOC, 236673b2d42SJoel Stanley .parent = TYPE_SYS_BUS_DEVICE, 237673b2d42SJoel Stanley .instance_size = sizeof(NRF51State), 238673b2d42SJoel Stanley .instance_init = nrf51_soc_init, 239673b2d42SJoel Stanley .class_init = nrf51_soc_class_init, 240673b2d42SJoel Stanley }; 241673b2d42SJoel Stanley 242673b2d42SJoel Stanley static void nrf51_soc_types(void) 243673b2d42SJoel Stanley { 244673b2d42SJoel Stanley type_register_static(&nrf51_soc_info); 245673b2d42SJoel Stanley } 246673b2d42SJoel Stanley type_init(nrf51_soc_types) 247