1673b2d42SJoel Stanley /* 2673b2d42SJoel Stanley * Nordic Semiconductor nRF51 SoC 3673b2d42SJoel Stanley * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf 4673b2d42SJoel Stanley * 5673b2d42SJoel Stanley * Copyright 2018 Joel Stanley <joel@jms.id.au> 6673b2d42SJoel Stanley * 7673b2d42SJoel Stanley * This code is licensed under the GPL version 2 or later. See 8673b2d42SJoel Stanley * the COPYING file in the top-level directory. 9673b2d42SJoel Stanley */ 10673b2d42SJoel Stanley 11673b2d42SJoel Stanley #include "qemu/osdep.h" 12673b2d42SJoel Stanley #include "qapi/error.h" 13673b2d42SJoel Stanley #include "qemu-common.h" 14*12ec8bd5SPeter Maydell #include "hw/arm/boot.h" 15673b2d42SJoel Stanley #include "hw/sysbus.h" 16673b2d42SJoel Stanley #include "hw/boards.h" 17673b2d42SJoel Stanley #include "hw/misc/unimp.h" 18673b2d42SJoel Stanley #include "exec/address-spaces.h" 19673b2d42SJoel Stanley #include "sysemu/sysemu.h" 20673b2d42SJoel Stanley #include "qemu/log.h" 21673b2d42SJoel Stanley #include "cpu.h" 22673b2d42SJoel Stanley 23659b85e4SSteffen Görtz #include "hw/arm/nrf51.h" 24673b2d42SJoel Stanley #include "hw/arm/nrf51_soc.h" 25673b2d42SJoel Stanley 26673b2d42SJoel Stanley /* 27673b2d42SJoel Stanley * The size and base is for the NRF51822 part. If other parts 28673b2d42SJoel Stanley * are supported in the future, add a sub-class of NRF51SoC for 29673b2d42SJoel Stanley * the specific variants 30673b2d42SJoel Stanley */ 314d744b25SSteffen Görtz #define NRF51822_FLASH_PAGES 256 324d744b25SSteffen Görtz #define NRF51822_SRAM_PAGES 16 334d744b25SSteffen Görtz #define NRF51822_FLASH_SIZE (NRF51822_FLASH_PAGES * NRF51_PAGE_SIZE) 344d744b25SSteffen Görtz #define NRF51822_SRAM_SIZE (NRF51822_SRAM_PAGES * NRF51_PAGE_SIZE) 35673b2d42SJoel Stanley 36b0014913SJulia Suvorova #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F) 37b0014913SJulia Suvorova 38b39dced6SSteffen Görtz static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size) 39b39dced6SSteffen Görtz { 40b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 41b39dced6SSteffen Görtz __func__, addr, size); 42b39dced6SSteffen Görtz return 1; 43b39dced6SSteffen Görtz } 44b39dced6SSteffen Görtz 45b39dced6SSteffen Görtz static void clock_write(void *opaque, hwaddr addr, uint64_t data, 46b39dced6SSteffen Görtz unsigned int size) 47b39dced6SSteffen Görtz { 48b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 49b39dced6SSteffen Görtz __func__, addr, data, size); 50b39dced6SSteffen Görtz } 51b39dced6SSteffen Görtz 52b39dced6SSteffen Görtz static const MemoryRegionOps clock_ops = { 53b39dced6SSteffen Görtz .read = clock_read, 54b39dced6SSteffen Görtz .write = clock_write 55b39dced6SSteffen Görtz }; 56b39dced6SSteffen Görtz 57b39dced6SSteffen Görtz 58673b2d42SJoel Stanley static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) 59673b2d42SJoel Stanley { 60673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(dev_soc); 61b0014913SJulia Suvorova MemoryRegion *mr; 62673b2d42SJoel Stanley Error *err = NULL; 6360facd90SSteffen Görtz uint8_t i = 0; 6460facd90SSteffen Görtz hwaddr base_addr = 0; 65673b2d42SJoel Stanley 66673b2d42SJoel Stanley if (!s->board_memory) { 67673b2d42SJoel Stanley error_setg(errp, "memory property was not set"); 68673b2d42SJoel Stanley return; 69673b2d42SJoel Stanley } 70673b2d42SJoel Stanley 71673b2d42SJoel Stanley object_property_set_link(OBJECT(&s->cpu), OBJECT(&s->container), "memory", 72673b2d42SJoel Stanley &err); 73673b2d42SJoel Stanley if (err) { 74673b2d42SJoel Stanley error_propagate(errp, err); 75673b2d42SJoel Stanley return; 76673b2d42SJoel Stanley } 77673b2d42SJoel Stanley object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 78673b2d42SJoel Stanley if (err) { 79673b2d42SJoel Stanley error_propagate(errp, err); 80673b2d42SJoel Stanley return; 81673b2d42SJoel Stanley } 82673b2d42SJoel Stanley 83673b2d42SJoel Stanley memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); 84673b2d42SJoel Stanley 85287a7f6eSkumar sourav memory_region_init_ram(&s->sram, OBJECT(s), "nrf51.sram", s->sram_size, 86287a7f6eSkumar sourav &err); 87673b2d42SJoel Stanley if (err) { 88673b2d42SJoel Stanley error_propagate(errp, err); 89673b2d42SJoel Stanley return; 90673b2d42SJoel Stanley } 91659b85e4SSteffen Görtz memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram); 92673b2d42SJoel Stanley 93b0014913SJulia Suvorova /* UART */ 94b0014913SJulia Suvorova object_property_set_bool(OBJECT(&s->uart), true, "realized", &err); 95b0014913SJulia Suvorova if (err) { 96b0014913SJulia Suvorova error_propagate(errp, err); 97b0014913SJulia Suvorova return; 98b0014913SJulia Suvorova } 99b0014913SJulia Suvorova mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); 100659b85e4SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0); 101b0014913SJulia Suvorova sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, 102b0014913SJulia Suvorova qdev_get_gpio_in(DEVICE(&s->cpu), 103659b85e4SSteffen Görtz BASE_TO_IRQ(NRF51_UART_BASE))); 104b0014913SJulia Suvorova 105f30890deSSteffen Görtz /* RNG */ 106f30890deSSteffen Görtz object_property_set_bool(OBJECT(&s->rng), true, "realized", &err); 107f30890deSSteffen Görtz if (err) { 108f30890deSSteffen Görtz error_propagate(errp, err); 109f30890deSSteffen Görtz return; 110f30890deSSteffen Görtz } 111f30890deSSteffen Görtz 112f30890deSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0); 113f30890deSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0); 114f30890deSSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0, 115f30890deSSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 116f30890deSSteffen Görtz BASE_TO_IRQ(NRF51_RNG_BASE))); 117f30890deSSteffen Görtz 1184d744b25SSteffen Görtz /* UICR, FICR, NVMC, FLASH */ 1194d744b25SSteffen Görtz object_property_set_uint(OBJECT(&s->nvm), s->flash_size, "flash-size", 1204d744b25SSteffen Görtz &err); 1214d744b25SSteffen Görtz if (err) { 1224d744b25SSteffen Görtz error_propagate(errp, err); 1234d744b25SSteffen Görtz return; 1244d744b25SSteffen Görtz } 1254d744b25SSteffen Görtz 1264d744b25SSteffen Görtz object_property_set_bool(OBJECT(&s->nvm), true, "realized", &err); 1274d744b25SSteffen Görtz if (err) { 1284d744b25SSteffen Görtz error_propagate(errp, err); 1294d744b25SSteffen Görtz return; 1304d744b25SSteffen Görtz } 1314d744b25SSteffen Görtz 1324d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 0); 1334d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_NVMC_BASE, mr, 0); 1344d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 1); 1354d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_FICR_BASE, mr, 0); 1364d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 2); 1374d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UICR_BASE, mr, 0); 1384d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 3); 1394d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_FLASH_BASE, mr, 0); 1404d744b25SSteffen Görtz 141bb42c4cbSSteffen Görtz /* GPIO */ 142bb42c4cbSSteffen Görtz object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); 143bb42c4cbSSteffen Görtz if (err) { 144bb42c4cbSSteffen Görtz error_propagate(errp, err); 145bb42c4cbSSteffen Görtz return; 146bb42c4cbSSteffen Görtz } 147bb42c4cbSSteffen Görtz 148bb42c4cbSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0); 149bb42c4cbSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0); 150bb42c4cbSSteffen Görtz 151bb42c4cbSSteffen Görtz /* Pass all GPIOs to the SOC layer so they are available to the board */ 152bb42c4cbSSteffen Görtz qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL); 153bb42c4cbSSteffen Görtz 15460facd90SSteffen Görtz /* TIMER */ 15560facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 15660facd90SSteffen Görtz object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err); 15760facd90SSteffen Görtz if (err) { 15860facd90SSteffen Görtz error_propagate(errp, err); 15960facd90SSteffen Görtz return; 16060facd90SSteffen Görtz } 16160facd90SSteffen Görtz 16260facd90SSteffen Görtz base_addr = NRF51_TIMER_BASE + i * NRF51_TIMER_SIZE; 16360facd90SSteffen Görtz 16460facd90SSteffen Görtz sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr); 16560facd90SSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0, 16660facd90SSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 16760facd90SSteffen Görtz BASE_TO_IRQ(base_addr))); 16860facd90SSteffen Görtz } 16960facd90SSteffen Görtz 170b39dced6SSteffen Görtz /* STUB Peripherals */ 171b39dced6SSteffen Görtz memory_region_init_io(&s->clock, NULL, &clock_ops, NULL, 172b39dced6SSteffen Görtz "nrf51_soc.clock", 0x1000); 173b39dced6SSteffen Görtz memory_region_add_subregion_overlap(&s->container, 174b39dced6SSteffen Görtz NRF51_IOMEM_BASE, &s->clock, -1); 175b39dced6SSteffen Görtz 176659b85e4SSteffen Görtz create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE, 177659b85e4SSteffen Görtz NRF51_IOMEM_SIZE); 178673b2d42SJoel Stanley create_unimplemented_device("nrf51_soc.private", 179659b85e4SSteffen Görtz NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE); 180673b2d42SJoel Stanley } 181673b2d42SJoel Stanley 182673b2d42SJoel Stanley static void nrf51_soc_init(Object *obj) 183673b2d42SJoel Stanley { 18460facd90SSteffen Görtz uint8_t i = 0; 18560facd90SSteffen Görtz 186673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(obj); 187673b2d42SJoel Stanley 188673b2d42SJoel Stanley memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX); 189673b2d42SJoel Stanley 190673b2d42SJoel Stanley sysbus_init_child_obj(OBJECT(s), "armv6m", OBJECT(&s->cpu), sizeof(s->cpu), 191673b2d42SJoel Stanley TYPE_ARMV7M); 192673b2d42SJoel Stanley qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", 193673b2d42SJoel Stanley ARM_CPU_TYPE_NAME("cortex-m0")); 194673b2d42SJoel Stanley qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); 195b0014913SJulia Suvorova 196b0014913SJulia Suvorova sysbus_init_child_obj(obj, "uart", &s->uart, sizeof(s->uart), 197b0014913SJulia Suvorova TYPE_NRF51_UART); 198b0014913SJulia Suvorova object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev", 199b0014913SJulia Suvorova &error_abort); 200f30890deSSteffen Görtz 201f30890deSSteffen Görtz sysbus_init_child_obj(obj, "rng", &s->rng, sizeof(s->rng), 202f30890deSSteffen Görtz TYPE_NRF51_RNG); 203bb42c4cbSSteffen Görtz 2044d744b25SSteffen Görtz sysbus_init_child_obj(obj, "nvm", &s->nvm, sizeof(s->nvm), TYPE_NRF51_NVM); 2054d744b25SSteffen Görtz 206bb42c4cbSSteffen Görtz sysbus_init_child_obj(obj, "gpio", &s->gpio, sizeof(s->gpio), 207bb42c4cbSSteffen Görtz TYPE_NRF51_GPIO); 20860facd90SSteffen Görtz 20960facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 21060facd90SSteffen Görtz sysbus_init_child_obj(obj, "timer[*]", &s->timer[i], 21160facd90SSteffen Görtz sizeof(s->timer[i]), TYPE_NRF51_TIMER); 21260facd90SSteffen Görtz 21360facd90SSteffen Görtz } 214673b2d42SJoel Stanley } 215673b2d42SJoel Stanley 216673b2d42SJoel Stanley static Property nrf51_soc_properties[] = { 217673b2d42SJoel Stanley DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION, 218673b2d42SJoel Stanley MemoryRegion *), 219673b2d42SJoel Stanley DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE), 220673b2d42SJoel Stanley DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size, 221673b2d42SJoel Stanley NRF51822_FLASH_SIZE), 222673b2d42SJoel Stanley DEFINE_PROP_END_OF_LIST(), 223673b2d42SJoel Stanley }; 224673b2d42SJoel Stanley 225673b2d42SJoel Stanley static void nrf51_soc_class_init(ObjectClass *klass, void *data) 226673b2d42SJoel Stanley { 227673b2d42SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 228673b2d42SJoel Stanley 229673b2d42SJoel Stanley dc->realize = nrf51_soc_realize; 230673b2d42SJoel Stanley dc->props = nrf51_soc_properties; 231673b2d42SJoel Stanley } 232673b2d42SJoel Stanley 233673b2d42SJoel Stanley static const TypeInfo nrf51_soc_info = { 234673b2d42SJoel Stanley .name = TYPE_NRF51_SOC, 235673b2d42SJoel Stanley .parent = TYPE_SYS_BUS_DEVICE, 236673b2d42SJoel Stanley .instance_size = sizeof(NRF51State), 237673b2d42SJoel Stanley .instance_init = nrf51_soc_init, 238673b2d42SJoel Stanley .class_init = nrf51_soc_class_init, 239673b2d42SJoel Stanley }; 240673b2d42SJoel Stanley 241673b2d42SJoel Stanley static void nrf51_soc_types(void) 242673b2d42SJoel Stanley { 243673b2d42SJoel Stanley type_register_static(&nrf51_soc_info); 244673b2d42SJoel Stanley } 245673b2d42SJoel Stanley type_init(nrf51_soc_types) 246