xref: /qemu/hw/arm/npcm7xx.c (revision 77c05b0b746119a78bffb595b0313d39ac6b20fc)
12d8f048cSHavard Skinnemoen /*
22d8f048cSHavard Skinnemoen  * Nuvoton NPCM7xx SoC family.
32d8f048cSHavard Skinnemoen  *
42d8f048cSHavard Skinnemoen  * Copyright 2020 Google LLC
52d8f048cSHavard Skinnemoen  *
62d8f048cSHavard Skinnemoen  * This program is free software; you can redistribute it and/or modify it
72d8f048cSHavard Skinnemoen  * under the terms of the GNU General Public License as published by the
82d8f048cSHavard Skinnemoen  * Free Software Foundation; either version 2 of the License, or
92d8f048cSHavard Skinnemoen  * (at your option) any later version.
102d8f048cSHavard Skinnemoen  *
112d8f048cSHavard Skinnemoen  * This program is distributed in the hope that it will be useful, but WITHOUT
122d8f048cSHavard Skinnemoen  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
132d8f048cSHavard Skinnemoen  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
142d8f048cSHavard Skinnemoen  * for more details.
152d8f048cSHavard Skinnemoen  */
162d8f048cSHavard Skinnemoen 
172d8f048cSHavard Skinnemoen #include "qemu/osdep.h"
182d8f048cSHavard Skinnemoen 
192d8f048cSHavard Skinnemoen #include "exec/address-spaces.h"
202d8f048cSHavard Skinnemoen #include "hw/arm/boot.h"
212d8f048cSHavard Skinnemoen #include "hw/arm/npcm7xx.h"
222d8f048cSHavard Skinnemoen #include "hw/char/serial.h"
232d8f048cSHavard Skinnemoen #include "hw/loader.h"
242d8f048cSHavard Skinnemoen #include "hw/misc/unimp.h"
250be12dc7SHao Wu #include "hw/qdev-clock.h"
262d8f048cSHavard Skinnemoen #include "hw/qdev-properties.h"
272d8f048cSHavard Skinnemoen #include "qapi/error.h"
282d8f048cSHavard Skinnemoen #include "qemu/units.h"
292d8f048cSHavard Skinnemoen #include "sysemu/sysemu.h"
302d8f048cSHavard Skinnemoen 
312d8f048cSHavard Skinnemoen /*
322d8f048cSHavard Skinnemoen  * This covers the whole MMIO space. We'll use this to catch any MMIO accesses
332d8f048cSHavard Skinnemoen  * that aren't handled by any device.
342d8f048cSHavard Skinnemoen  */
352d8f048cSHavard Skinnemoen #define NPCM7XX_MMIO_BA         (0x80000000)
362d8f048cSHavard Skinnemoen #define NPCM7XX_MMIO_SZ         (0x7ffd0000)
372d8f048cSHavard Skinnemoen 
38c752bb07SHavard Skinnemoen /* OTP key storage and fuse strap array */
39c752bb07SHavard Skinnemoen #define NPCM7XX_OTP1_BA         (0xf0189000)
40c752bb07SHavard Skinnemoen #define NPCM7XX_OTP2_BA         (0xf018a000)
41c752bb07SHavard Skinnemoen 
422d8f048cSHavard Skinnemoen /* Core system modules. */
432d8f048cSHavard Skinnemoen #define NPCM7XX_L2C_BA          (0xf03fc000)
442d8f048cSHavard Skinnemoen #define NPCM7XX_CPUP_BA         (0xf03fe000)
452d8f048cSHavard Skinnemoen #define NPCM7XX_GCR_BA          (0xf0800000)
462d8f048cSHavard Skinnemoen #define NPCM7XX_CLK_BA          (0xf0801000)
471351f892SHavard Skinnemoen #define NPCM7XX_MC_BA           (0xf0824000)
48326ccfe2SHavard Skinnemoen #define NPCM7XX_RNG_BA          (0xf000b000)
492d8f048cSHavard Skinnemoen 
50e23e7b12SHavard Skinnemoen /* USB Host modules */
51e23e7b12SHavard Skinnemoen #define NPCM7XX_EHCI_BA         (0xf0806000)
52e23e7b12SHavard Skinnemoen #define NPCM7XX_OHCI_BA         (0xf0807000)
53e23e7b12SHavard Skinnemoen 
54*77c05b0bSHao Wu /* ADC Module */
55*77c05b0bSHao Wu #define NPCM7XX_ADC_BA          (0xf000c000)
56*77c05b0bSHao Wu 
572d8f048cSHavard Skinnemoen /* Internal AHB SRAM */
582d8f048cSHavard Skinnemoen #define NPCM7XX_RAM3_BA         (0xc0008000)
592d8f048cSHavard Skinnemoen #define NPCM7XX_RAM3_SZ         (4 * KiB)
602d8f048cSHavard Skinnemoen 
612d8f048cSHavard Skinnemoen /* Memory blocks at the end of the address space */
622d8f048cSHavard Skinnemoen #define NPCM7XX_RAM2_BA         (0xfffd0000)
632d8f048cSHavard Skinnemoen #define NPCM7XX_RAM2_SZ         (128 * KiB)
642d8f048cSHavard Skinnemoen #define NPCM7XX_ROM_BA          (0xffff0000)
652d8f048cSHavard Skinnemoen #define NPCM7XX_ROM_SZ          (64 * KiB)
662d8f048cSHavard Skinnemoen 
67*77c05b0bSHao Wu 
682ddae9ccSHavard Skinnemoen /* Clock configuration values to be fixed up when bypassing bootloader */
692ddae9ccSHavard Skinnemoen 
702ddae9ccSHavard Skinnemoen /* Run PLL1 at 1600 MHz */
712ddae9ccSHavard Skinnemoen #define NPCM7XX_PLLCON1_FIXUP_VAL   (0x00402101)
722ddae9ccSHavard Skinnemoen /* Run the CPU from PLL1 and UART from PLL2 */
732ddae9ccSHavard Skinnemoen #define NPCM7XX_CLKSEL_FIXUP_VAL    (0x004aaba9)
742ddae9ccSHavard Skinnemoen 
752d8f048cSHavard Skinnemoen /*
762d8f048cSHavard Skinnemoen  * Interrupt lines going into the GIC. This does not include internal Cortex-A9
772d8f048cSHavard Skinnemoen  * interrupts.
782d8f048cSHavard Skinnemoen  */
792d8f048cSHavard Skinnemoen enum NPCM7xxInterrupt {
80*77c05b0bSHao Wu     NPCM7XX_ADC_IRQ             = 0,
812d8f048cSHavard Skinnemoen     NPCM7XX_UART0_IRQ           = 2,
822d8f048cSHavard Skinnemoen     NPCM7XX_UART1_IRQ,
832d8f048cSHavard Skinnemoen     NPCM7XX_UART2_IRQ,
842d8f048cSHavard Skinnemoen     NPCM7XX_UART3_IRQ,
852d8f048cSHavard Skinnemoen     NPCM7XX_TIMER0_IRQ          = 32,   /* Timer Module 0 */
862d8f048cSHavard Skinnemoen     NPCM7XX_TIMER1_IRQ,
872d8f048cSHavard Skinnemoen     NPCM7XX_TIMER2_IRQ,
882d8f048cSHavard Skinnemoen     NPCM7XX_TIMER3_IRQ,
892d8f048cSHavard Skinnemoen     NPCM7XX_TIMER4_IRQ,
902d8f048cSHavard Skinnemoen     NPCM7XX_TIMER5_IRQ,                 /* Timer Module 1 */
912d8f048cSHavard Skinnemoen     NPCM7XX_TIMER6_IRQ,
922d8f048cSHavard Skinnemoen     NPCM7XX_TIMER7_IRQ,
932d8f048cSHavard Skinnemoen     NPCM7XX_TIMER8_IRQ,
942d8f048cSHavard Skinnemoen     NPCM7XX_TIMER9_IRQ,
952d8f048cSHavard Skinnemoen     NPCM7XX_TIMER10_IRQ,                /* Timer Module 2 */
962d8f048cSHavard Skinnemoen     NPCM7XX_TIMER11_IRQ,
972d8f048cSHavard Skinnemoen     NPCM7XX_TIMER12_IRQ,
982d8f048cSHavard Skinnemoen     NPCM7XX_TIMER13_IRQ,
992d8f048cSHavard Skinnemoen     NPCM7XX_TIMER14_IRQ,
1007d378ed6SHao Wu     NPCM7XX_WDG0_IRQ            = 47,   /* Timer Module 0 Watchdog */
1017d378ed6SHao Wu     NPCM7XX_WDG1_IRQ,                   /* Timer Module 1 Watchdog */
1027d378ed6SHao Wu     NPCM7XX_WDG2_IRQ,                   /* Timer Module 2 Watchdog */
103e23e7b12SHavard Skinnemoen     NPCM7XX_EHCI_IRQ            = 61,
104e23e7b12SHavard Skinnemoen     NPCM7XX_OHCI_IRQ            = 62,
105526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO0_IRQ           = 116,
106526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO1_IRQ,
107526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO2_IRQ,
108526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO3_IRQ,
109526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO4_IRQ,
110526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO5_IRQ,
111526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO6_IRQ,
112526dbbe0SHavard Skinnemoen     NPCM7XX_GPIO7_IRQ,
1132d8f048cSHavard Skinnemoen };
1142d8f048cSHavard Skinnemoen 
1152d8f048cSHavard Skinnemoen /* Total number of GIC interrupts, including internal Cortex-A9 interrupts. */
1162d8f048cSHavard Skinnemoen #define NPCM7XX_NUM_IRQ         (160)
1172d8f048cSHavard Skinnemoen 
1182d8f048cSHavard Skinnemoen /* Register base address for each Timer Module */
1192d8f048cSHavard Skinnemoen static const hwaddr npcm7xx_tim_addr[] = {
1202d8f048cSHavard Skinnemoen     0xf0008000,
1212d8f048cSHavard Skinnemoen     0xf0009000,
1222d8f048cSHavard Skinnemoen     0xf000a000,
1232d8f048cSHavard Skinnemoen };
1242d8f048cSHavard Skinnemoen 
1252d8f048cSHavard Skinnemoen /* Register base address for each 16550 UART */
1262d8f048cSHavard Skinnemoen static const hwaddr npcm7xx_uart_addr[] = {
1272d8f048cSHavard Skinnemoen     0xf0001000,
1282d8f048cSHavard Skinnemoen     0xf0002000,
1292d8f048cSHavard Skinnemoen     0xf0003000,
1302d8f048cSHavard Skinnemoen     0xf0004000,
1312d8f048cSHavard Skinnemoen };
1322d8f048cSHavard Skinnemoen 
133b821242cSHavard Skinnemoen /* Direct memory-mapped access to SPI0 CS0-1. */
134b821242cSHavard Skinnemoen static const hwaddr npcm7xx_fiu0_flash_addr[] = {
135b821242cSHavard Skinnemoen     0x80000000, /* CS0 */
136b821242cSHavard Skinnemoen     0x88000000, /* CS1 */
137b821242cSHavard Skinnemoen };
138b821242cSHavard Skinnemoen 
139b821242cSHavard Skinnemoen /* Direct memory-mapped access to SPI3 CS0-3. */
140b821242cSHavard Skinnemoen static const hwaddr npcm7xx_fiu3_flash_addr[] = {
141b821242cSHavard Skinnemoen     0xa0000000, /* CS0 */
142b821242cSHavard Skinnemoen     0xa8000000, /* CS1 */
143b821242cSHavard Skinnemoen     0xb0000000, /* CS2 */
144b821242cSHavard Skinnemoen     0xb8000000, /* CS3 */
145b821242cSHavard Skinnemoen };
146b821242cSHavard Skinnemoen 
147b821242cSHavard Skinnemoen static const struct {
148526dbbe0SHavard Skinnemoen     hwaddr regs_addr;
149526dbbe0SHavard Skinnemoen     uint32_t unconnected_pins;
150526dbbe0SHavard Skinnemoen     uint32_t reset_pu;
151526dbbe0SHavard Skinnemoen     uint32_t reset_pd;
152526dbbe0SHavard Skinnemoen     uint32_t reset_osrc;
153526dbbe0SHavard Skinnemoen     uint32_t reset_odsc;
154526dbbe0SHavard Skinnemoen } npcm7xx_gpio[] = {
155526dbbe0SHavard Skinnemoen     {
156526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0010000,
157526dbbe0SHavard Skinnemoen         .reset_pu = 0xff03ffff,
158526dbbe0SHavard Skinnemoen         .reset_pd = 0x00fc0000,
159526dbbe0SHavard Skinnemoen     }, {
160526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0011000,
161526dbbe0SHavard Skinnemoen         .unconnected_pins = 0x0000001e,
162526dbbe0SHavard Skinnemoen         .reset_pu = 0xfefffe07,
163526dbbe0SHavard Skinnemoen         .reset_pd = 0x010001e0,
164526dbbe0SHavard Skinnemoen     }, {
165526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0012000,
166526dbbe0SHavard Skinnemoen         .reset_pu = 0x780fffff,
167526dbbe0SHavard Skinnemoen         .reset_pd = 0x07f00000,
168526dbbe0SHavard Skinnemoen         .reset_odsc = 0x00700000,
169526dbbe0SHavard Skinnemoen     }, {
170526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0013000,
171526dbbe0SHavard Skinnemoen         .reset_pu = 0x00fc0000,
172526dbbe0SHavard Skinnemoen         .reset_pd = 0xff000000,
173526dbbe0SHavard Skinnemoen     }, {
174526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0014000,
175526dbbe0SHavard Skinnemoen         .reset_pu = 0xffffffff,
176526dbbe0SHavard Skinnemoen     }, {
177526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0015000,
178526dbbe0SHavard Skinnemoen         .reset_pu = 0xbf83f801,
179526dbbe0SHavard Skinnemoen         .reset_pd = 0x007c0000,
180526dbbe0SHavard Skinnemoen         .reset_osrc = 0x000000f1,
181526dbbe0SHavard Skinnemoen         .reset_odsc = 0x3f9f80f1,
182526dbbe0SHavard Skinnemoen     }, {
183526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0016000,
184526dbbe0SHavard Skinnemoen         .reset_pu = 0xfc00f801,
185526dbbe0SHavard Skinnemoen         .reset_pd = 0x000007fe,
186526dbbe0SHavard Skinnemoen         .reset_odsc = 0x00000800,
187526dbbe0SHavard Skinnemoen     }, {
188526dbbe0SHavard Skinnemoen         .regs_addr = 0xf0017000,
189526dbbe0SHavard Skinnemoen         .unconnected_pins = 0xffffff00,
190526dbbe0SHavard Skinnemoen         .reset_pu = 0x0000007f,
191526dbbe0SHavard Skinnemoen         .reset_osrc = 0x0000007f,
192526dbbe0SHavard Skinnemoen         .reset_odsc = 0x0000007f,
193526dbbe0SHavard Skinnemoen     },
194526dbbe0SHavard Skinnemoen };
195526dbbe0SHavard Skinnemoen 
196526dbbe0SHavard Skinnemoen static const struct {
197b821242cSHavard Skinnemoen     const char *name;
198b821242cSHavard Skinnemoen     hwaddr regs_addr;
199b821242cSHavard Skinnemoen     int cs_count;
200b821242cSHavard Skinnemoen     const hwaddr *flash_addr;
201b821242cSHavard Skinnemoen } npcm7xx_fiu[] = {
202b821242cSHavard Skinnemoen     {
203b821242cSHavard Skinnemoen         .name = "fiu0",
204b821242cSHavard Skinnemoen         .regs_addr = 0xfb000000,
205b821242cSHavard Skinnemoen         .cs_count = ARRAY_SIZE(npcm7xx_fiu0_flash_addr),
206b821242cSHavard Skinnemoen         .flash_addr = npcm7xx_fiu0_flash_addr,
207b821242cSHavard Skinnemoen     }, {
208b821242cSHavard Skinnemoen         .name = "fiu3",
209b821242cSHavard Skinnemoen         .regs_addr = 0xc0000000,
210b821242cSHavard Skinnemoen         .cs_count = ARRAY_SIZE(npcm7xx_fiu3_flash_addr),
211b821242cSHavard Skinnemoen         .flash_addr = npcm7xx_fiu3_flash_addr,
212b821242cSHavard Skinnemoen     },
213b821242cSHavard Skinnemoen };
214b821242cSHavard Skinnemoen 
2152ddae9ccSHavard Skinnemoen static void npcm7xx_write_board_setup(ARMCPU *cpu,
2162ddae9ccSHavard Skinnemoen                                       const struct arm_boot_info *info)
2172ddae9ccSHavard Skinnemoen {
2182ddae9ccSHavard Skinnemoen     uint32_t board_setup[] = {
2192ddae9ccSHavard Skinnemoen         0xe59f0010,     /* ldr r0, clk_base_addr */
2202ddae9ccSHavard Skinnemoen         0xe59f1010,     /* ldr r1, pllcon1_value */
2212ddae9ccSHavard Skinnemoen         0xe5801010,     /* str r1, [r0, #16] */
2222ddae9ccSHavard Skinnemoen         0xe59f100c,     /* ldr r1, clksel_value */
2232ddae9ccSHavard Skinnemoen         0xe5801004,     /* str r1, [r0, #4] */
2242ddae9ccSHavard Skinnemoen         0xe12fff1e,     /* bx lr */
2252ddae9ccSHavard Skinnemoen         NPCM7XX_CLK_BA,
2262ddae9ccSHavard Skinnemoen         NPCM7XX_PLLCON1_FIXUP_VAL,
2272ddae9ccSHavard Skinnemoen         NPCM7XX_CLKSEL_FIXUP_VAL,
2282ddae9ccSHavard Skinnemoen     };
2292ddae9ccSHavard Skinnemoen     int i;
2302ddae9ccSHavard Skinnemoen 
2312ddae9ccSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(board_setup); i++) {
2322ddae9ccSHavard Skinnemoen         board_setup[i] = tswap32(board_setup[i]);
2332ddae9ccSHavard Skinnemoen     }
2342ddae9ccSHavard Skinnemoen     rom_add_blob_fixed("board-setup", board_setup, sizeof(board_setup),
2352ddae9ccSHavard Skinnemoen                        info->board_setup_addr);
2362ddae9ccSHavard Skinnemoen }
2372ddae9ccSHavard Skinnemoen 
2382d8f048cSHavard Skinnemoen static void npcm7xx_write_secondary_boot(ARMCPU *cpu,
2392d8f048cSHavard Skinnemoen                                          const struct arm_boot_info *info)
2402d8f048cSHavard Skinnemoen {
2412d8f048cSHavard Skinnemoen     /*
2422d8f048cSHavard Skinnemoen      * The default smpboot stub halts the secondary CPU with a 'wfi'
2432d8f048cSHavard Skinnemoen      * instruction, but the arch/arm/mach-npcm/platsmp.c in the Linux kernel
2442d8f048cSHavard Skinnemoen      * does not send an IPI to wake it up, so the second CPU fails to boot. So
2452d8f048cSHavard Skinnemoen      * we need to provide our own smpboot stub that can not use 'wfi', it has
2462d8f048cSHavard Skinnemoen      * to spin the secondary CPU until the first CPU writes to the SCRPAD reg.
2472d8f048cSHavard Skinnemoen      */
2482d8f048cSHavard Skinnemoen     uint32_t smpboot[] = {
2492d8f048cSHavard Skinnemoen         0xe59f2018,     /* ldr r2, bootreg_addr */
2502d8f048cSHavard Skinnemoen         0xe3a00000,     /* mov r0, #0 */
2512d8f048cSHavard Skinnemoen         0xe5820000,     /* str r0, [r2] */
2522d8f048cSHavard Skinnemoen         0xe320f002,     /* wfe */
2532d8f048cSHavard Skinnemoen         0xe5921000,     /* ldr r1, [r2] */
2542d8f048cSHavard Skinnemoen         0xe1110001,     /* tst r1, r1 */
2552d8f048cSHavard Skinnemoen         0x0afffffb,     /* beq <wfe> */
2562d8f048cSHavard Skinnemoen         0xe12fff11,     /* bx r1 */
2572d8f048cSHavard Skinnemoen         NPCM7XX_SMP_BOOTREG_ADDR,
2582d8f048cSHavard Skinnemoen     };
2592d8f048cSHavard Skinnemoen     int i;
2602d8f048cSHavard Skinnemoen 
2612d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(smpboot); i++) {
2622d8f048cSHavard Skinnemoen         smpboot[i] = tswap32(smpboot[i]);
2632d8f048cSHavard Skinnemoen     }
2642d8f048cSHavard Skinnemoen 
2652d8f048cSHavard Skinnemoen     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot),
2662d8f048cSHavard Skinnemoen                        NPCM7XX_SMP_LOADER_START);
2672d8f048cSHavard Skinnemoen }
2682d8f048cSHavard Skinnemoen 
2692d8f048cSHavard Skinnemoen static struct arm_boot_info npcm7xx_binfo = {
2702d8f048cSHavard Skinnemoen     .loader_start           = NPCM7XX_LOADER_START,
2712d8f048cSHavard Skinnemoen     .smp_loader_start       = NPCM7XX_SMP_LOADER_START,
2722d8f048cSHavard Skinnemoen     .smp_bootreg_addr       = NPCM7XX_SMP_BOOTREG_ADDR,
2732d8f048cSHavard Skinnemoen     .gic_cpu_if_addr        = NPCM7XX_GIC_CPU_IF_ADDR,
2742d8f048cSHavard Skinnemoen     .write_secondary_boot   = npcm7xx_write_secondary_boot,
2752d8f048cSHavard Skinnemoen     .board_id               = -1,
2762ddae9ccSHavard Skinnemoen     .board_setup_addr       = NPCM7XX_BOARD_SETUP_ADDR,
2772ddae9ccSHavard Skinnemoen     .write_board_setup      = npcm7xx_write_board_setup,
2782d8f048cSHavard Skinnemoen };
2792d8f048cSHavard Skinnemoen 
2802d8f048cSHavard Skinnemoen void npcm7xx_load_kernel(MachineState *machine, NPCM7xxState *soc)
2812d8f048cSHavard Skinnemoen {
2822d8f048cSHavard Skinnemoen     NPCM7xxClass *sc = NPCM7XX_GET_CLASS(soc);
2832d8f048cSHavard Skinnemoen 
2842d8f048cSHavard Skinnemoen     npcm7xx_binfo.ram_size = machine->ram_size;
2852d8f048cSHavard Skinnemoen     npcm7xx_binfo.nb_cpus = sc->num_cpus;
2862d8f048cSHavard Skinnemoen 
2872d8f048cSHavard Skinnemoen     arm_load_kernel(&soc->cpu[0], machine, &npcm7xx_binfo);
2882d8f048cSHavard Skinnemoen }
2892d8f048cSHavard Skinnemoen 
290c752bb07SHavard Skinnemoen static void npcm7xx_init_fuses(NPCM7xxState *s)
291c752bb07SHavard Skinnemoen {
292c752bb07SHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_GET_CLASS(s);
293c752bb07SHavard Skinnemoen     uint32_t value;
294c752bb07SHavard Skinnemoen 
295c752bb07SHavard Skinnemoen     /*
296c752bb07SHavard Skinnemoen      * The initial mask of disabled modules indicates the chip derivative (e.g.
297c752bb07SHavard Skinnemoen      * NPCM750 or NPCM730).
298c752bb07SHavard Skinnemoen      */
299c752bb07SHavard Skinnemoen     value = tswap32(nc->disabled_modules);
300c752bb07SHavard Skinnemoen     npcm7xx_otp_array_write(&s->fuse_array, &value, NPCM7XX_FUSE_DERIVATIVE,
301c752bb07SHavard Skinnemoen                             sizeof(value));
302c752bb07SHavard Skinnemoen }
303c752bb07SHavard Skinnemoen 
304*77c05b0bSHao Wu static void npcm7xx_write_adc_calibration(NPCM7xxState *s)
305*77c05b0bSHao Wu {
306*77c05b0bSHao Wu     /* Both ADC and the fuse array must have realized. */
307*77c05b0bSHao Wu     QEMU_BUILD_BUG_ON(sizeof(s->adc.calibration_r_values) != 4);
308*77c05b0bSHao Wu     npcm7xx_otp_array_write(&s->fuse_array, s->adc.calibration_r_values,
309*77c05b0bSHao Wu             NPCM7XX_FUSE_ADC_CALIB, sizeof(s->adc.calibration_r_values));
310*77c05b0bSHao Wu }
311*77c05b0bSHao Wu 
3122d8f048cSHavard Skinnemoen static qemu_irq npcm7xx_irq(NPCM7xxState *s, int n)
3132d8f048cSHavard Skinnemoen {
3142d8f048cSHavard Skinnemoen     return qdev_get_gpio_in(DEVICE(&s->a9mpcore), n);
3152d8f048cSHavard Skinnemoen }
3162d8f048cSHavard Skinnemoen 
3172d8f048cSHavard Skinnemoen static void npcm7xx_init(Object *obj)
3182d8f048cSHavard Skinnemoen {
3192d8f048cSHavard Skinnemoen     NPCM7xxState *s = NPCM7XX(obj);
3202d8f048cSHavard Skinnemoen     int i;
3212d8f048cSHavard Skinnemoen 
3222d8f048cSHavard Skinnemoen     for (i = 0; i < NPCM7XX_MAX_NUM_CPUS; i++) {
3232d8f048cSHavard Skinnemoen         object_initialize_child(obj, "cpu[*]", &s->cpu[i],
3242d8f048cSHavard Skinnemoen                                 ARM_CPU_TYPE_NAME("cortex-a9"));
3252d8f048cSHavard Skinnemoen     }
3262d8f048cSHavard Skinnemoen 
3272d8f048cSHavard Skinnemoen     object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
3282d8f048cSHavard Skinnemoen     object_initialize_child(obj, "gcr", &s->gcr, TYPE_NPCM7XX_GCR);
3292d8f048cSHavard Skinnemoen     object_property_add_alias(obj, "power-on-straps", OBJECT(&s->gcr),
3302d8f048cSHavard Skinnemoen                               "power-on-straps");
3312d8f048cSHavard Skinnemoen     object_initialize_child(obj, "clk", &s->clk, TYPE_NPCM7XX_CLK);
332c752bb07SHavard Skinnemoen     object_initialize_child(obj, "otp1", &s->key_storage,
333c752bb07SHavard Skinnemoen                             TYPE_NPCM7XX_KEY_STORAGE);
334c752bb07SHavard Skinnemoen     object_initialize_child(obj, "otp2", &s->fuse_array,
335c752bb07SHavard Skinnemoen                             TYPE_NPCM7XX_FUSE_ARRAY);
3361351f892SHavard Skinnemoen     object_initialize_child(obj, "mc", &s->mc, TYPE_NPCM7XX_MC);
337326ccfe2SHavard Skinnemoen     object_initialize_child(obj, "rng", &s->rng, TYPE_NPCM7XX_RNG);
338*77c05b0bSHao Wu     object_initialize_child(obj, "adc", &s->adc, TYPE_NPCM7XX_ADC);
3392d8f048cSHavard Skinnemoen 
3402d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->tim); i++) {
3412d8f048cSHavard Skinnemoen         object_initialize_child(obj, "tim[*]", &s->tim[i], TYPE_NPCM7XX_TIMER);
3422d8f048cSHavard Skinnemoen     }
343b821242cSHavard Skinnemoen 
344526dbbe0SHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->gpio); i++) {
345526dbbe0SHavard Skinnemoen         object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_NPCM7XX_GPIO);
346526dbbe0SHavard Skinnemoen     }
347526dbbe0SHavard Skinnemoen 
348e23e7b12SHavard Skinnemoen     object_initialize_child(obj, "ehci", &s->ehci, TYPE_NPCM7XX_EHCI);
349e23e7b12SHavard Skinnemoen     object_initialize_child(obj, "ohci", &s->ohci, TYPE_SYSBUS_OHCI);
350e23e7b12SHavard Skinnemoen 
351b821242cSHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu));
352b821242cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->fiu); i++) {
353b821242cSHavard Skinnemoen         object_initialize_child(obj, npcm7xx_fiu[i].name, &s->fiu[i],
354b821242cSHavard Skinnemoen                                 TYPE_NPCM7XX_FIU);
355b821242cSHavard Skinnemoen     }
3562d8f048cSHavard Skinnemoen }
3572d8f048cSHavard Skinnemoen 
3582d8f048cSHavard Skinnemoen static void npcm7xx_realize(DeviceState *dev, Error **errp)
3592d8f048cSHavard Skinnemoen {
3602d8f048cSHavard Skinnemoen     NPCM7xxState *s = NPCM7XX(dev);
3612d8f048cSHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_GET_CLASS(s);
3622d8f048cSHavard Skinnemoen     int i;
3632d8f048cSHavard Skinnemoen 
3642d8f048cSHavard Skinnemoen     if (memory_region_size(s->dram) > NPCM7XX_DRAM_SZ) {
3652d8f048cSHavard Skinnemoen         error_setg(errp, "%s: NPCM7xx cannot address more than %" PRIu64
3662d8f048cSHavard Skinnemoen                    " MiB of DRAM", __func__, NPCM7XX_DRAM_SZ / MiB);
3672d8f048cSHavard Skinnemoen         return;
3682d8f048cSHavard Skinnemoen     }
3692d8f048cSHavard Skinnemoen 
3702d8f048cSHavard Skinnemoen     /* CPUs */
3712d8f048cSHavard Skinnemoen     for (i = 0; i < nc->num_cpus; i++) {
3722d8f048cSHavard Skinnemoen         object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity",
3732d8f048cSHavard Skinnemoen                                 arm_cpu_mp_affinity(i, NPCM7XX_MAX_NUM_CPUS),
3742d8f048cSHavard Skinnemoen                                 &error_abort);
3752d8f048cSHavard Skinnemoen         object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar",
3762d8f048cSHavard Skinnemoen                                 NPCM7XX_GIC_CPU_IF_ADDR, &error_abort);
3772d8f048cSHavard Skinnemoen         object_property_set_bool(OBJECT(&s->cpu[i]), "reset-hivecs", true,
3782d8f048cSHavard Skinnemoen                                  &error_abort);
3792d8f048cSHavard Skinnemoen 
3802d8f048cSHavard Skinnemoen         /* Disable security extensions. */
3812d8f048cSHavard Skinnemoen         object_property_set_bool(OBJECT(&s->cpu[i]), "has_el3", false,
3822d8f048cSHavard Skinnemoen                                  &error_abort);
3832d8f048cSHavard Skinnemoen 
3842d8f048cSHavard Skinnemoen         if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
3852d8f048cSHavard Skinnemoen             return;
3862d8f048cSHavard Skinnemoen         }
3872d8f048cSHavard Skinnemoen     }
3882d8f048cSHavard Skinnemoen 
3892d8f048cSHavard Skinnemoen     /* A9MPCORE peripherals. Can only fail if we pass bad parameters here. */
3902d8f048cSHavard Skinnemoen     object_property_set_int(OBJECT(&s->a9mpcore), "num-cpu", nc->num_cpus,
3912d8f048cSHavard Skinnemoen                             &error_abort);
3922d8f048cSHavard Skinnemoen     object_property_set_int(OBJECT(&s->a9mpcore), "num-irq", NPCM7XX_NUM_IRQ,
3932d8f048cSHavard Skinnemoen                             &error_abort);
3942d8f048cSHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->a9mpcore), &error_abort);
3952d8f048cSHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->a9mpcore), 0, NPCM7XX_CPUP_BA);
3962d8f048cSHavard Skinnemoen 
3972d8f048cSHavard Skinnemoen     for (i = 0; i < nc->num_cpus; i++) {
3982d8f048cSHavard Skinnemoen         sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i,
3992d8f048cSHavard Skinnemoen                            qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
4002d8f048cSHavard Skinnemoen         sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i + nc->num_cpus,
4012d8f048cSHavard Skinnemoen                            qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ));
4022d8f048cSHavard Skinnemoen     }
4032d8f048cSHavard Skinnemoen 
4042d8f048cSHavard Skinnemoen     /* L2 cache controller */
4052d8f048cSHavard Skinnemoen     sysbus_create_simple("l2x0", NPCM7XX_L2C_BA, NULL);
4062d8f048cSHavard Skinnemoen 
4072d8f048cSHavard Skinnemoen     /* System Global Control Registers (GCR). Can fail due to user input. */
4082d8f048cSHavard Skinnemoen     object_property_set_int(OBJECT(&s->gcr), "disabled-modules",
4092d8f048cSHavard Skinnemoen                             nc->disabled_modules, &error_abort);
4102d8f048cSHavard Skinnemoen     object_property_add_const_link(OBJECT(&s->gcr), "dram-mr", OBJECT(s->dram));
4112d8f048cSHavard Skinnemoen     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gcr), errp)) {
4122d8f048cSHavard Skinnemoen         return;
4132d8f048cSHavard Skinnemoen     }
4142d8f048cSHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gcr), 0, NPCM7XX_GCR_BA);
4152d8f048cSHavard Skinnemoen 
4162d8f048cSHavard Skinnemoen     /* Clock Control Registers (CLK). Cannot fail. */
4172d8f048cSHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->clk), &error_abort);
4182d8f048cSHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->clk), 0, NPCM7XX_CLK_BA);
4192d8f048cSHavard Skinnemoen 
420c752bb07SHavard Skinnemoen     /* OTP key storage and fuse strap array. Cannot fail. */
421c752bb07SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->key_storage), &error_abort);
422c752bb07SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->key_storage), 0, NPCM7XX_OTP1_BA);
423c752bb07SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->fuse_array), &error_abort);
424c752bb07SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->fuse_array), 0, NPCM7XX_OTP2_BA);
425c752bb07SHavard Skinnemoen     npcm7xx_init_fuses(s);
426c752bb07SHavard Skinnemoen 
4271351f892SHavard Skinnemoen     /* Fake Memory Controller (MC). Cannot fail. */
4281351f892SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->mc), &error_abort);
4291351f892SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->mc), 0, NPCM7XX_MC_BA);
4301351f892SHavard Skinnemoen 
431*77c05b0bSHao Wu     /* ADC Modules. Cannot fail. */
432*77c05b0bSHao Wu     qdev_connect_clock_in(DEVICE(&s->adc), "clock", qdev_get_clock_out(
433*77c05b0bSHao Wu                           DEVICE(&s->clk), "adc-clock"));
434*77c05b0bSHao Wu     sysbus_realize(SYS_BUS_DEVICE(&s->adc), &error_abort);
435*77c05b0bSHao Wu     sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, NPCM7XX_ADC_BA);
436*77c05b0bSHao Wu     sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
437*77c05b0bSHao Wu             npcm7xx_irq(s, NPCM7XX_ADC_IRQ));
438*77c05b0bSHao Wu     npcm7xx_write_adc_calibration(s);
439*77c05b0bSHao Wu 
4402d8f048cSHavard Skinnemoen     /* Timer Modules (TIM). Cannot fail. */
4412d8f048cSHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_tim_addr) != ARRAY_SIZE(s->tim));
4422d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->tim); i++) {
4432d8f048cSHavard Skinnemoen         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->tim[i]);
4442d8f048cSHavard Skinnemoen         int first_irq;
4452d8f048cSHavard Skinnemoen         int j;
4462d8f048cSHavard Skinnemoen 
4470be12dc7SHao Wu         /* Connect the timer clock. */
4480be12dc7SHao Wu         qdev_connect_clock_in(DEVICE(&s->tim[i]), "clock", qdev_get_clock_out(
4490be12dc7SHao Wu                     DEVICE(&s->clk), "timer-clock"));
4500be12dc7SHao Wu 
4512d8f048cSHavard Skinnemoen         sysbus_realize(sbd, &error_abort);
4522d8f048cSHavard Skinnemoen         sysbus_mmio_map(sbd, 0, npcm7xx_tim_addr[i]);
4532d8f048cSHavard Skinnemoen 
4542d8f048cSHavard Skinnemoen         first_irq = NPCM7XX_TIMER0_IRQ + i * NPCM7XX_TIMERS_PER_CTRL;
4552d8f048cSHavard Skinnemoen         for (j = 0; j < NPCM7XX_TIMERS_PER_CTRL; j++) {
4562d8f048cSHavard Skinnemoen             qemu_irq irq = npcm7xx_irq(s, first_irq + j);
4572d8f048cSHavard Skinnemoen             sysbus_connect_irq(sbd, j, irq);
4582d8f048cSHavard Skinnemoen         }
4597d378ed6SHao Wu 
4607d378ed6SHao Wu         /* IRQ for watchdogs */
4617d378ed6SHao Wu         sysbus_connect_irq(sbd, NPCM7XX_TIMERS_PER_CTRL,
4627d378ed6SHao Wu                 npcm7xx_irq(s, NPCM7XX_WDG0_IRQ + i));
4637d378ed6SHao Wu         /* GPIO that connects clk module with watchdog */
4647d378ed6SHao Wu         qdev_connect_gpio_out_named(DEVICE(&s->tim[i]),
4657d378ed6SHao Wu                 NPCM7XX_WATCHDOG_RESET_GPIO_OUT, 0,
4667d378ed6SHao Wu                 qdev_get_gpio_in_named(DEVICE(&s->clk),
4677d378ed6SHao Wu                         NPCM7XX_WATCHDOG_RESET_GPIO_IN, i));
4682d8f048cSHavard Skinnemoen     }
4692d8f048cSHavard Skinnemoen 
4702d8f048cSHavard Skinnemoen     /* UART0..3 (16550 compatible) */
4712d8f048cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(npcm7xx_uart_addr); i++) {
4722d8f048cSHavard Skinnemoen         serial_mm_init(get_system_memory(), npcm7xx_uart_addr[i], 2,
4732d8f048cSHavard Skinnemoen                        npcm7xx_irq(s, NPCM7XX_UART0_IRQ + i), 115200,
4742d8f048cSHavard Skinnemoen                        serial_hd(i), DEVICE_LITTLE_ENDIAN);
4752d8f048cSHavard Skinnemoen     }
4762d8f048cSHavard Skinnemoen 
477326ccfe2SHavard Skinnemoen     /* Random Number Generator. Cannot fail. */
478326ccfe2SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->rng), &error_abort);
479326ccfe2SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->rng), 0, NPCM7XX_RNG_BA);
480326ccfe2SHavard Skinnemoen 
481526dbbe0SHavard Skinnemoen     /* GPIO modules. Cannot fail. */
482526dbbe0SHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_gpio) != ARRAY_SIZE(s->gpio));
483526dbbe0SHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->gpio); i++) {
484526dbbe0SHavard Skinnemoen         Object *obj = OBJECT(&s->gpio[i]);
485526dbbe0SHavard Skinnemoen 
486526dbbe0SHavard Skinnemoen         object_property_set_uint(obj, "reset-pullup",
487526dbbe0SHavard Skinnemoen                                  npcm7xx_gpio[i].reset_pu, &error_abort);
488526dbbe0SHavard Skinnemoen         object_property_set_uint(obj, "reset-pulldown",
489526dbbe0SHavard Skinnemoen                                  npcm7xx_gpio[i].reset_pd, &error_abort);
490526dbbe0SHavard Skinnemoen         object_property_set_uint(obj, "reset-osrc",
491526dbbe0SHavard Skinnemoen                                  npcm7xx_gpio[i].reset_osrc, &error_abort);
492526dbbe0SHavard Skinnemoen         object_property_set_uint(obj, "reset-odsc",
493526dbbe0SHavard Skinnemoen                                  npcm7xx_gpio[i].reset_odsc, &error_abort);
494526dbbe0SHavard Skinnemoen         sysbus_realize(SYS_BUS_DEVICE(obj), &error_abort);
495526dbbe0SHavard Skinnemoen         sysbus_mmio_map(SYS_BUS_DEVICE(obj), 0, npcm7xx_gpio[i].regs_addr);
496526dbbe0SHavard Skinnemoen         sysbus_connect_irq(SYS_BUS_DEVICE(obj), 0,
497526dbbe0SHavard Skinnemoen                            npcm7xx_irq(s, NPCM7XX_GPIO0_IRQ + i));
498526dbbe0SHavard Skinnemoen     }
499526dbbe0SHavard Skinnemoen 
500e23e7b12SHavard Skinnemoen     /* USB Host */
501e23e7b12SHavard Skinnemoen     object_property_set_bool(OBJECT(&s->ehci), "companion-enable", true,
502e23e7b12SHavard Skinnemoen                              &error_abort);
503e23e7b12SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->ehci), &error_abort);
504e23e7b12SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci), 0, NPCM7XX_EHCI_BA);
505e23e7b12SHavard Skinnemoen     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci), 0,
506e23e7b12SHavard Skinnemoen                        npcm7xx_irq(s, NPCM7XX_EHCI_IRQ));
507e23e7b12SHavard Skinnemoen 
508e23e7b12SHavard Skinnemoen     object_property_set_str(OBJECT(&s->ohci), "masterbus", "usb-bus.0",
509e23e7b12SHavard Skinnemoen                             &error_abort);
510e23e7b12SHavard Skinnemoen     object_property_set_uint(OBJECT(&s->ohci), "num-ports", 1, &error_abort);
511e23e7b12SHavard Skinnemoen     sysbus_realize(SYS_BUS_DEVICE(&s->ohci), &error_abort);
512e23e7b12SHavard Skinnemoen     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci), 0, NPCM7XX_OHCI_BA);
513e23e7b12SHavard Skinnemoen     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci), 0,
514e23e7b12SHavard Skinnemoen                        npcm7xx_irq(s, NPCM7XX_OHCI_IRQ));
515e23e7b12SHavard Skinnemoen 
516b821242cSHavard Skinnemoen     /*
517b821242cSHavard Skinnemoen      * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects
518b821242cSHavard Skinnemoen      * specified, but this is a programming error.
519b821242cSHavard Skinnemoen      */
520b821242cSHavard Skinnemoen     QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_fiu) != ARRAY_SIZE(s->fiu));
521b821242cSHavard Skinnemoen     for (i = 0; i < ARRAY_SIZE(s->fiu); i++) {
522b821242cSHavard Skinnemoen         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->fiu[i]);
523b821242cSHavard Skinnemoen         int j;
524b821242cSHavard Skinnemoen 
525b821242cSHavard Skinnemoen         object_property_set_int(OBJECT(sbd), "cs-count",
526b821242cSHavard Skinnemoen                                 npcm7xx_fiu[i].cs_count, &error_abort);
527b821242cSHavard Skinnemoen         sysbus_realize(sbd, &error_abort);
528b821242cSHavard Skinnemoen 
529b821242cSHavard Skinnemoen         sysbus_mmio_map(sbd, 0, npcm7xx_fiu[i].regs_addr);
530b821242cSHavard Skinnemoen         for (j = 0; j < npcm7xx_fiu[i].cs_count; j++) {
531b821242cSHavard Skinnemoen             sysbus_mmio_map(sbd, j + 1, npcm7xx_fiu[i].flash_addr[j]);
532b821242cSHavard Skinnemoen         }
533b821242cSHavard Skinnemoen     }
534b821242cSHavard Skinnemoen 
5352d8f048cSHavard Skinnemoen     /* RAM2 (SRAM) */
5362d8f048cSHavard Skinnemoen     memory_region_init_ram(&s->sram, OBJECT(dev), "ram2",
5372d8f048cSHavard Skinnemoen                            NPCM7XX_RAM2_SZ, &error_abort);
5382d8f048cSHavard Skinnemoen     memory_region_add_subregion(get_system_memory(), NPCM7XX_RAM2_BA, &s->sram);
5392d8f048cSHavard Skinnemoen 
5402d8f048cSHavard Skinnemoen     /* RAM3 (SRAM) */
5412d8f048cSHavard Skinnemoen     memory_region_init_ram(&s->ram3, OBJECT(dev), "ram3",
5422d8f048cSHavard Skinnemoen                            NPCM7XX_RAM3_SZ, &error_abort);
5432d8f048cSHavard Skinnemoen     memory_region_add_subregion(get_system_memory(), NPCM7XX_RAM3_BA, &s->ram3);
5442d8f048cSHavard Skinnemoen 
5452d8f048cSHavard Skinnemoen     /* Internal ROM */
5462d8f048cSHavard Skinnemoen     memory_region_init_rom(&s->irom, OBJECT(dev), "irom", NPCM7XX_ROM_SZ,
5472d8f048cSHavard Skinnemoen                            &error_abort);
5482d8f048cSHavard Skinnemoen     memory_region_add_subregion(get_system_memory(), NPCM7XX_ROM_BA, &s->irom);
5492d8f048cSHavard Skinnemoen 
5502d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.shm",          0xc0001000,   4 * KiB);
5512d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.vdmx",         0xe0800000,   4 * KiB);
5522d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pcierc",       0xe1000000,  64 * KiB);
5532d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.kcs",          0xf0007000,   4 * KiB);
5542d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gfxi",         0xf000e000,   4 * KiB);
5552d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[0]",      0xf0010000,   4 * KiB);
5562d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[1]",      0xf0011000,   4 * KiB);
5572d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[2]",      0xf0012000,   4 * KiB);
5582d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[3]",      0xf0013000,   4 * KiB);
5592d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[4]",      0xf0014000,   4 * KiB);
5602d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[5]",      0xf0015000,   4 * KiB);
5612d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[6]",      0xf0016000,   4 * KiB);
5622d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gpio[7]",      0xf0017000,   4 * KiB);
5632d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[0]",     0xf0080000,   4 * KiB);
5642d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[1]",     0xf0081000,   4 * KiB);
5652d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[2]",     0xf0082000,   4 * KiB);
5662d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[3]",     0xf0083000,   4 * KiB);
5672d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[4]",     0xf0084000,   4 * KiB);
5682d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[5]",     0xf0085000,   4 * KiB);
5692d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[6]",     0xf0086000,   4 * KiB);
5702d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[7]",     0xf0087000,   4 * KiB);
5712d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[8]",     0xf0088000,   4 * KiB);
5722d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[9]",     0xf0089000,   4 * KiB);
5732d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[10]",    0xf008a000,   4 * KiB);
5742d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[11]",    0xf008b000,   4 * KiB);
5752d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[12]",    0xf008c000,   4 * KiB);
5762d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[13]",    0xf008d000,   4 * KiB);
5772d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[14]",    0xf008e000,   4 * KiB);
5782d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.smbus[15]",    0xf008f000,   4 * KiB);
5792d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.espi",         0xf009f000,   4 * KiB);
5802d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.peci",         0xf0100000,   4 * KiB);
5812d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.siox[1]",      0xf0101000,   4 * KiB);
5822d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.siox[2]",      0xf0102000,   4 * KiB);
5832d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pwm[0]",       0xf0103000,   4 * KiB);
5842d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pwm[1]",       0xf0104000,   4 * KiB);
5852d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[0]",       0xf0180000,   4 * KiB);
5862d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[1]",       0xf0181000,   4 * KiB);
5872d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[2]",       0xf0182000,   4 * KiB);
5882d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[3]",       0xf0183000,   4 * KiB);
5892d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[4]",       0xf0184000,   4 * KiB);
5902d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[5]",       0xf0185000,   4 * KiB);
5912d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[6]",       0xf0186000,   4 * KiB);
5922d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mft[7]",       0xf0187000,   4 * KiB);
5932d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pspi1",        0xf0200000,   4 * KiB);
5942d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pspi2",        0xf0201000,   4 * KiB);
5952d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.ahbpci",       0xf0400000,   1 * MiB);
5962d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mcphy",        0xf05f0000,  64 * KiB);
5972d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gmac1",        0xf0802000,   8 * KiB);
5982d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.gmac2",        0xf0804000,   8 * KiB);
5992d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.vcd",          0xf0810000,  64 * KiB);
6002d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.ece",          0xf0820000,   8 * KiB);
6012d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.vdma",         0xf0822000,   8 * KiB);
6022d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.emc1",         0xf0825000,   4 * KiB);
6032d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.emc2",         0xf0826000,   4 * KiB);
6042d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[0]",      0xf0830000,   4 * KiB);
6052d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[1]",      0xf0831000,   4 * KiB);
6062d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[2]",      0xf0832000,   4 * KiB);
6072d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[3]",      0xf0833000,   4 * KiB);
6082d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[4]",      0xf0834000,   4 * KiB);
6092d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[5]",      0xf0835000,   4 * KiB);
6102d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[6]",      0xf0836000,   4 * KiB);
6112d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[7]",      0xf0837000,   4 * KiB);
6122d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[8]",      0xf0838000,   4 * KiB);
6132d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.usbd[9]",      0xf0839000,   4 * KiB);
6142d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.sd",           0xf0840000,   8 * KiB);
6152d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.mmc",          0xf0842000,   8 * KiB);
6162d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.pcimbx",       0xf0848000, 512 * KiB);
6172d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.aes",          0xf0858000,   4 * KiB);
6182d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.des",          0xf0859000,   4 * KiB);
6192d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.sha",          0xf085a000,   4 * KiB);
6202d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.secacc",       0xf085b000,   4 * KiB);
6212d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.spixcs0",      0xf8000000,  16 * MiB);
6222d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.spixcs1",      0xf9000000,  16 * MiB);
6232d8f048cSHavard Skinnemoen     create_unimplemented_device("npcm7xx.spix",         0xfb001000,   4 * KiB);
6242d8f048cSHavard Skinnemoen }
6252d8f048cSHavard Skinnemoen 
6262d8f048cSHavard Skinnemoen static Property npcm7xx_properties[] = {
6272d8f048cSHavard Skinnemoen     DEFINE_PROP_LINK("dram-mr", NPCM7xxState, dram, TYPE_MEMORY_REGION,
6282d8f048cSHavard Skinnemoen                      MemoryRegion *),
6292d8f048cSHavard Skinnemoen     DEFINE_PROP_END_OF_LIST(),
6302d8f048cSHavard Skinnemoen };
6312d8f048cSHavard Skinnemoen 
6322d8f048cSHavard Skinnemoen static void npcm7xx_class_init(ObjectClass *oc, void *data)
6332d8f048cSHavard Skinnemoen {
6342d8f048cSHavard Skinnemoen     DeviceClass *dc = DEVICE_CLASS(oc);
6352d8f048cSHavard Skinnemoen 
6362d8f048cSHavard Skinnemoen     dc->realize = npcm7xx_realize;
6372d8f048cSHavard Skinnemoen     dc->user_creatable = false;
6382d8f048cSHavard Skinnemoen     device_class_set_props(dc, npcm7xx_properties);
6392d8f048cSHavard Skinnemoen }
6402d8f048cSHavard Skinnemoen 
6412d8f048cSHavard Skinnemoen static void npcm730_class_init(ObjectClass *oc, void *data)
6422d8f048cSHavard Skinnemoen {
6432d8f048cSHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_CLASS(oc);
6442d8f048cSHavard Skinnemoen 
6452d8f048cSHavard Skinnemoen     /* NPCM730 is optimized for data center use, so no graphics, etc. */
6462d8f048cSHavard Skinnemoen     nc->disabled_modules = 0x00300395;
6472d8f048cSHavard Skinnemoen     nc->num_cpus = 2;
6482d8f048cSHavard Skinnemoen }
6492d8f048cSHavard Skinnemoen 
6502d8f048cSHavard Skinnemoen static void npcm750_class_init(ObjectClass *oc, void *data)
6512d8f048cSHavard Skinnemoen {
6522d8f048cSHavard Skinnemoen     NPCM7xxClass *nc = NPCM7XX_CLASS(oc);
6532d8f048cSHavard Skinnemoen 
6542d8f048cSHavard Skinnemoen     /* NPCM750 has 2 cores and a full set of peripherals */
6552d8f048cSHavard Skinnemoen     nc->disabled_modules = 0x00000000;
6562d8f048cSHavard Skinnemoen     nc->num_cpus = 2;
6572d8f048cSHavard Skinnemoen }
6582d8f048cSHavard Skinnemoen 
6592d8f048cSHavard Skinnemoen static const TypeInfo npcm7xx_soc_types[] = {
6602d8f048cSHavard Skinnemoen     {
6612d8f048cSHavard Skinnemoen         .name           = TYPE_NPCM7XX,
6622d8f048cSHavard Skinnemoen         .parent         = TYPE_DEVICE,
6632d8f048cSHavard Skinnemoen         .instance_size  = sizeof(NPCM7xxState),
6642d8f048cSHavard Skinnemoen         .instance_init  = npcm7xx_init,
6652d8f048cSHavard Skinnemoen         .class_size     = sizeof(NPCM7xxClass),
6662d8f048cSHavard Skinnemoen         .class_init     = npcm7xx_class_init,
6672d8f048cSHavard Skinnemoen         .abstract       = true,
6682d8f048cSHavard Skinnemoen     }, {
6692d8f048cSHavard Skinnemoen         .name           = TYPE_NPCM730,
6702d8f048cSHavard Skinnemoen         .parent         = TYPE_NPCM7XX,
6712d8f048cSHavard Skinnemoen         .class_init     = npcm730_class_init,
6722d8f048cSHavard Skinnemoen     }, {
6732d8f048cSHavard Skinnemoen         .name           = TYPE_NPCM750,
6742d8f048cSHavard Skinnemoen         .parent         = TYPE_NPCM7XX,
6752d8f048cSHavard Skinnemoen         .class_init     = npcm750_class_init,
6762d8f048cSHavard Skinnemoen     },
6772d8f048cSHavard Skinnemoen };
6782d8f048cSHavard Skinnemoen 
6792d8f048cSHavard Skinnemoen DEFINE_TYPES(npcm7xx_soc_types);
680