124859b68Sbalrog /* 224859b68Sbalrog * Marvell MV88W8618 / Freecom MusicPal emulation. 324859b68Sbalrog * 424859b68Sbalrog * Copyright (c) 2008 Jan Kiszka 524859b68Sbalrog * 68e31bf38SMatthew Fernandez * This code is licensed under the GNU GPL v2. 76b620ca3SPaolo Bonzini * 86b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 96b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 1024859b68Sbalrog */ 1124859b68Sbalrog 1283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 13bd2be150SPeter Maydell #include "hw/arm/arm.h" 14bd2be150SPeter Maydell #include "hw/devices.h" 151422e32dSPaolo Bonzini #include "net/net.h" 169c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 1783c9f4caSPaolo Bonzini #include "hw/boards.h" 180d09e41aSPaolo Bonzini #include "hw/char/serial.h" 191de7afc9SPaolo Bonzini #include "qemu/timer.h" 2083c9f4caSPaolo Bonzini #include "hw/ptimer.h" 21737e150eSPaolo Bonzini #include "block/block.h" 220d09e41aSPaolo Bonzini #include "hw/block/flash.h" 2328ecbaeeSPaolo Bonzini #include "ui/console.h" 240d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 25*fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 269c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 27022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 2828ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 2924859b68Sbalrog 30718ec0beSmalc #define MP_MISC_BASE 0x80002000 31718ec0beSmalc #define MP_MISC_SIZE 0x00001000 32718ec0beSmalc 3324859b68Sbalrog #define MP_ETH_BASE 0x80008000 3424859b68Sbalrog #define MP_ETH_SIZE 0x00001000 3524859b68Sbalrog 36718ec0beSmalc #define MP_WLAN_BASE 0x8000C000 37718ec0beSmalc #define MP_WLAN_SIZE 0x00000800 38718ec0beSmalc 3924859b68Sbalrog #define MP_UART1_BASE 0x8000C840 4024859b68Sbalrog #define MP_UART2_BASE 0x8000C940 4124859b68Sbalrog 42718ec0beSmalc #define MP_GPIO_BASE 0x8000D000 43718ec0beSmalc #define MP_GPIO_SIZE 0x00001000 44718ec0beSmalc 4524859b68Sbalrog #define MP_FLASHCFG_BASE 0x90006000 4624859b68Sbalrog #define MP_FLASHCFG_SIZE 0x00001000 4724859b68Sbalrog 4824859b68Sbalrog #define MP_AUDIO_BASE 0x90007000 4924859b68Sbalrog 5024859b68Sbalrog #define MP_PIC_BASE 0x90008000 5124859b68Sbalrog #define MP_PIC_SIZE 0x00001000 5224859b68Sbalrog 5324859b68Sbalrog #define MP_PIT_BASE 0x90009000 5424859b68Sbalrog #define MP_PIT_SIZE 0x00001000 5524859b68Sbalrog 5624859b68Sbalrog #define MP_LCD_BASE 0x9000c000 5724859b68Sbalrog #define MP_LCD_SIZE 0x00001000 5824859b68Sbalrog 5924859b68Sbalrog #define MP_SRAM_BASE 0xC0000000 6024859b68Sbalrog #define MP_SRAM_SIZE 0x00020000 6124859b68Sbalrog 6224859b68Sbalrog #define MP_RAM_DEFAULT_SIZE 32*1024*1024 6324859b68Sbalrog #define MP_FLASH_SIZE_MAX 32*1024*1024 6424859b68Sbalrog 6524859b68Sbalrog #define MP_TIMER1_IRQ 4 66b47b50faSPaul Brook #define MP_TIMER2_IRQ 5 67b47b50faSPaul Brook #define MP_TIMER3_IRQ 6 6824859b68Sbalrog #define MP_TIMER4_IRQ 7 6924859b68Sbalrog #define MP_EHCI_IRQ 8 7024859b68Sbalrog #define MP_ETH_IRQ 9 7124859b68Sbalrog #define MP_UART1_IRQ 11 7224859b68Sbalrog #define MP_UART2_IRQ 11 7324859b68Sbalrog #define MP_GPIO_IRQ 12 7424859b68Sbalrog #define MP_RTC_IRQ 28 7524859b68Sbalrog #define MP_AUDIO_IRQ 30 7624859b68Sbalrog 7724859b68Sbalrog /* Wolfson 8750 I2C address */ 7864258229SJan Kiszka #define MP_WM_ADDR 0x1A 7924859b68Sbalrog 8024859b68Sbalrog /* Ethernet register offsets */ 8124859b68Sbalrog #define MP_ETH_SMIR 0x010 8224859b68Sbalrog #define MP_ETH_PCXR 0x408 8324859b68Sbalrog #define MP_ETH_SDCMR 0x448 8424859b68Sbalrog #define MP_ETH_ICR 0x450 8524859b68Sbalrog #define MP_ETH_IMR 0x458 8624859b68Sbalrog #define MP_ETH_FRDP0 0x480 8724859b68Sbalrog #define MP_ETH_FRDP1 0x484 8824859b68Sbalrog #define MP_ETH_FRDP2 0x488 8924859b68Sbalrog #define MP_ETH_FRDP3 0x48C 9024859b68Sbalrog #define MP_ETH_CRDP0 0x4A0 9124859b68Sbalrog #define MP_ETH_CRDP1 0x4A4 9224859b68Sbalrog #define MP_ETH_CRDP2 0x4A8 9324859b68Sbalrog #define MP_ETH_CRDP3 0x4AC 9424859b68Sbalrog #define MP_ETH_CTDP0 0x4E0 9524859b68Sbalrog #define MP_ETH_CTDP1 0x4E4 9624859b68Sbalrog 9724859b68Sbalrog /* MII PHY access */ 9824859b68Sbalrog #define MP_ETH_SMIR_DATA 0x0000FFFF 9924859b68Sbalrog #define MP_ETH_SMIR_ADDR 0x03FF0000 10024859b68Sbalrog #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ 10124859b68Sbalrog #define MP_ETH_SMIR_RDVALID (1 << 27) 10224859b68Sbalrog 10324859b68Sbalrog /* PHY registers */ 10424859b68Sbalrog #define MP_ETH_PHY1_BMSR 0x00210000 10524859b68Sbalrog #define MP_ETH_PHY1_PHYSID1 0x00410000 10624859b68Sbalrog #define MP_ETH_PHY1_PHYSID2 0x00610000 10724859b68Sbalrog 10824859b68Sbalrog #define MP_PHY_BMSR_LINK 0x0004 10924859b68Sbalrog #define MP_PHY_BMSR_AUTONEG 0x0008 11024859b68Sbalrog 11124859b68Sbalrog #define MP_PHY_88E3015 0x01410E20 11224859b68Sbalrog 11324859b68Sbalrog /* TX descriptor status */ 1142b194951SPeter Maydell #define MP_ETH_TX_OWN (1U << 31) 11524859b68Sbalrog 11624859b68Sbalrog /* RX descriptor status */ 1172b194951SPeter Maydell #define MP_ETH_RX_OWN (1U << 31) 11824859b68Sbalrog 11924859b68Sbalrog /* Interrupt cause/mask bits */ 12024859b68Sbalrog #define MP_ETH_IRQ_RX_BIT 0 12124859b68Sbalrog #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) 12224859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT 2 12324859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT 3 12424859b68Sbalrog 12524859b68Sbalrog /* Port config bits */ 12624859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ 12724859b68Sbalrog 12824859b68Sbalrog /* SDMA command bits */ 12924859b68Sbalrog #define MP_ETH_CMD_TXHI (1 << 23) 13024859b68Sbalrog #define MP_ETH_CMD_TXLO (1 << 22) 13124859b68Sbalrog 13224859b68Sbalrog typedef struct mv88w8618_tx_desc { 13324859b68Sbalrog uint32_t cmdstat; 13424859b68Sbalrog uint16_t res; 13524859b68Sbalrog uint16_t bytes; 13624859b68Sbalrog uint32_t buffer; 13724859b68Sbalrog uint32_t next; 13824859b68Sbalrog } mv88w8618_tx_desc; 13924859b68Sbalrog 14024859b68Sbalrog typedef struct mv88w8618_rx_desc { 14124859b68Sbalrog uint32_t cmdstat; 14224859b68Sbalrog uint16_t bytes; 14324859b68Sbalrog uint16_t buffer_size; 14424859b68Sbalrog uint32_t buffer; 14524859b68Sbalrog uint32_t next; 14624859b68Sbalrog } mv88w8618_rx_desc; 14724859b68Sbalrog 148a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth" 149a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \ 150a77d90e6SAndreas Färber OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH) 151a77d90e6SAndreas Färber 15224859b68Sbalrog typedef struct mv88w8618_eth_state { 153a77d90e6SAndreas Färber /*< private >*/ 154a77d90e6SAndreas Färber SysBusDevice parent_obj; 155a77d90e6SAndreas Färber /*< public >*/ 156a77d90e6SAndreas Färber 15719b4a424SAvi Kivity MemoryRegion iomem; 15824859b68Sbalrog qemu_irq irq; 15924859b68Sbalrog uint32_t smir; 16024859b68Sbalrog uint32_t icr; 16124859b68Sbalrog uint32_t imr; 162b946a153Saliguori int mmio_index; 163d5b61dddSJan Kiszka uint32_t vlan_header; 164930c8682Spbrook uint32_t tx_queue[2]; 165930c8682Spbrook uint32_t rx_queue[4]; 166930c8682Spbrook uint32_t frx_queue[4]; 167930c8682Spbrook uint32_t cur_rx[4]; 1683a94dd18SMark McLoughlin NICState *nic; 1694c91cd28SGerd Hoffmann NICConf conf; 17024859b68Sbalrog } mv88w8618_eth_state; 17124859b68Sbalrog 172930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) 173930c8682Spbrook { 174930c8682Spbrook cpu_to_le32s(&desc->cmdstat); 175930c8682Spbrook cpu_to_le16s(&desc->bytes); 176930c8682Spbrook cpu_to_le16s(&desc->buffer_size); 177930c8682Spbrook cpu_to_le32s(&desc->buffer); 178930c8682Spbrook cpu_to_le32s(&desc->next); 179e1fe50dcSStefan Weil cpu_physical_memory_write(addr, desc, sizeof(*desc)); 180930c8682Spbrook } 181930c8682Spbrook 182930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) 183930c8682Spbrook { 184e1fe50dcSStefan Weil cpu_physical_memory_read(addr, desc, sizeof(*desc)); 185930c8682Spbrook le32_to_cpus(&desc->cmdstat); 186930c8682Spbrook le16_to_cpus(&desc->bytes); 187930c8682Spbrook le16_to_cpus(&desc->buffer_size); 188930c8682Spbrook le32_to_cpus(&desc->buffer); 189930c8682Spbrook le32_to_cpus(&desc->next); 190930c8682Spbrook } 191930c8682Spbrook 1924e68f7a0SStefan Hajnoczi static int eth_can_receive(NetClientState *nc) 19324859b68Sbalrog { 19424859b68Sbalrog return 1; 19524859b68Sbalrog } 19624859b68Sbalrog 1974e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) 19824859b68Sbalrog { 199cc1f0f45SJason Wang mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); 200930c8682Spbrook uint32_t desc_addr; 201930c8682Spbrook mv88w8618_rx_desc desc; 20224859b68Sbalrog int i; 20324859b68Sbalrog 20424859b68Sbalrog for (i = 0; i < 4; i++) { 205930c8682Spbrook desc_addr = s->cur_rx[i]; 20649fedd0dSJan Kiszka if (!desc_addr) { 20724859b68Sbalrog continue; 20849fedd0dSJan Kiszka } 20924859b68Sbalrog do { 210930c8682Spbrook eth_rx_desc_get(desc_addr, &desc); 211930c8682Spbrook if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { 212930c8682Spbrook cpu_physical_memory_write(desc.buffer + s->vlan_header, 21324859b68Sbalrog buf, size); 214930c8682Spbrook desc.bytes = size + s->vlan_header; 215930c8682Spbrook desc.cmdstat &= ~MP_ETH_RX_OWN; 216930c8682Spbrook s->cur_rx[i] = desc.next; 21724859b68Sbalrog 21824859b68Sbalrog s->icr |= MP_ETH_IRQ_RX; 21949fedd0dSJan Kiszka if (s->icr & s->imr) { 22024859b68Sbalrog qemu_irq_raise(s->irq); 22149fedd0dSJan Kiszka } 222930c8682Spbrook eth_rx_desc_put(desc_addr, &desc); 2234f1c942bSMark McLoughlin return size; 22424859b68Sbalrog } 225930c8682Spbrook desc_addr = desc.next; 226930c8682Spbrook } while (desc_addr != s->rx_queue[i]); 22724859b68Sbalrog } 2284f1c942bSMark McLoughlin return size; 22924859b68Sbalrog } 23024859b68Sbalrog 231930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) 232930c8682Spbrook { 233930c8682Spbrook cpu_to_le32s(&desc->cmdstat); 234930c8682Spbrook cpu_to_le16s(&desc->res); 235930c8682Spbrook cpu_to_le16s(&desc->bytes); 236930c8682Spbrook cpu_to_le32s(&desc->buffer); 237930c8682Spbrook cpu_to_le32s(&desc->next); 238e1fe50dcSStefan Weil cpu_physical_memory_write(addr, desc, sizeof(*desc)); 239930c8682Spbrook } 240930c8682Spbrook 241930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) 242930c8682Spbrook { 243e1fe50dcSStefan Weil cpu_physical_memory_read(addr, desc, sizeof(*desc)); 244930c8682Spbrook le32_to_cpus(&desc->cmdstat); 245930c8682Spbrook le16_to_cpus(&desc->res); 246930c8682Spbrook le16_to_cpus(&desc->bytes); 247930c8682Spbrook le32_to_cpus(&desc->buffer); 248930c8682Spbrook le32_to_cpus(&desc->next); 249930c8682Spbrook } 250930c8682Spbrook 25124859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index) 25224859b68Sbalrog { 253930c8682Spbrook uint32_t desc_addr = s->tx_queue[queue_index]; 254930c8682Spbrook mv88w8618_tx_desc desc; 25507b064e9SJan Kiszka uint32_t next_desc; 256930c8682Spbrook uint8_t buf[2048]; 257930c8682Spbrook int len; 258930c8682Spbrook 25924859b68Sbalrog do { 260930c8682Spbrook eth_tx_desc_get(desc_addr, &desc); 26107b064e9SJan Kiszka next_desc = desc.next; 262930c8682Spbrook if (desc.cmdstat & MP_ETH_TX_OWN) { 263930c8682Spbrook len = desc.bytes; 264930c8682Spbrook if (len < 2048) { 265930c8682Spbrook cpu_physical_memory_read(desc.buffer, buf, len); 266b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), buf, len); 26724859b68Sbalrog } 268930c8682Spbrook desc.cmdstat &= ~MP_ETH_TX_OWN; 269930c8682Spbrook s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); 270930c8682Spbrook eth_tx_desc_put(desc_addr, &desc); 271930c8682Spbrook } 27207b064e9SJan Kiszka desc_addr = next_desc; 273930c8682Spbrook } while (desc_addr != s->tx_queue[queue_index]); 27424859b68Sbalrog } 27524859b68Sbalrog 276a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset, 27719b4a424SAvi Kivity unsigned size) 27824859b68Sbalrog { 27924859b68Sbalrog mv88w8618_eth_state *s = opaque; 28024859b68Sbalrog 28124859b68Sbalrog switch (offset) { 28224859b68Sbalrog case MP_ETH_SMIR: 28324859b68Sbalrog if (s->smir & MP_ETH_SMIR_OPCODE) { 28424859b68Sbalrog switch (s->smir & MP_ETH_SMIR_ADDR) { 28524859b68Sbalrog case MP_ETH_PHY1_BMSR: 28624859b68Sbalrog return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | 28724859b68Sbalrog MP_ETH_SMIR_RDVALID; 28824859b68Sbalrog case MP_ETH_PHY1_PHYSID1: 28924859b68Sbalrog return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; 29024859b68Sbalrog case MP_ETH_PHY1_PHYSID2: 29124859b68Sbalrog return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; 29224859b68Sbalrog default: 29324859b68Sbalrog return MP_ETH_SMIR_RDVALID; 29424859b68Sbalrog } 29524859b68Sbalrog } 29624859b68Sbalrog return 0; 29724859b68Sbalrog 29824859b68Sbalrog case MP_ETH_ICR: 29924859b68Sbalrog return s->icr; 30024859b68Sbalrog 30124859b68Sbalrog case MP_ETH_IMR: 30224859b68Sbalrog return s->imr; 30324859b68Sbalrog 30424859b68Sbalrog case MP_ETH_FRDP0 ... MP_ETH_FRDP3: 305930c8682Spbrook return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; 30624859b68Sbalrog 30724859b68Sbalrog case MP_ETH_CRDP0 ... MP_ETH_CRDP3: 308930c8682Spbrook return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; 30924859b68Sbalrog 310cf143ad3SPeter Maydell case MP_ETH_CTDP0 ... MP_ETH_CTDP1: 311930c8682Spbrook return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; 31224859b68Sbalrog 31324859b68Sbalrog default: 31424859b68Sbalrog return 0; 31524859b68Sbalrog } 31624859b68Sbalrog } 31724859b68Sbalrog 318a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset, 31919b4a424SAvi Kivity uint64_t value, unsigned size) 32024859b68Sbalrog { 32124859b68Sbalrog mv88w8618_eth_state *s = opaque; 32224859b68Sbalrog 32324859b68Sbalrog switch (offset) { 32424859b68Sbalrog case MP_ETH_SMIR: 32524859b68Sbalrog s->smir = value; 32624859b68Sbalrog break; 32724859b68Sbalrog 32824859b68Sbalrog case MP_ETH_PCXR: 32924859b68Sbalrog s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; 33024859b68Sbalrog break; 33124859b68Sbalrog 33224859b68Sbalrog case MP_ETH_SDCMR: 33349fedd0dSJan Kiszka if (value & MP_ETH_CMD_TXHI) { 33424859b68Sbalrog eth_send(s, 1); 33549fedd0dSJan Kiszka } 33649fedd0dSJan Kiszka if (value & MP_ETH_CMD_TXLO) { 33724859b68Sbalrog eth_send(s, 0); 33849fedd0dSJan Kiszka } 33949fedd0dSJan Kiszka if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { 34024859b68Sbalrog qemu_irq_raise(s->irq); 34149fedd0dSJan Kiszka } 34224859b68Sbalrog break; 34324859b68Sbalrog 34424859b68Sbalrog case MP_ETH_ICR: 34524859b68Sbalrog s->icr &= value; 34624859b68Sbalrog break; 34724859b68Sbalrog 34824859b68Sbalrog case MP_ETH_IMR: 34924859b68Sbalrog s->imr = value; 35049fedd0dSJan Kiszka if (s->icr & s->imr) { 35124859b68Sbalrog qemu_irq_raise(s->irq); 35249fedd0dSJan Kiszka } 35324859b68Sbalrog break; 35424859b68Sbalrog 35524859b68Sbalrog case MP_ETH_FRDP0 ... MP_ETH_FRDP3: 356930c8682Spbrook s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; 35724859b68Sbalrog break; 35824859b68Sbalrog 35924859b68Sbalrog case MP_ETH_CRDP0 ... MP_ETH_CRDP3: 36024859b68Sbalrog s->rx_queue[(offset - MP_ETH_CRDP0)/4] = 361930c8682Spbrook s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; 36224859b68Sbalrog break; 36324859b68Sbalrog 364cf143ad3SPeter Maydell case MP_ETH_CTDP0 ... MP_ETH_CTDP1: 365930c8682Spbrook s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; 36624859b68Sbalrog break; 36724859b68Sbalrog } 36824859b68Sbalrog } 36924859b68Sbalrog 37019b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = { 37119b4a424SAvi Kivity .read = mv88w8618_eth_read, 37219b4a424SAvi Kivity .write = mv88w8618_eth_write, 37319b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 37424859b68Sbalrog }; 37524859b68Sbalrog 3764e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc) 377b946a153Saliguori { 378cc1f0f45SJason Wang mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); 379b946a153Saliguori 3803a94dd18SMark McLoughlin s->nic = NULL; 381b946a153Saliguori } 382b946a153Saliguori 3833a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = { 3842be64a68SLaszlo Ersek .type = NET_CLIENT_OPTIONS_KIND_NIC, 3853a94dd18SMark McLoughlin .size = sizeof(NICState), 3863a94dd18SMark McLoughlin .can_receive = eth_can_receive, 3873a94dd18SMark McLoughlin .receive = eth_receive, 3883a94dd18SMark McLoughlin .cleanup = eth_cleanup, 3893a94dd18SMark McLoughlin }; 3903a94dd18SMark McLoughlin 391a77d90e6SAndreas Färber static int mv88w8618_eth_init(SysBusDevice *sbd) 39224859b68Sbalrog { 393a77d90e6SAndreas Färber DeviceState *dev = DEVICE(sbd); 394a77d90e6SAndreas Färber mv88w8618_eth_state *s = MV88W8618_ETH(dev); 39524859b68Sbalrog 396a77d90e6SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3973a94dd18SMark McLoughlin s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, 398a77d90e6SAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 39964bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_eth_ops, s, 40064bde0f3SPaolo Bonzini "mv88w8618-eth", MP_ETH_SIZE); 401a77d90e6SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 40281a322d4SGerd Hoffmann return 0; 40324859b68Sbalrog } 40424859b68Sbalrog 405d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = { 406d5b61dddSJan Kiszka .name = "mv88w8618_eth", 407d5b61dddSJan Kiszka .version_id = 1, 408d5b61dddSJan Kiszka .minimum_version_id = 1, 409d5b61dddSJan Kiszka .fields = (VMStateField[]) { 410d5b61dddSJan Kiszka VMSTATE_UINT32(smir, mv88w8618_eth_state), 411d5b61dddSJan Kiszka VMSTATE_UINT32(icr, mv88w8618_eth_state), 412d5b61dddSJan Kiszka VMSTATE_UINT32(imr, mv88w8618_eth_state), 413d5b61dddSJan Kiszka VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), 414d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), 415d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), 416d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), 417d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), 418d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 419d5b61dddSJan Kiszka } 420d5b61dddSJan Kiszka }; 421d5b61dddSJan Kiszka 422999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = { 4234c91cd28SGerd Hoffmann DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), 4244c91cd28SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 425999e12bbSAnthony Liguori }; 426999e12bbSAnthony Liguori 427999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data) 428999e12bbSAnthony Liguori { 42939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 430999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 431999e12bbSAnthony Liguori 432999e12bbSAnthony Liguori k->init = mv88w8618_eth_init; 43339bffca2SAnthony Liguori dc->vmsd = &mv88w8618_eth_vmsd; 43439bffca2SAnthony Liguori dc->props = mv88w8618_eth_properties; 435999e12bbSAnthony Liguori } 436999e12bbSAnthony Liguori 4378c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = { 438a77d90e6SAndreas Färber .name = TYPE_MV88W8618_ETH, 43939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 44039bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_eth_state), 441999e12bbSAnthony Liguori .class_init = mv88w8618_eth_class_init, 442d5b61dddSJan Kiszka }; 443d5b61dddSJan Kiszka 44424859b68Sbalrog /* LCD register offsets */ 44524859b68Sbalrog #define MP_LCD_IRQCTRL 0x180 44624859b68Sbalrog #define MP_LCD_IRQSTAT 0x184 44724859b68Sbalrog #define MP_LCD_SPICTRL 0x1ac 44824859b68Sbalrog #define MP_LCD_INST 0x1bc 44924859b68Sbalrog #define MP_LCD_DATA 0x1c0 45024859b68Sbalrog 45124859b68Sbalrog /* Mode magics */ 45224859b68Sbalrog #define MP_LCD_SPI_DATA 0x00100011 45324859b68Sbalrog #define MP_LCD_SPI_CMD 0x00104011 45424859b68Sbalrog #define MP_LCD_SPI_INVALID 0x00000000 45524859b68Sbalrog 45624859b68Sbalrog /* Commmands */ 45724859b68Sbalrog #define MP_LCD_INST_SETPAGE0 0xB0 45824859b68Sbalrog /* ... */ 45924859b68Sbalrog #define MP_LCD_INST_SETPAGE7 0xB7 46024859b68Sbalrog 46124859b68Sbalrog #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ 46224859b68Sbalrog 4632cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd" 4642cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \ 4652cca58fdSAndreas Färber OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD) 4662cca58fdSAndreas Färber 46724859b68Sbalrog typedef struct musicpal_lcd_state { 4682cca58fdSAndreas Färber /*< private >*/ 4692cca58fdSAndreas Färber SysBusDevice parent_obj; 4702cca58fdSAndreas Färber /*< public >*/ 4712cca58fdSAndreas Färber 47219b4a424SAvi Kivity MemoryRegion iomem; 473343ec8e4SBenoit Canet uint32_t brightness; 47424859b68Sbalrog uint32_t mode; 47524859b68Sbalrog uint32_t irqctrl; 476d5b61dddSJan Kiszka uint32_t page; 477d5b61dddSJan Kiszka uint32_t page_off; 478c78f7137SGerd Hoffmann QemuConsole *con; 47924859b68Sbalrog uint8_t video_ram[128*64/8]; 48024859b68Sbalrog } musicpal_lcd_state; 48124859b68Sbalrog 482343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) 48324859b68Sbalrog { 484343ec8e4SBenoit Canet switch (s->brightness) { 485343ec8e4SBenoit Canet case 7: 48624859b68Sbalrog return col; 487343ec8e4SBenoit Canet case 0: 488343ec8e4SBenoit Canet return 0; 489343ec8e4SBenoit Canet default: 490343ec8e4SBenoit Canet return (col * s->brightness) / 7; 49124859b68Sbalrog } 49224859b68Sbalrog } 49324859b68Sbalrog 4940266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \ 4950266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \ 4960266f2c7Sbalrog (musicpal_lcd_state *s, int x, int y, type col) \ 4970266f2c7Sbalrog { \ 4980266f2c7Sbalrog int dx, dy; \ 499c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); \ 500c78f7137SGerd Hoffmann type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ 5010266f2c7Sbalrog \ 5020266f2c7Sbalrog for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ 5030266f2c7Sbalrog for (dx = 0; dx < 3; dx++, pixel++) \ 5040266f2c7Sbalrog *pixel = col; \ 5050266f2c7Sbalrog } 5060266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t) 5070266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t) 5080266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t) 50924859b68Sbalrog 51024859b68Sbalrog static void lcd_refresh(void *opaque) 51124859b68Sbalrog { 51224859b68Sbalrog musicpal_lcd_state *s = opaque; 513c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 5140266f2c7Sbalrog int x, y, col; 51524859b68Sbalrog 516c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 5170266f2c7Sbalrog case 0: 5180266f2c7Sbalrog return; 5190266f2c7Sbalrog #define LCD_REFRESH(depth, func) \ 5200266f2c7Sbalrog case depth: \ 521343ec8e4SBenoit Canet col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ 522343ec8e4SBenoit Canet scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ 523343ec8e4SBenoit Canet scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ 52449fedd0dSJan Kiszka for (x = 0; x < 128; x++) { \ 52549fedd0dSJan Kiszka for (y = 0; y < 64; y++) { \ 52649fedd0dSJan Kiszka if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ 5270266f2c7Sbalrog glue(set_lcd_pixel, depth)(s, x, y, col); \ 52849fedd0dSJan Kiszka } else { \ 5290266f2c7Sbalrog glue(set_lcd_pixel, depth)(s, x, y, 0); \ 53049fedd0dSJan Kiszka } \ 53149fedd0dSJan Kiszka } \ 53249fedd0dSJan Kiszka } \ 5330266f2c7Sbalrog break; 5340266f2c7Sbalrog LCD_REFRESH(8, rgb_to_pixel8) 5350266f2c7Sbalrog LCD_REFRESH(16, rgb_to_pixel16) 536c78f7137SGerd Hoffmann LCD_REFRESH(32, (is_surface_bgr(surface) ? 537bf9b48afSaliguori rgb_to_pixel32bgr : rgb_to_pixel32)) 5380266f2c7Sbalrog default: 5392ac71179SPaul Brook hw_error("unsupported colour depth %i\n", 540c78f7137SGerd Hoffmann surface_bits_per_pixel(surface)); 5410266f2c7Sbalrog } 54224859b68Sbalrog 543c78f7137SGerd Hoffmann dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); 54424859b68Sbalrog } 54524859b68Sbalrog 546167bc3d2Sbalrog static void lcd_invalidate(void *opaque) 547167bc3d2Sbalrog { 548167bc3d2Sbalrog } 549167bc3d2Sbalrog 5502c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level) 551343ec8e4SBenoit Canet { 552243cd13cSJan Kiszka musicpal_lcd_state *s = opaque; 553343ec8e4SBenoit Canet s->brightness &= ~(1 << irq); 554343ec8e4SBenoit Canet s->brightness |= level << irq; 555343ec8e4SBenoit Canet } 556343ec8e4SBenoit Canet 557a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset, 55819b4a424SAvi Kivity unsigned size) 55924859b68Sbalrog { 56024859b68Sbalrog musicpal_lcd_state *s = opaque; 56124859b68Sbalrog 56224859b68Sbalrog switch (offset) { 56324859b68Sbalrog case MP_LCD_IRQCTRL: 56424859b68Sbalrog return s->irqctrl; 56524859b68Sbalrog 56624859b68Sbalrog default: 56724859b68Sbalrog return 0; 56824859b68Sbalrog } 56924859b68Sbalrog } 57024859b68Sbalrog 571a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset, 57219b4a424SAvi Kivity uint64_t value, unsigned size) 57324859b68Sbalrog { 57424859b68Sbalrog musicpal_lcd_state *s = opaque; 57524859b68Sbalrog 57624859b68Sbalrog switch (offset) { 57724859b68Sbalrog case MP_LCD_IRQCTRL: 57824859b68Sbalrog s->irqctrl = value; 57924859b68Sbalrog break; 58024859b68Sbalrog 58124859b68Sbalrog case MP_LCD_SPICTRL: 58249fedd0dSJan Kiszka if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { 58324859b68Sbalrog s->mode = value; 58449fedd0dSJan Kiszka } else { 58524859b68Sbalrog s->mode = MP_LCD_SPI_INVALID; 58649fedd0dSJan Kiszka } 58724859b68Sbalrog break; 58824859b68Sbalrog 58924859b68Sbalrog case MP_LCD_INST: 59024859b68Sbalrog if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { 59124859b68Sbalrog s->page = value - MP_LCD_INST_SETPAGE0; 59224859b68Sbalrog s->page_off = 0; 59324859b68Sbalrog } 59424859b68Sbalrog break; 59524859b68Sbalrog 59624859b68Sbalrog case MP_LCD_DATA: 59724859b68Sbalrog if (s->mode == MP_LCD_SPI_CMD) { 59824859b68Sbalrog if (value >= MP_LCD_INST_SETPAGE0 && 59924859b68Sbalrog value <= MP_LCD_INST_SETPAGE7) { 60024859b68Sbalrog s->page = value - MP_LCD_INST_SETPAGE0; 60124859b68Sbalrog s->page_off = 0; 60224859b68Sbalrog } 60324859b68Sbalrog } else if (s->mode == MP_LCD_SPI_DATA) { 60424859b68Sbalrog s->video_ram[s->page*128 + s->page_off] = value; 60524859b68Sbalrog s->page_off = (s->page_off + 1) & 127; 60624859b68Sbalrog } 60724859b68Sbalrog break; 60824859b68Sbalrog } 60924859b68Sbalrog } 61024859b68Sbalrog 61119b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = { 61219b4a424SAvi Kivity .read = musicpal_lcd_read, 61319b4a424SAvi Kivity .write = musicpal_lcd_write, 61419b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 61524859b68Sbalrog }; 61624859b68Sbalrog 617380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = { 618380cd056SGerd Hoffmann .invalidate = lcd_invalidate, 619380cd056SGerd Hoffmann .gfx_update = lcd_refresh, 620380cd056SGerd Hoffmann }; 621380cd056SGerd Hoffmann 6222cca58fdSAndreas Färber static int musicpal_lcd_init(SysBusDevice *sbd) 62324859b68Sbalrog { 6242cca58fdSAndreas Färber DeviceState *dev = DEVICE(sbd); 6252cca58fdSAndreas Färber musicpal_lcd_state *s = MUSICPAL_LCD(dev); 62624859b68Sbalrog 627343ec8e4SBenoit Canet s->brightness = 7; 628343ec8e4SBenoit Canet 62964bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_lcd_ops, s, 63019b4a424SAvi Kivity "musicpal-lcd", MP_LCD_SIZE); 6312cca58fdSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 63224859b68Sbalrog 6335643706aSGerd Hoffmann s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s); 634c78f7137SGerd Hoffmann qemu_console_resize(s->con, 128*3, 64*3); 635343ec8e4SBenoit Canet 6362cca58fdSAndreas Färber qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3); 63781a322d4SGerd Hoffmann 63881a322d4SGerd Hoffmann return 0; 63924859b68Sbalrog } 64024859b68Sbalrog 641d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = { 642d5b61dddSJan Kiszka .name = "musicpal_lcd", 643d5b61dddSJan Kiszka .version_id = 1, 644d5b61dddSJan Kiszka .minimum_version_id = 1, 645d5b61dddSJan Kiszka .fields = (VMStateField[]) { 646d5b61dddSJan Kiszka VMSTATE_UINT32(brightness, musicpal_lcd_state), 647d5b61dddSJan Kiszka VMSTATE_UINT32(mode, musicpal_lcd_state), 648d5b61dddSJan Kiszka VMSTATE_UINT32(irqctrl, musicpal_lcd_state), 649d5b61dddSJan Kiszka VMSTATE_UINT32(page, musicpal_lcd_state), 650d5b61dddSJan Kiszka VMSTATE_UINT32(page_off, musicpal_lcd_state), 651d5b61dddSJan Kiszka VMSTATE_BUFFER(video_ram, musicpal_lcd_state), 652d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 653d5b61dddSJan Kiszka } 654d5b61dddSJan Kiszka }; 655d5b61dddSJan Kiszka 656999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data) 657999e12bbSAnthony Liguori { 65839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 659999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 660999e12bbSAnthony Liguori 661999e12bbSAnthony Liguori k->init = musicpal_lcd_init; 66239bffca2SAnthony Liguori dc->vmsd = &musicpal_lcd_vmsd; 663999e12bbSAnthony Liguori } 664999e12bbSAnthony Liguori 6658c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = { 6662cca58fdSAndreas Färber .name = TYPE_MUSICPAL_LCD, 66739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 66839bffca2SAnthony Liguori .instance_size = sizeof(musicpal_lcd_state), 669999e12bbSAnthony Liguori .class_init = musicpal_lcd_class_init, 670d5b61dddSJan Kiszka }; 671d5b61dddSJan Kiszka 67224859b68Sbalrog /* PIC register offsets */ 67324859b68Sbalrog #define MP_PIC_STATUS 0x00 67424859b68Sbalrog #define MP_PIC_ENABLE_SET 0x08 67524859b68Sbalrog #define MP_PIC_ENABLE_CLR 0x0C 67624859b68Sbalrog 677c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic" 678c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \ 679c7bd0fd9SAndreas Färber OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC) 680c7bd0fd9SAndreas Färber 681c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state { 682c7bd0fd9SAndreas Färber /*< private >*/ 683c7bd0fd9SAndreas Färber SysBusDevice parent_obj; 684c7bd0fd9SAndreas Färber /*< public >*/ 685c7bd0fd9SAndreas Färber 68619b4a424SAvi Kivity MemoryRegion iomem; 68724859b68Sbalrog uint32_t level; 68824859b68Sbalrog uint32_t enabled; 68924859b68Sbalrog qemu_irq parent_irq; 69024859b68Sbalrog } mv88w8618_pic_state; 69124859b68Sbalrog 69224859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s) 69324859b68Sbalrog { 69424859b68Sbalrog qemu_set_irq(s->parent_irq, (s->level & s->enabled)); 69524859b68Sbalrog } 69624859b68Sbalrog 69724859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) 69824859b68Sbalrog { 69924859b68Sbalrog mv88w8618_pic_state *s = opaque; 70024859b68Sbalrog 70149fedd0dSJan Kiszka if (level) { 70224859b68Sbalrog s->level |= 1 << irq; 70349fedd0dSJan Kiszka } else { 70424859b68Sbalrog s->level &= ~(1 << irq); 70549fedd0dSJan Kiszka } 70624859b68Sbalrog mv88w8618_pic_update(s); 70724859b68Sbalrog } 70824859b68Sbalrog 709a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset, 71019b4a424SAvi Kivity unsigned size) 71124859b68Sbalrog { 71224859b68Sbalrog mv88w8618_pic_state *s = opaque; 71324859b68Sbalrog 71424859b68Sbalrog switch (offset) { 71524859b68Sbalrog case MP_PIC_STATUS: 71624859b68Sbalrog return s->level & s->enabled; 71724859b68Sbalrog 71824859b68Sbalrog default: 71924859b68Sbalrog return 0; 72024859b68Sbalrog } 72124859b68Sbalrog } 72224859b68Sbalrog 723a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset, 72419b4a424SAvi Kivity uint64_t value, unsigned size) 72524859b68Sbalrog { 72624859b68Sbalrog mv88w8618_pic_state *s = opaque; 72724859b68Sbalrog 72824859b68Sbalrog switch (offset) { 72924859b68Sbalrog case MP_PIC_ENABLE_SET: 73024859b68Sbalrog s->enabled |= value; 73124859b68Sbalrog break; 73224859b68Sbalrog 73324859b68Sbalrog case MP_PIC_ENABLE_CLR: 73424859b68Sbalrog s->enabled &= ~value; 73524859b68Sbalrog s->level &= ~value; 73624859b68Sbalrog break; 73724859b68Sbalrog } 73824859b68Sbalrog mv88w8618_pic_update(s); 73924859b68Sbalrog } 74024859b68Sbalrog 741d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d) 74224859b68Sbalrog { 743c7bd0fd9SAndreas Färber mv88w8618_pic_state *s = MV88W8618_PIC(d); 74424859b68Sbalrog 74524859b68Sbalrog s->level = 0; 74624859b68Sbalrog s->enabled = 0; 74724859b68Sbalrog } 74824859b68Sbalrog 74919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = { 75019b4a424SAvi Kivity .read = mv88w8618_pic_read, 75119b4a424SAvi Kivity .write = mv88w8618_pic_write, 75219b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 75324859b68Sbalrog }; 75424859b68Sbalrog 75581a322d4SGerd Hoffmann static int mv88w8618_pic_init(SysBusDevice *dev) 75624859b68Sbalrog { 757c7bd0fd9SAndreas Färber mv88w8618_pic_state *s = MV88W8618_PIC(dev); 75824859b68Sbalrog 759c7bd0fd9SAndreas Färber qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32); 760b47b50faSPaul Brook sysbus_init_irq(dev, &s->parent_irq); 76164bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pic_ops, s, 76219b4a424SAvi Kivity "musicpal-pic", MP_PIC_SIZE); 763750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 76481a322d4SGerd Hoffmann return 0; 76524859b68Sbalrog } 76624859b68Sbalrog 767d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = { 768d5b61dddSJan Kiszka .name = "mv88w8618_pic", 769d5b61dddSJan Kiszka .version_id = 1, 770d5b61dddSJan Kiszka .minimum_version_id = 1, 771d5b61dddSJan Kiszka .fields = (VMStateField[]) { 772d5b61dddSJan Kiszka VMSTATE_UINT32(level, mv88w8618_pic_state), 773d5b61dddSJan Kiszka VMSTATE_UINT32(enabled, mv88w8618_pic_state), 774d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 775d5b61dddSJan Kiszka } 776d5b61dddSJan Kiszka }; 777d5b61dddSJan Kiszka 778999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data) 779999e12bbSAnthony Liguori { 78039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 781999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 782999e12bbSAnthony Liguori 783999e12bbSAnthony Liguori k->init = mv88w8618_pic_init; 78439bffca2SAnthony Liguori dc->reset = mv88w8618_pic_reset; 78539bffca2SAnthony Liguori dc->vmsd = &mv88w8618_pic_vmsd; 786999e12bbSAnthony Liguori } 787999e12bbSAnthony Liguori 7888c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = { 789c7bd0fd9SAndreas Färber .name = TYPE_MV88W8618_PIC, 79039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 79139bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_pic_state), 792999e12bbSAnthony Liguori .class_init = mv88w8618_pic_class_init, 793d5b61dddSJan Kiszka }; 794d5b61dddSJan Kiszka 79524859b68Sbalrog /* PIT register offsets */ 79624859b68Sbalrog #define MP_PIT_TIMER1_LENGTH 0x00 79724859b68Sbalrog /* ... */ 79824859b68Sbalrog #define MP_PIT_TIMER4_LENGTH 0x0C 79924859b68Sbalrog #define MP_PIT_CONTROL 0x10 80024859b68Sbalrog #define MP_PIT_TIMER1_VALUE 0x14 80124859b68Sbalrog /* ... */ 80224859b68Sbalrog #define MP_PIT_TIMER4_VALUE 0x20 80324859b68Sbalrog #define MP_BOARD_RESET 0x34 80424859b68Sbalrog 80524859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */ 80624859b68Sbalrog #define MP_BOARD_RESET_MAGIC 0x10000 80724859b68Sbalrog 80824859b68Sbalrog typedef struct mv88w8618_timer_state { 809b47b50faSPaul Brook ptimer_state *ptimer; 81024859b68Sbalrog uint32_t limit; 81124859b68Sbalrog int freq; 81224859b68Sbalrog qemu_irq irq; 81324859b68Sbalrog } mv88w8618_timer_state; 81424859b68Sbalrog 8154adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit" 8164adc8541SAndreas Färber #define MV88W8618_PIT(obj) \ 8174adc8541SAndreas Färber OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT) 8184adc8541SAndreas Färber 81924859b68Sbalrog typedef struct mv88w8618_pit_state { 8204adc8541SAndreas Färber /*< private >*/ 8214adc8541SAndreas Färber SysBusDevice parent_obj; 8224adc8541SAndreas Färber /*< public >*/ 8234adc8541SAndreas Färber 82419b4a424SAvi Kivity MemoryRegion iomem; 825b47b50faSPaul Brook mv88w8618_timer_state timer[4]; 82624859b68Sbalrog } mv88w8618_pit_state; 82724859b68Sbalrog 82824859b68Sbalrog static void mv88w8618_timer_tick(void *opaque) 82924859b68Sbalrog { 83024859b68Sbalrog mv88w8618_timer_state *s = opaque; 83124859b68Sbalrog 83224859b68Sbalrog qemu_irq_raise(s->irq); 83324859b68Sbalrog } 83424859b68Sbalrog 835b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, 836b47b50faSPaul Brook uint32_t freq) 83724859b68Sbalrog { 83824859b68Sbalrog QEMUBH *bh; 83924859b68Sbalrog 840b47b50faSPaul Brook sysbus_init_irq(dev, &s->irq); 84124859b68Sbalrog s->freq = freq; 84224859b68Sbalrog 84324859b68Sbalrog bh = qemu_bh_new(mv88w8618_timer_tick, s); 844b47b50faSPaul Brook s->ptimer = ptimer_init(bh); 84524859b68Sbalrog } 84624859b68Sbalrog 847a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, 84819b4a424SAvi Kivity unsigned size) 84924859b68Sbalrog { 85024859b68Sbalrog mv88w8618_pit_state *s = opaque; 85124859b68Sbalrog mv88w8618_timer_state *t; 85224859b68Sbalrog 85324859b68Sbalrog switch (offset) { 85424859b68Sbalrog case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: 855b47b50faSPaul Brook t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; 856b47b50faSPaul Brook return ptimer_get_count(t->ptimer); 85724859b68Sbalrog 85824859b68Sbalrog default: 85924859b68Sbalrog return 0; 86024859b68Sbalrog } 86124859b68Sbalrog } 86224859b68Sbalrog 863a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset, 86419b4a424SAvi Kivity uint64_t value, unsigned size) 86524859b68Sbalrog { 86624859b68Sbalrog mv88w8618_pit_state *s = opaque; 86724859b68Sbalrog mv88w8618_timer_state *t; 86824859b68Sbalrog int i; 86924859b68Sbalrog 87024859b68Sbalrog switch (offset) { 87124859b68Sbalrog case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: 872b47b50faSPaul Brook t = &s->timer[offset >> 2]; 87324859b68Sbalrog t->limit = value; 874c88d6bdeSJan Kiszka if (t->limit > 0) { 875b47b50faSPaul Brook ptimer_set_limit(t->ptimer, t->limit, 1); 876c88d6bdeSJan Kiszka } else { 877c88d6bdeSJan Kiszka ptimer_stop(t->ptimer); 878c88d6bdeSJan Kiszka } 87924859b68Sbalrog break; 88024859b68Sbalrog 88124859b68Sbalrog case MP_PIT_CONTROL: 88224859b68Sbalrog for (i = 0; i < 4; i++) { 883b47b50faSPaul Brook t = &s->timer[i]; 884c88d6bdeSJan Kiszka if (value & 0xf && t->limit > 0) { 885b47b50faSPaul Brook ptimer_set_limit(t->ptimer, t->limit, 0); 886b47b50faSPaul Brook ptimer_set_freq(t->ptimer, t->freq); 887b47b50faSPaul Brook ptimer_run(t->ptimer, 0); 888c88d6bdeSJan Kiszka } else { 889c88d6bdeSJan Kiszka ptimer_stop(t->ptimer); 89024859b68Sbalrog } 89124859b68Sbalrog value >>= 4; 89224859b68Sbalrog } 89324859b68Sbalrog break; 89424859b68Sbalrog 89524859b68Sbalrog case MP_BOARD_RESET: 89649fedd0dSJan Kiszka if (value == MP_BOARD_RESET_MAGIC) { 89724859b68Sbalrog qemu_system_reset_request(); 89849fedd0dSJan Kiszka } 89924859b68Sbalrog break; 90024859b68Sbalrog } 90124859b68Sbalrog } 90224859b68Sbalrog 903d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d) 904c88d6bdeSJan Kiszka { 9054adc8541SAndreas Färber mv88w8618_pit_state *s = MV88W8618_PIT(d); 906c88d6bdeSJan Kiszka int i; 907c88d6bdeSJan Kiszka 908c88d6bdeSJan Kiszka for (i = 0; i < 4; i++) { 909c88d6bdeSJan Kiszka ptimer_stop(s->timer[i].ptimer); 910c88d6bdeSJan Kiszka s->timer[i].limit = 0; 911c88d6bdeSJan Kiszka } 912c88d6bdeSJan Kiszka } 913c88d6bdeSJan Kiszka 91419b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = { 91519b4a424SAvi Kivity .read = mv88w8618_pit_read, 91619b4a424SAvi Kivity .write = mv88w8618_pit_write, 91719b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 91824859b68Sbalrog }; 91924859b68Sbalrog 92081a322d4SGerd Hoffmann static int mv88w8618_pit_init(SysBusDevice *dev) 92124859b68Sbalrog { 9224adc8541SAndreas Färber mv88w8618_pit_state *s = MV88W8618_PIT(dev); 923b47b50faSPaul Brook int i; 92424859b68Sbalrog 92524859b68Sbalrog /* Letting them all run at 1 MHz is likely just a pragmatic 92624859b68Sbalrog * simplification. */ 927b47b50faSPaul Brook for (i = 0; i < 4; i++) { 928b47b50faSPaul Brook mv88w8618_timer_init(dev, &s->timer[i], 1000000); 929b47b50faSPaul Brook } 93024859b68Sbalrog 93164bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pit_ops, s, 93219b4a424SAvi Kivity "musicpal-pit", MP_PIT_SIZE); 933750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 93481a322d4SGerd Hoffmann return 0; 93524859b68Sbalrog } 93624859b68Sbalrog 937d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = { 938d5b61dddSJan Kiszka .name = "timer", 939d5b61dddSJan Kiszka .version_id = 1, 940d5b61dddSJan Kiszka .minimum_version_id = 1, 941d5b61dddSJan Kiszka .fields = (VMStateField[]) { 942d5b61dddSJan Kiszka VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), 943d5b61dddSJan Kiszka VMSTATE_UINT32(limit, mv88w8618_timer_state), 944d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 945d5b61dddSJan Kiszka } 946d5b61dddSJan Kiszka }; 947d5b61dddSJan Kiszka 948d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = { 949d5b61dddSJan Kiszka .name = "mv88w8618_pit", 950d5b61dddSJan Kiszka .version_id = 1, 951d5b61dddSJan Kiszka .minimum_version_id = 1, 952d5b61dddSJan Kiszka .fields = (VMStateField[]) { 953d5b61dddSJan Kiszka VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, 954d5b61dddSJan Kiszka mv88w8618_timer_vmsd, mv88w8618_timer_state), 955d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 956d5b61dddSJan Kiszka } 957d5b61dddSJan Kiszka }; 958d5b61dddSJan Kiszka 959999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data) 960999e12bbSAnthony Liguori { 96139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 962999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 963999e12bbSAnthony Liguori 964999e12bbSAnthony Liguori k->init = mv88w8618_pit_init; 96539bffca2SAnthony Liguori dc->reset = mv88w8618_pit_reset; 96639bffca2SAnthony Liguori dc->vmsd = &mv88w8618_pit_vmsd; 967999e12bbSAnthony Liguori } 968999e12bbSAnthony Liguori 9698c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = { 9704adc8541SAndreas Färber .name = TYPE_MV88W8618_PIT, 97139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 97239bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_pit_state), 973999e12bbSAnthony Liguori .class_init = mv88w8618_pit_class_init, 974c88d6bdeSJan Kiszka }; 975c88d6bdeSJan Kiszka 97624859b68Sbalrog /* Flash config register offsets */ 97724859b68Sbalrog #define MP_FLASHCFG_CFGR0 0x04 97824859b68Sbalrog 9795952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg" 9805952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \ 9815952b01cSAndreas Färber OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG) 9825952b01cSAndreas Färber 98324859b68Sbalrog typedef struct mv88w8618_flashcfg_state { 9845952b01cSAndreas Färber /*< private >*/ 9855952b01cSAndreas Färber SysBusDevice parent_obj; 9865952b01cSAndreas Färber /*< public >*/ 9875952b01cSAndreas Färber 98819b4a424SAvi Kivity MemoryRegion iomem; 98924859b68Sbalrog uint32_t cfgr0; 99024859b68Sbalrog } mv88w8618_flashcfg_state; 99124859b68Sbalrog 99219b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque, 993a8170e5eSAvi Kivity hwaddr offset, 99419b4a424SAvi Kivity unsigned size) 99524859b68Sbalrog { 99624859b68Sbalrog mv88w8618_flashcfg_state *s = opaque; 99724859b68Sbalrog 99824859b68Sbalrog switch (offset) { 99924859b68Sbalrog case MP_FLASHCFG_CFGR0: 100024859b68Sbalrog return s->cfgr0; 100124859b68Sbalrog 100224859b68Sbalrog default: 100324859b68Sbalrog return 0; 100424859b68Sbalrog } 100524859b68Sbalrog } 100624859b68Sbalrog 1007a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset, 100819b4a424SAvi Kivity uint64_t value, unsigned size) 100924859b68Sbalrog { 101024859b68Sbalrog mv88w8618_flashcfg_state *s = opaque; 101124859b68Sbalrog 101224859b68Sbalrog switch (offset) { 101324859b68Sbalrog case MP_FLASHCFG_CFGR0: 101424859b68Sbalrog s->cfgr0 = value; 101524859b68Sbalrog break; 101624859b68Sbalrog } 101724859b68Sbalrog } 101824859b68Sbalrog 101919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = { 102019b4a424SAvi Kivity .read = mv88w8618_flashcfg_read, 102119b4a424SAvi Kivity .write = mv88w8618_flashcfg_write, 102219b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 102324859b68Sbalrog }; 102424859b68Sbalrog 102581a322d4SGerd Hoffmann static int mv88w8618_flashcfg_init(SysBusDevice *dev) 102624859b68Sbalrog { 10275952b01cSAndreas Färber mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev); 102824859b68Sbalrog 102924859b68Sbalrog s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ 103064bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_flashcfg_ops, s, 103119b4a424SAvi Kivity "musicpal-flashcfg", MP_FLASHCFG_SIZE); 1032750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 103381a322d4SGerd Hoffmann return 0; 103424859b68Sbalrog } 103524859b68Sbalrog 1036d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = { 1037d5b61dddSJan Kiszka .name = "mv88w8618_flashcfg", 1038d5b61dddSJan Kiszka .version_id = 1, 1039d5b61dddSJan Kiszka .minimum_version_id = 1, 1040d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1041d5b61dddSJan Kiszka VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), 1042d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1043d5b61dddSJan Kiszka } 1044d5b61dddSJan Kiszka }; 1045d5b61dddSJan Kiszka 1046999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data) 1047999e12bbSAnthony Liguori { 104839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1049999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1050999e12bbSAnthony Liguori 1051999e12bbSAnthony Liguori k->init = mv88w8618_flashcfg_init; 105239bffca2SAnthony Liguori dc->vmsd = &mv88w8618_flashcfg_vmsd; 1053999e12bbSAnthony Liguori } 1054999e12bbSAnthony Liguori 10558c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = { 10565952b01cSAndreas Färber .name = TYPE_MV88W8618_FLASHCFG, 105739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 105839bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_flashcfg_state), 1059999e12bbSAnthony Liguori .class_init = mv88w8618_flashcfg_class_init, 1060d5b61dddSJan Kiszka }; 1061d5b61dddSJan Kiszka 1062718ec0beSmalc /* Misc register offsets */ 1063718ec0beSmalc #define MP_MISC_BOARD_REVISION 0x18 106424859b68Sbalrog 1065718ec0beSmalc #define MP_BOARD_REVISION 0x31 106624859b68Sbalrog 1067a86f200aSPeter Maydell typedef struct { 1068a86f200aSPeter Maydell SysBusDevice parent_obj; 1069a86f200aSPeter Maydell MemoryRegion iomem; 1070a86f200aSPeter Maydell } MusicPalMiscState; 1071a86f200aSPeter Maydell 1072a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc" 1073a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \ 1074a86f200aSPeter Maydell OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC) 1075a86f200aSPeter Maydell 1076a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset, 107719b4a424SAvi Kivity unsigned size) 1078718ec0beSmalc { 1079718ec0beSmalc switch (offset) { 1080718ec0beSmalc case MP_MISC_BOARD_REVISION: 1081718ec0beSmalc return MP_BOARD_REVISION; 1082718ec0beSmalc 1083718ec0beSmalc default: 1084718ec0beSmalc return 0; 1085718ec0beSmalc } 1086718ec0beSmalc } 1087718ec0beSmalc 1088a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset, 108919b4a424SAvi Kivity uint64_t value, unsigned size) 1090718ec0beSmalc { 1091718ec0beSmalc } 1092718ec0beSmalc 109319b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = { 109419b4a424SAvi Kivity .read = musicpal_misc_read, 109519b4a424SAvi Kivity .write = musicpal_misc_write, 109619b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1097718ec0beSmalc }; 1098718ec0beSmalc 1099a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj) 1100718ec0beSmalc { 1101a86f200aSPeter Maydell SysBusDevice *sd = SYS_BUS_DEVICE(obj); 1102a86f200aSPeter Maydell MusicPalMiscState *s = MUSICPAL_MISC(obj); 1103718ec0beSmalc 110464bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL, 110519b4a424SAvi Kivity "musicpal-misc", MP_MISC_SIZE); 1106a86f200aSPeter Maydell sysbus_init_mmio(sd, &s->iomem); 1107718ec0beSmalc } 1108718ec0beSmalc 1109a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = { 1110a86f200aSPeter Maydell .name = TYPE_MUSICPAL_MISC, 1111a86f200aSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 1112a86f200aSPeter Maydell .instance_init = musicpal_misc_init, 1113a86f200aSPeter Maydell .instance_size = sizeof(MusicPalMiscState), 1114a86f200aSPeter Maydell }; 1115a86f200aSPeter Maydell 1116718ec0beSmalc /* WLAN register offsets */ 1117718ec0beSmalc #define MP_WLAN_MAGIC1 0x11c 1118718ec0beSmalc #define MP_WLAN_MAGIC2 0x124 1119718ec0beSmalc 1120a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset, 112119b4a424SAvi Kivity unsigned size) 1122718ec0beSmalc { 1123718ec0beSmalc switch (offset) { 1124718ec0beSmalc /* Workaround to allow loading the binary-only wlandrv.ko crap 1125718ec0beSmalc * from the original Freecom firmware. */ 1126718ec0beSmalc case MP_WLAN_MAGIC1: 1127718ec0beSmalc return ~3; 1128718ec0beSmalc case MP_WLAN_MAGIC2: 1129718ec0beSmalc return -1; 1130718ec0beSmalc 1131718ec0beSmalc default: 1132718ec0beSmalc return 0; 1133718ec0beSmalc } 1134718ec0beSmalc } 1135718ec0beSmalc 1136a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset, 113719b4a424SAvi Kivity uint64_t value, unsigned size) 1138718ec0beSmalc { 1139718ec0beSmalc } 1140718ec0beSmalc 114119b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = { 114219b4a424SAvi Kivity .read = mv88w8618_wlan_read, 114319b4a424SAvi Kivity .write =mv88w8618_wlan_write, 114419b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1145718ec0beSmalc }; 1146718ec0beSmalc 114781a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev) 1148718ec0beSmalc { 114919b4a424SAvi Kivity MemoryRegion *iomem = g_new(MemoryRegion, 1); 1150718ec0beSmalc 115164bde0f3SPaolo Bonzini memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL, 115219b4a424SAvi Kivity "musicpal-wlan", MP_WLAN_SIZE); 1153750ecd44SAvi Kivity sysbus_init_mmio(dev, iomem); 115481a322d4SGerd Hoffmann return 0; 1155718ec0beSmalc } 1156718ec0beSmalc 1157718ec0beSmalc /* GPIO register offsets */ 1158718ec0beSmalc #define MP_GPIO_OE_LO 0x008 1159718ec0beSmalc #define MP_GPIO_OUT_LO 0x00c 1160718ec0beSmalc #define MP_GPIO_IN_LO 0x010 1161708afdf3SJan Kiszka #define MP_GPIO_IER_LO 0x014 1162708afdf3SJan Kiszka #define MP_GPIO_IMR_LO 0x018 1163718ec0beSmalc #define MP_GPIO_ISR_LO 0x020 1164718ec0beSmalc #define MP_GPIO_OE_HI 0x508 1165718ec0beSmalc #define MP_GPIO_OUT_HI 0x50c 1166718ec0beSmalc #define MP_GPIO_IN_HI 0x510 1167708afdf3SJan Kiszka #define MP_GPIO_IER_HI 0x514 1168708afdf3SJan Kiszka #define MP_GPIO_IMR_HI 0x518 1169718ec0beSmalc #define MP_GPIO_ISR_HI 0x520 117024859b68Sbalrog 117124859b68Sbalrog /* GPIO bits & masks */ 117224859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 117324859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT 29 117424859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT 30 117524859b68Sbalrog 117624859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */ 117724859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS 0x0007 117824859b68Sbalrog 11797012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio" 11807012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \ 11817012d4b4SAndreas Färber OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO) 11827012d4b4SAndreas Färber 1183343ec8e4SBenoit Canet typedef struct musicpal_gpio_state { 11847012d4b4SAndreas Färber /*< private >*/ 11857012d4b4SAndreas Färber SysBusDevice parent_obj; 11867012d4b4SAndreas Färber /*< public >*/ 11877012d4b4SAndreas Färber 118819b4a424SAvi Kivity MemoryRegion iomem; 1189343ec8e4SBenoit Canet uint32_t lcd_brightness; 1190343ec8e4SBenoit Canet uint32_t out_state; 1191343ec8e4SBenoit Canet uint32_t in_state; 1192708afdf3SJan Kiszka uint32_t ier; 1193708afdf3SJan Kiszka uint32_t imr; 1194343ec8e4SBenoit Canet uint32_t isr; 1195343ec8e4SBenoit Canet qemu_irq irq; 1196708afdf3SJan Kiszka qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ 1197343ec8e4SBenoit Canet } musicpal_gpio_state; 1198343ec8e4SBenoit Canet 1199343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { 1200343ec8e4SBenoit Canet int i; 1201343ec8e4SBenoit Canet uint32_t brightness; 1202343ec8e4SBenoit Canet 1203343ec8e4SBenoit Canet /* compute brightness ratio */ 1204343ec8e4SBenoit Canet switch (s->lcd_brightness) { 1205343ec8e4SBenoit Canet case 0x00000007: 1206343ec8e4SBenoit Canet brightness = 0; 1207343ec8e4SBenoit Canet break; 1208343ec8e4SBenoit Canet 1209343ec8e4SBenoit Canet case 0x00020000: 1210343ec8e4SBenoit Canet brightness = 1; 1211343ec8e4SBenoit Canet break; 1212343ec8e4SBenoit Canet 1213343ec8e4SBenoit Canet case 0x00020001: 1214343ec8e4SBenoit Canet brightness = 2; 1215343ec8e4SBenoit Canet break; 1216343ec8e4SBenoit Canet 1217343ec8e4SBenoit Canet case 0x00040000: 1218343ec8e4SBenoit Canet brightness = 3; 1219343ec8e4SBenoit Canet break; 1220343ec8e4SBenoit Canet 1221343ec8e4SBenoit Canet case 0x00010006: 1222343ec8e4SBenoit Canet brightness = 4; 1223343ec8e4SBenoit Canet break; 1224343ec8e4SBenoit Canet 1225343ec8e4SBenoit Canet case 0x00020005: 1226343ec8e4SBenoit Canet brightness = 5; 1227343ec8e4SBenoit Canet break; 1228343ec8e4SBenoit Canet 1229343ec8e4SBenoit Canet case 0x00040003: 1230343ec8e4SBenoit Canet brightness = 6; 1231343ec8e4SBenoit Canet break; 1232343ec8e4SBenoit Canet 1233343ec8e4SBenoit Canet case 0x00030004: 1234343ec8e4SBenoit Canet default: 1235343ec8e4SBenoit Canet brightness = 7; 1236343ec8e4SBenoit Canet } 1237343ec8e4SBenoit Canet 1238343ec8e4SBenoit Canet /* set lcd brightness GPIOs */ 123949fedd0dSJan Kiszka for (i = 0; i <= 2; i++) { 1240343ec8e4SBenoit Canet qemu_set_irq(s->out[i], (brightness >> i) & 1); 1241343ec8e4SBenoit Canet } 124249fedd0dSJan Kiszka } 1243343ec8e4SBenoit Canet 1244708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level) 1245343ec8e4SBenoit Canet { 1246243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 1247708afdf3SJan Kiszka uint32_t mask = 1 << pin; 1248708afdf3SJan Kiszka uint32_t delta = level << pin; 1249708afdf3SJan Kiszka uint32_t old = s->in_state & mask; 1250343ec8e4SBenoit Canet 1251708afdf3SJan Kiszka s->in_state &= ~mask; 1252708afdf3SJan Kiszka s->in_state |= delta; 1253708afdf3SJan Kiszka 1254708afdf3SJan Kiszka if ((old ^ delta) && 1255708afdf3SJan Kiszka ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { 1256708afdf3SJan Kiszka s->isr = mask; 1257708afdf3SJan Kiszka qemu_irq_raise(s->irq); 1258d074769cSAndrzej Zaborowski } 1259343ec8e4SBenoit Canet } 1260343ec8e4SBenoit Canet 1261a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset, 126219b4a424SAvi Kivity unsigned size) 126324859b68Sbalrog { 1264243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 1265343ec8e4SBenoit Canet 126624859b68Sbalrog switch (offset) { 126724859b68Sbalrog case MP_GPIO_OE_HI: /* used for LCD brightness control */ 1268343ec8e4SBenoit Canet return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; 126924859b68Sbalrog 127024859b68Sbalrog case MP_GPIO_OUT_LO: 1271343ec8e4SBenoit Canet return s->out_state & 0xFFFF; 127224859b68Sbalrog case MP_GPIO_OUT_HI: 1273343ec8e4SBenoit Canet return s->out_state >> 16; 127424859b68Sbalrog 127524859b68Sbalrog case MP_GPIO_IN_LO: 1276343ec8e4SBenoit Canet return s->in_state & 0xFFFF; 127724859b68Sbalrog case MP_GPIO_IN_HI: 1278343ec8e4SBenoit Canet return s->in_state >> 16; 127924859b68Sbalrog 1280708afdf3SJan Kiszka case MP_GPIO_IER_LO: 1281708afdf3SJan Kiszka return s->ier & 0xFFFF; 1282708afdf3SJan Kiszka case MP_GPIO_IER_HI: 1283708afdf3SJan Kiszka return s->ier >> 16; 1284708afdf3SJan Kiszka 1285708afdf3SJan Kiszka case MP_GPIO_IMR_LO: 1286708afdf3SJan Kiszka return s->imr & 0xFFFF; 1287708afdf3SJan Kiszka case MP_GPIO_IMR_HI: 1288708afdf3SJan Kiszka return s->imr >> 16; 1289708afdf3SJan Kiszka 129024859b68Sbalrog case MP_GPIO_ISR_LO: 1291343ec8e4SBenoit Canet return s->isr & 0xFFFF; 129224859b68Sbalrog case MP_GPIO_ISR_HI: 1293343ec8e4SBenoit Canet return s->isr >> 16; 129424859b68Sbalrog 129524859b68Sbalrog default: 129624859b68Sbalrog return 0; 129724859b68Sbalrog } 129824859b68Sbalrog } 129924859b68Sbalrog 1300a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset, 130119b4a424SAvi Kivity uint64_t value, unsigned size) 130224859b68Sbalrog { 1303243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 130424859b68Sbalrog switch (offset) { 130524859b68Sbalrog case MP_GPIO_OE_HI: /* used for LCD brightness control */ 1306343ec8e4SBenoit Canet s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | 130724859b68Sbalrog (value & MP_OE_LCD_BRIGHTNESS); 1308343ec8e4SBenoit Canet musicpal_gpio_brightness_update(s); 130924859b68Sbalrog break; 131024859b68Sbalrog 131124859b68Sbalrog case MP_GPIO_OUT_LO: 1312343ec8e4SBenoit Canet s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); 131324859b68Sbalrog break; 131424859b68Sbalrog case MP_GPIO_OUT_HI: 1315343ec8e4SBenoit Canet s->out_state = (s->out_state & 0xFFFF) | (value << 16); 1316343ec8e4SBenoit Canet s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | 1317343ec8e4SBenoit Canet (s->out_state & MP_GPIO_LCD_BRIGHTNESS); 1318343ec8e4SBenoit Canet musicpal_gpio_brightness_update(s); 1319d074769cSAndrzej Zaborowski qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); 1320d074769cSAndrzej Zaborowski qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); 132124859b68Sbalrog break; 132224859b68Sbalrog 1323708afdf3SJan Kiszka case MP_GPIO_IER_LO: 1324708afdf3SJan Kiszka s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); 1325708afdf3SJan Kiszka break; 1326708afdf3SJan Kiszka case MP_GPIO_IER_HI: 1327708afdf3SJan Kiszka s->ier = (s->ier & 0xFFFF) | (value << 16); 1328708afdf3SJan Kiszka break; 1329708afdf3SJan Kiszka 1330708afdf3SJan Kiszka case MP_GPIO_IMR_LO: 1331708afdf3SJan Kiszka s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); 1332708afdf3SJan Kiszka break; 1333708afdf3SJan Kiszka case MP_GPIO_IMR_HI: 1334708afdf3SJan Kiszka s->imr = (s->imr & 0xFFFF) | (value << 16); 1335708afdf3SJan Kiszka break; 133624859b68Sbalrog } 133724859b68Sbalrog } 133824859b68Sbalrog 133919b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = { 134019b4a424SAvi Kivity .read = musicpal_gpio_read, 134119b4a424SAvi Kivity .write = musicpal_gpio_write, 134219b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1343718ec0beSmalc }; 1344718ec0beSmalc 1345d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d) 1346718ec0beSmalc { 13477012d4b4SAndreas Färber musicpal_gpio_state *s = MUSICPAL_GPIO(d); 134830624c92SJan Kiszka 134930624c92SJan Kiszka s->lcd_brightness = 0; 135030624c92SJan Kiszka s->out_state = 0; 1351343ec8e4SBenoit Canet s->in_state = 0xffffffff; 1352708afdf3SJan Kiszka s->ier = 0; 1353708afdf3SJan Kiszka s->imr = 0; 1354343ec8e4SBenoit Canet s->isr = 0; 1355343ec8e4SBenoit Canet } 1356343ec8e4SBenoit Canet 13577012d4b4SAndreas Färber static int musicpal_gpio_init(SysBusDevice *sbd) 1358343ec8e4SBenoit Canet { 13597012d4b4SAndreas Färber DeviceState *dev = DEVICE(sbd); 13607012d4b4SAndreas Färber musicpal_gpio_state *s = MUSICPAL_GPIO(dev); 1361718ec0beSmalc 13627012d4b4SAndreas Färber sysbus_init_irq(sbd, &s->irq); 1363343ec8e4SBenoit Canet 136464bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_gpio_ops, s, 136519b4a424SAvi Kivity "musicpal-gpio", MP_GPIO_SIZE); 13667012d4b4SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1367343ec8e4SBenoit Canet 13687012d4b4SAndreas Färber qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); 1369708afdf3SJan Kiszka 13707012d4b4SAndreas Färber qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32); 137181a322d4SGerd Hoffmann 137281a322d4SGerd Hoffmann return 0; 1373718ec0beSmalc } 1374718ec0beSmalc 1375d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = { 1376d5b61dddSJan Kiszka .name = "musicpal_gpio", 1377d5b61dddSJan Kiszka .version_id = 1, 1378d5b61dddSJan Kiszka .minimum_version_id = 1, 1379d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1380d5b61dddSJan Kiszka VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), 1381d5b61dddSJan Kiszka VMSTATE_UINT32(out_state, musicpal_gpio_state), 1382d5b61dddSJan Kiszka VMSTATE_UINT32(in_state, musicpal_gpio_state), 1383d5b61dddSJan Kiszka VMSTATE_UINT32(ier, musicpal_gpio_state), 1384d5b61dddSJan Kiszka VMSTATE_UINT32(imr, musicpal_gpio_state), 1385d5b61dddSJan Kiszka VMSTATE_UINT32(isr, musicpal_gpio_state), 1386d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1387d5b61dddSJan Kiszka } 1388d5b61dddSJan Kiszka }; 1389d5b61dddSJan Kiszka 1390999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data) 1391999e12bbSAnthony Liguori { 139239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1393999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1394999e12bbSAnthony Liguori 1395999e12bbSAnthony Liguori k->init = musicpal_gpio_init; 139639bffca2SAnthony Liguori dc->reset = musicpal_gpio_reset; 139739bffca2SAnthony Liguori dc->vmsd = &musicpal_gpio_vmsd; 1398999e12bbSAnthony Liguori } 1399999e12bbSAnthony Liguori 14008c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = { 14017012d4b4SAndreas Färber .name = TYPE_MUSICPAL_GPIO, 140239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 140339bffca2SAnthony Liguori .instance_size = sizeof(musicpal_gpio_state), 1404999e12bbSAnthony Liguori .class_init = musicpal_gpio_class_init, 140530624c92SJan Kiszka }; 140630624c92SJan Kiszka 140724859b68Sbalrog /* Keyboard codes & masks */ 14087c6ce4baSbalrog #define KEY_RELEASED 0x80 140924859b68Sbalrog #define KEY_CODE 0x7f 141024859b68Sbalrog 141124859b68Sbalrog #define KEYCODE_TAB 0x0f 141224859b68Sbalrog #define KEYCODE_ENTER 0x1c 141324859b68Sbalrog #define KEYCODE_F 0x21 141424859b68Sbalrog #define KEYCODE_M 0x32 141524859b68Sbalrog 141624859b68Sbalrog #define KEYCODE_EXTENDED 0xe0 141724859b68Sbalrog #define KEYCODE_UP 0x48 141824859b68Sbalrog #define KEYCODE_DOWN 0x50 141924859b68Sbalrog #define KEYCODE_LEFT 0x4b 142024859b68Sbalrog #define KEYCODE_RIGHT 0x4d 142124859b68Sbalrog 1422708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL (1 << 0) 1423343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV (1 << 1) 1424343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV (1 << 2) 1425343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV (1 << 3) 1426343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS (1 << 4) 1427343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU (1 << 5) 1428343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME (1 << 6) 1429343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION (1 << 7) 1430343ec8e4SBenoit Canet 14313bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key" 14323bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \ 14333bdf5327SAndreas Färber OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY) 14343bdf5327SAndreas Färber 1435343ec8e4SBenoit Canet typedef struct musicpal_key_state { 14363bdf5327SAndreas Färber /*< private >*/ 14373bdf5327SAndreas Färber SysBusDevice parent_obj; 14383bdf5327SAndreas Färber /*< public >*/ 14393bdf5327SAndreas Färber 14404f5c9479SAvi Kivity MemoryRegion iomem; 1441343ec8e4SBenoit Canet uint32_t kbd_extended; 1442708afdf3SJan Kiszka uint32_t pressed_keys; 1443708afdf3SJan Kiszka qemu_irq out[8]; 1444343ec8e4SBenoit Canet } musicpal_key_state; 1445343ec8e4SBenoit Canet 144624859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode) 144724859b68Sbalrog { 1448243cd13cSJan Kiszka musicpal_key_state *s = opaque; 144924859b68Sbalrog uint32_t event = 0; 1450343ec8e4SBenoit Canet int i; 145124859b68Sbalrog 145224859b68Sbalrog if (keycode == KEYCODE_EXTENDED) { 1453343ec8e4SBenoit Canet s->kbd_extended = 1; 145424859b68Sbalrog return; 145524859b68Sbalrog } 145624859b68Sbalrog 145749fedd0dSJan Kiszka if (s->kbd_extended) { 145824859b68Sbalrog switch (keycode & KEY_CODE) { 145924859b68Sbalrog case KEYCODE_UP: 1460343ec8e4SBenoit Canet event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; 146124859b68Sbalrog break; 146224859b68Sbalrog 146324859b68Sbalrog case KEYCODE_DOWN: 1464343ec8e4SBenoit Canet event = MP_KEY_WHEEL_NAV; 146524859b68Sbalrog break; 146624859b68Sbalrog 146724859b68Sbalrog case KEYCODE_LEFT: 1468343ec8e4SBenoit Canet event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; 146924859b68Sbalrog break; 147024859b68Sbalrog 147124859b68Sbalrog case KEYCODE_RIGHT: 1472343ec8e4SBenoit Canet event = MP_KEY_WHEEL_VOL; 147324859b68Sbalrog break; 147424859b68Sbalrog } 147549fedd0dSJan Kiszka } else { 147624859b68Sbalrog switch (keycode & KEY_CODE) { 147724859b68Sbalrog case KEYCODE_F: 1478343ec8e4SBenoit Canet event = MP_KEY_BTN_FAVORITS; 147924859b68Sbalrog break; 148024859b68Sbalrog 148124859b68Sbalrog case KEYCODE_TAB: 1482343ec8e4SBenoit Canet event = MP_KEY_BTN_VOLUME; 148324859b68Sbalrog break; 148424859b68Sbalrog 148524859b68Sbalrog case KEYCODE_ENTER: 1486343ec8e4SBenoit Canet event = MP_KEY_BTN_NAVIGATION; 148724859b68Sbalrog break; 148824859b68Sbalrog 148924859b68Sbalrog case KEYCODE_M: 1490343ec8e4SBenoit Canet event = MP_KEY_BTN_MENU; 149124859b68Sbalrog break; 149224859b68Sbalrog } 14937c6ce4baSbalrog /* Do not repeat already pressed buttons */ 1494708afdf3SJan Kiszka if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { 14957c6ce4baSbalrog event = 0; 14967c6ce4baSbalrog } 1497708afdf3SJan Kiszka } 149824859b68Sbalrog 14997c6ce4baSbalrog if (event) { 1500708afdf3SJan Kiszka /* Raise GPIO pin first if repeating a key */ 1501708afdf3SJan Kiszka if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { 1502708afdf3SJan Kiszka for (i = 0; i <= 7; i++) { 1503708afdf3SJan Kiszka if (event & (1 << i)) { 1504708afdf3SJan Kiszka qemu_set_irq(s->out[i], 1); 15057c6ce4baSbalrog } 1506708afdf3SJan Kiszka } 1507708afdf3SJan Kiszka } 1508708afdf3SJan Kiszka for (i = 0; i <= 7; i++) { 1509708afdf3SJan Kiszka if (event & (1 << i)) { 1510708afdf3SJan Kiszka qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); 1511708afdf3SJan Kiszka } 1512708afdf3SJan Kiszka } 1513708afdf3SJan Kiszka if (keycode & KEY_RELEASED) { 1514708afdf3SJan Kiszka s->pressed_keys &= ~event; 1515708afdf3SJan Kiszka } else { 1516708afdf3SJan Kiszka s->pressed_keys |= event; 1517708afdf3SJan Kiszka } 1518343ec8e4SBenoit Canet } 1519343ec8e4SBenoit Canet 1520343ec8e4SBenoit Canet s->kbd_extended = 0; 1521343ec8e4SBenoit Canet } 1522343ec8e4SBenoit Canet 15233bdf5327SAndreas Färber static int musicpal_key_init(SysBusDevice *sbd) 1524343ec8e4SBenoit Canet { 15253bdf5327SAndreas Färber DeviceState *dev = DEVICE(sbd); 15263bdf5327SAndreas Färber musicpal_key_state *s = MUSICPAL_KEY(dev); 1527343ec8e4SBenoit Canet 152864bde0f3SPaolo Bonzini memory_region_init(&s->iomem, OBJECT(s), "dummy", 0); 15293bdf5327SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1530343ec8e4SBenoit Canet 1531343ec8e4SBenoit Canet s->kbd_extended = 0; 1532708afdf3SJan Kiszka s->pressed_keys = 0; 1533343ec8e4SBenoit Canet 15343bdf5327SAndreas Färber qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); 1535343ec8e4SBenoit Canet 1536343ec8e4SBenoit Canet qemu_add_kbd_event_handler(musicpal_key_event, s); 153781a322d4SGerd Hoffmann 153881a322d4SGerd Hoffmann return 0; 153924859b68Sbalrog } 154024859b68Sbalrog 1541d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = { 1542d5b61dddSJan Kiszka .name = "musicpal_key", 1543d5b61dddSJan Kiszka .version_id = 1, 1544d5b61dddSJan Kiszka .minimum_version_id = 1, 1545d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1546d5b61dddSJan Kiszka VMSTATE_UINT32(kbd_extended, musicpal_key_state), 1547d5b61dddSJan Kiszka VMSTATE_UINT32(pressed_keys, musicpal_key_state), 1548d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1549d5b61dddSJan Kiszka } 1550d5b61dddSJan Kiszka }; 1551d5b61dddSJan Kiszka 1552999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data) 1553999e12bbSAnthony Liguori { 155439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1555999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1556999e12bbSAnthony Liguori 1557999e12bbSAnthony Liguori k->init = musicpal_key_init; 155839bffca2SAnthony Liguori dc->vmsd = &musicpal_key_vmsd; 1559999e12bbSAnthony Liguori } 1560999e12bbSAnthony Liguori 15618c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = { 15623bdf5327SAndreas Färber .name = TYPE_MUSICPAL_KEY, 156339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 156439bffca2SAnthony Liguori .instance_size = sizeof(musicpal_key_state), 1565999e12bbSAnthony Liguori .class_init = musicpal_key_class_init, 1566d5b61dddSJan Kiszka }; 1567d5b61dddSJan Kiszka 156824859b68Sbalrog static struct arm_boot_info musicpal_binfo = { 156924859b68Sbalrog .loader_start = 0x0, 157024859b68Sbalrog .board_id = 0x20e, 157124859b68Sbalrog }; 157224859b68Sbalrog 15733ef96221SMarcel Apfelbaum static void musicpal_init(MachineState *machine) 157424859b68Sbalrog { 15753ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 15763ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 15773ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 15783ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 1579f25608e9SAndreas Färber ARMCPU *cpu; 1580b47b50faSPaul Brook qemu_irq pic[32]; 1581b47b50faSPaul Brook DeviceState *dev; 1582d074769cSAndrzej Zaborowski DeviceState *i2c_dev; 1583343ec8e4SBenoit Canet DeviceState *lcd_dev; 1584343ec8e4SBenoit Canet DeviceState *key_dev; 1585d074769cSAndrzej Zaborowski DeviceState *wm8750_dev; 1586d074769cSAndrzej Zaborowski SysBusDevice *s; 1587a5c82852SAndreas Färber I2CBus *i2c; 1588b47b50faSPaul Brook int i; 158924859b68Sbalrog unsigned long flash_size; 1590751c6a17SGerd Hoffmann DriveInfo *dinfo; 159119b4a424SAvi Kivity MemoryRegion *address_space_mem = get_system_memory(); 159219b4a424SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 159319b4a424SAvi Kivity MemoryRegion *sram = g_new(MemoryRegion, 1); 159424859b68Sbalrog 159549fedd0dSJan Kiszka if (!cpu_model) { 159624859b68Sbalrog cpu_model = "arm926"; 159749fedd0dSJan Kiszka } 1598f25608e9SAndreas Färber cpu = cpu_arm_init(cpu_model); 1599f25608e9SAndreas Färber if (!cpu) { 160024859b68Sbalrog fprintf(stderr, "Unable to find CPU definition\n"); 160124859b68Sbalrog exit(1); 160224859b68Sbalrog } 160324859b68Sbalrog 160424859b68Sbalrog /* For now we use a fixed - the original - RAM size */ 160549946538SHu Tao memory_region_init_ram(ram, NULL, "musicpal.ram", MP_RAM_DEFAULT_SIZE, 160649946538SHu Tao &error_abort); 1607c5705a77SAvi Kivity vmstate_register_ram_global(ram); 160819b4a424SAvi Kivity memory_region_add_subregion(address_space_mem, 0, ram); 160924859b68Sbalrog 161049946538SHu Tao memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE, 161149946538SHu Tao &error_abort); 1612c5705a77SAvi Kivity vmstate_register_ram_global(sram); 161319b4a424SAvi Kivity memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram); 161424859b68Sbalrog 1615c7bd0fd9SAndreas Färber dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE, 1616fcef61ecSPeter Maydell qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); 1617b47b50faSPaul Brook for (i = 0; i < 32; i++) { 1618067a3ddcSPaul Brook pic[i] = qdev_get_gpio_in(dev, i); 1619b47b50faSPaul Brook } 16204adc8541SAndreas Färber sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ], 1621b47b50faSPaul Brook pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], 1622b47b50faSPaul Brook pic[MP_TIMER4_IRQ], NULL); 162324859b68Sbalrog 162449fedd0dSJan Kiszka if (serial_hds[0]) { 162539186d8aSRichard Henderson serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 162639186d8aSRichard Henderson 1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN); 162749fedd0dSJan Kiszka } 162849fedd0dSJan Kiszka if (serial_hds[1]) { 162939186d8aSRichard Henderson serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 163039186d8aSRichard Henderson 1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN); 163149fedd0dSJan Kiszka } 163224859b68Sbalrog 163324859b68Sbalrog /* Register flash */ 1634751c6a17SGerd Hoffmann dinfo = drive_get(IF_PFLASH, 0, 0); 1635751c6a17SGerd Hoffmann if (dinfo) { 1636*fa1d36dfSMarkus Armbruster BlockDriverState *bs = blk_bs(blk_by_legacy_dinfo(dinfo)); 1637*fa1d36dfSMarkus Armbruster 1638*fa1d36dfSMarkus Armbruster flash_size = bdrv_getlength(bs); 163924859b68Sbalrog if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && 164024859b68Sbalrog flash_size != 32*1024*1024) { 164124859b68Sbalrog fprintf(stderr, "Invalid flash image size\n"); 164224859b68Sbalrog exit(1); 164324859b68Sbalrog } 164424859b68Sbalrog 164524859b68Sbalrog /* 164624859b68Sbalrog * The original U-Boot accesses the flash at 0xFE000000 instead of 164724859b68Sbalrog * 0xFF800000 (if there is 8 MB flash). So remap flash access if the 164824859b68Sbalrog * image is smaller than 32 MB. 164924859b68Sbalrog */ 16505f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN 16510c267217SJan Kiszka pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, 1652cfe5f011SAvi Kivity "musicpal.flash", flash_size, 1653*fa1d36dfSMarkus Armbruster bs, 0x10000, (flash_size + 0xffff) >> 16, 165424859b68Sbalrog MP_FLASH_SIZE_MAX / flash_size, 165524859b68Sbalrog 2, 0x00BF, 0x236D, 0x0000, 0x0000, 165601e0451aSAnthony Liguori 0x5555, 0x2AAA, 1); 16575f9fc5adSBlue Swirl #else 16580c267217SJan Kiszka pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, 1659cfe5f011SAvi Kivity "musicpal.flash", flash_size, 1660*fa1d36dfSMarkus Armbruster bs, 0x10000, (flash_size + 0xffff) >> 16, 16615f9fc5adSBlue Swirl MP_FLASH_SIZE_MAX / flash_size, 16625f9fc5adSBlue Swirl 2, 0x00BF, 0x236D, 0x0000, 0x0000, 166301e0451aSAnthony Liguori 0x5555, 0x2AAA, 0); 16645f9fc5adSBlue Swirl #endif 16655f9fc5adSBlue Swirl 166624859b68Sbalrog } 16675952b01cSAndreas Färber sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL); 166824859b68Sbalrog 1669b47b50faSPaul Brook qemu_check_nic_model(&nd_table[0], "mv88w8618"); 1670a77d90e6SAndreas Färber dev = qdev_create(NULL, TYPE_MV88W8618_ETH); 16714c91cd28SGerd Hoffmann qdev_set_nic_properties(dev, &nd_table[0]); 1672e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 16731356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); 16741356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); 167524859b68Sbalrog 1676b47b50faSPaul Brook sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); 1677718ec0beSmalc 1678a86f200aSPeter Maydell sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL); 1679343ec8e4SBenoit Canet 16807012d4b4SAndreas Färber dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE, 16817012d4b4SAndreas Färber pic[MP_GPIO_IRQ]); 1682d04fba94SJan Kiszka i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL); 1683a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c"); 1684d074769cSAndrzej Zaborowski 16852cca58fdSAndreas Färber lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL); 16863bdf5327SAndreas Färber key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL); 1687343ec8e4SBenoit Canet 1688d074769cSAndrzej Zaborowski /* I2C read data */ 1689708afdf3SJan Kiszka qdev_connect_gpio_out(i2c_dev, 0, 1690708afdf3SJan Kiszka qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); 1691d074769cSAndrzej Zaborowski /* I2C data */ 1692d074769cSAndrzej Zaborowski qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); 1693d074769cSAndrzej Zaborowski /* I2C clock */ 1694d074769cSAndrzej Zaborowski qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); 1695d074769cSAndrzej Zaborowski 169649fedd0dSJan Kiszka for (i = 0; i < 3; i++) { 1697343ec8e4SBenoit Canet qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); 169849fedd0dSJan Kiszka } 1699708afdf3SJan Kiszka for (i = 0; i < 4; i++) { 1700708afdf3SJan Kiszka qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); 1701708afdf3SJan Kiszka } 1702708afdf3SJan Kiszka for (i = 4; i < 8; i++) { 1703708afdf3SJan Kiszka qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); 1704708afdf3SJan Kiszka } 170524859b68Sbalrog 1706d074769cSAndrzej Zaborowski wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR); 1707d074769cSAndrzej Zaborowski dev = qdev_create(NULL, "mv88w8618_audio"); 17081356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1709d074769cSAndrzej Zaborowski qdev_prop_set_ptr(dev, "wm8750", wm8750_dev); 1710e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 1711d074769cSAndrzej Zaborowski sysbus_mmio_map(s, 0, MP_AUDIO_BASE); 1712d074769cSAndrzej Zaborowski sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); 1713d074769cSAndrzej Zaborowski 171424859b68Sbalrog musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; 171524859b68Sbalrog musicpal_binfo.kernel_filename = kernel_filename; 171624859b68Sbalrog musicpal_binfo.kernel_cmdline = kernel_cmdline; 171724859b68Sbalrog musicpal_binfo.initrd_filename = initrd_filename; 17183aaa8dfaSAndreas Färber arm_load_kernel(cpu, &musicpal_binfo); 171924859b68Sbalrog } 172024859b68Sbalrog 1721f80f9ec9SAnthony Liguori static QEMUMachine musicpal_machine = { 17224b32e168Saliguori .name = "musicpal", 17234b32e168Saliguori .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)", 17244b32e168Saliguori .init = musicpal_init, 172524859b68Sbalrog }; 1726b47b50faSPaul Brook 1727f80f9ec9SAnthony Liguori static void musicpal_machine_init(void) 1728f80f9ec9SAnthony Liguori { 1729f80f9ec9SAnthony Liguori qemu_register_machine(&musicpal_machine); 1730f80f9ec9SAnthony Liguori } 1731f80f9ec9SAnthony Liguori 1732f80f9ec9SAnthony Liguori machine_init(musicpal_machine_init); 1733f80f9ec9SAnthony Liguori 1734999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data) 1735999e12bbSAnthony Liguori { 1736999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1737999e12bbSAnthony Liguori 1738999e12bbSAnthony Liguori sdc->init = mv88w8618_wlan_init; 1739999e12bbSAnthony Liguori } 1740999e12bbSAnthony Liguori 17418c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = { 1742999e12bbSAnthony Liguori .name = "mv88w8618_wlan", 174339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 174439bffca2SAnthony Liguori .instance_size = sizeof(SysBusDevice), 1745999e12bbSAnthony Liguori .class_init = mv88w8618_wlan_class_init, 1746999e12bbSAnthony Liguori }; 1747999e12bbSAnthony Liguori 174883f7d43aSAndreas Färber static void musicpal_register_types(void) 1749b47b50faSPaul Brook { 175039bffca2SAnthony Liguori type_register_static(&mv88w8618_pic_info); 175139bffca2SAnthony Liguori type_register_static(&mv88w8618_pit_info); 175239bffca2SAnthony Liguori type_register_static(&mv88w8618_flashcfg_info); 175339bffca2SAnthony Liguori type_register_static(&mv88w8618_eth_info); 175439bffca2SAnthony Liguori type_register_static(&mv88w8618_wlan_info); 175539bffca2SAnthony Liguori type_register_static(&musicpal_lcd_info); 175639bffca2SAnthony Liguori type_register_static(&musicpal_gpio_info); 175739bffca2SAnthony Liguori type_register_static(&musicpal_key_info); 1758a86f200aSPeter Maydell type_register_static(&musicpal_misc_info); 1759b47b50faSPaul Brook } 1760b47b50faSPaul Brook 176183f7d43aSAndreas Färber type_init(musicpal_register_types) 1762