xref: /qemu/hw/arm/musicpal.c (revision ece71994aa54a3388945b6402250cbd41bb7f3ed)
124859b68Sbalrog /*
224859b68Sbalrog  * Marvell MV88W8618 / Freecom MusicPal emulation.
324859b68Sbalrog  *
424859b68Sbalrog  * Copyright (c) 2008 Jan Kiszka
524859b68Sbalrog  *
68e31bf38SMatthew Fernandez  * This code is licensed under the GNU GPL v2.
76b620ca3SPaolo Bonzini  *
86b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
96b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
1024859b68Sbalrog  */
1124859b68Sbalrog 
1212b16722SPeter Maydell #include "qemu/osdep.h"
13da34e65cSMarkus Armbruster #include "qapi/error.h"
144771d756SPaolo Bonzini #include "qemu-common.h"
154771d756SPaolo Bonzini #include "cpu.h"
1683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
17bd2be150SPeter Maydell #include "hw/arm/arm.h"
18bd2be150SPeter Maydell #include "hw/devices.h"
191422e32dSPaolo Bonzini #include "net/net.h"
209c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2183c9f4caSPaolo Bonzini #include "hw/boards.h"
220d09e41aSPaolo Bonzini #include "hw/char/serial.h"
231de7afc9SPaolo Bonzini #include "qemu/timer.h"
2483c9f4caSPaolo Bonzini #include "hw/ptimer.h"
250d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2628ecbaeeSPaolo Bonzini #include "ui/console.h"
270d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
29022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
3124859b68Sbalrog 
32718ec0beSmalc #define MP_MISC_BASE            0x80002000
33718ec0beSmalc #define MP_MISC_SIZE            0x00001000
34718ec0beSmalc 
3524859b68Sbalrog #define MP_ETH_BASE             0x80008000
3624859b68Sbalrog #define MP_ETH_SIZE             0x00001000
3724859b68Sbalrog 
38718ec0beSmalc #define MP_WLAN_BASE            0x8000C000
39718ec0beSmalc #define MP_WLAN_SIZE            0x00000800
40718ec0beSmalc 
4124859b68Sbalrog #define MP_UART1_BASE           0x8000C840
4224859b68Sbalrog #define MP_UART2_BASE           0x8000C940
4324859b68Sbalrog 
44718ec0beSmalc #define MP_GPIO_BASE            0x8000D000
45718ec0beSmalc #define MP_GPIO_SIZE            0x00001000
46718ec0beSmalc 
4724859b68Sbalrog #define MP_FLASHCFG_BASE        0x90006000
4824859b68Sbalrog #define MP_FLASHCFG_SIZE        0x00001000
4924859b68Sbalrog 
5024859b68Sbalrog #define MP_AUDIO_BASE           0x90007000
5124859b68Sbalrog 
5224859b68Sbalrog #define MP_PIC_BASE             0x90008000
5324859b68Sbalrog #define MP_PIC_SIZE             0x00001000
5424859b68Sbalrog 
5524859b68Sbalrog #define MP_PIT_BASE             0x90009000
5624859b68Sbalrog #define MP_PIT_SIZE             0x00001000
5724859b68Sbalrog 
5824859b68Sbalrog #define MP_LCD_BASE             0x9000c000
5924859b68Sbalrog #define MP_LCD_SIZE             0x00001000
6024859b68Sbalrog 
6124859b68Sbalrog #define MP_SRAM_BASE            0xC0000000
6224859b68Sbalrog #define MP_SRAM_SIZE            0x00020000
6324859b68Sbalrog 
6424859b68Sbalrog #define MP_RAM_DEFAULT_SIZE     32*1024*1024
6524859b68Sbalrog #define MP_FLASH_SIZE_MAX       32*1024*1024
6624859b68Sbalrog 
6724859b68Sbalrog #define MP_TIMER1_IRQ           4
68b47b50faSPaul Brook #define MP_TIMER2_IRQ           5
69b47b50faSPaul Brook #define MP_TIMER3_IRQ           6
7024859b68Sbalrog #define MP_TIMER4_IRQ           7
7124859b68Sbalrog #define MP_EHCI_IRQ             8
7224859b68Sbalrog #define MP_ETH_IRQ              9
7324859b68Sbalrog #define MP_UART1_IRQ            11
7424859b68Sbalrog #define MP_UART2_IRQ            11
7524859b68Sbalrog #define MP_GPIO_IRQ             12
7624859b68Sbalrog #define MP_RTC_IRQ              28
7724859b68Sbalrog #define MP_AUDIO_IRQ            30
7824859b68Sbalrog 
7924859b68Sbalrog /* Wolfson 8750 I2C address */
8064258229SJan Kiszka #define MP_WM_ADDR              0x1A
8124859b68Sbalrog 
8224859b68Sbalrog /* Ethernet register offsets */
8324859b68Sbalrog #define MP_ETH_SMIR             0x010
8424859b68Sbalrog #define MP_ETH_PCXR             0x408
8524859b68Sbalrog #define MP_ETH_SDCMR            0x448
8624859b68Sbalrog #define MP_ETH_ICR              0x450
8724859b68Sbalrog #define MP_ETH_IMR              0x458
8824859b68Sbalrog #define MP_ETH_FRDP0            0x480
8924859b68Sbalrog #define MP_ETH_FRDP1            0x484
9024859b68Sbalrog #define MP_ETH_FRDP2            0x488
9124859b68Sbalrog #define MP_ETH_FRDP3            0x48C
9224859b68Sbalrog #define MP_ETH_CRDP0            0x4A0
9324859b68Sbalrog #define MP_ETH_CRDP1            0x4A4
9424859b68Sbalrog #define MP_ETH_CRDP2            0x4A8
9524859b68Sbalrog #define MP_ETH_CRDP3            0x4AC
9624859b68Sbalrog #define MP_ETH_CTDP0            0x4E0
9724859b68Sbalrog #define MP_ETH_CTDP1            0x4E4
9824859b68Sbalrog 
9924859b68Sbalrog /* MII PHY access */
10024859b68Sbalrog #define MP_ETH_SMIR_DATA        0x0000FFFF
10124859b68Sbalrog #define MP_ETH_SMIR_ADDR        0x03FF0000
10224859b68Sbalrog #define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
10324859b68Sbalrog #define MP_ETH_SMIR_RDVALID     (1 << 27)
10424859b68Sbalrog 
10524859b68Sbalrog /* PHY registers */
10624859b68Sbalrog #define MP_ETH_PHY1_BMSR        0x00210000
10724859b68Sbalrog #define MP_ETH_PHY1_PHYSID1     0x00410000
10824859b68Sbalrog #define MP_ETH_PHY1_PHYSID2     0x00610000
10924859b68Sbalrog 
11024859b68Sbalrog #define MP_PHY_BMSR_LINK        0x0004
11124859b68Sbalrog #define MP_PHY_BMSR_AUTONEG     0x0008
11224859b68Sbalrog 
11324859b68Sbalrog #define MP_PHY_88E3015          0x01410E20
11424859b68Sbalrog 
11524859b68Sbalrog /* TX descriptor status */
1162b194951SPeter Maydell #define MP_ETH_TX_OWN           (1U << 31)
11724859b68Sbalrog 
11824859b68Sbalrog /* RX descriptor status */
1192b194951SPeter Maydell #define MP_ETH_RX_OWN           (1U << 31)
12024859b68Sbalrog 
12124859b68Sbalrog /* Interrupt cause/mask bits */
12224859b68Sbalrog #define MP_ETH_IRQ_RX_BIT       0
12324859b68Sbalrog #define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
12424859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT     2
12524859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT     3
12624859b68Sbalrog 
12724859b68Sbalrog /* Port config bits */
12824859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
12924859b68Sbalrog 
13024859b68Sbalrog /* SDMA command bits */
13124859b68Sbalrog #define MP_ETH_CMD_TXHI         (1 << 23)
13224859b68Sbalrog #define MP_ETH_CMD_TXLO         (1 << 22)
13324859b68Sbalrog 
13424859b68Sbalrog typedef struct mv88w8618_tx_desc {
13524859b68Sbalrog     uint32_t cmdstat;
13624859b68Sbalrog     uint16_t res;
13724859b68Sbalrog     uint16_t bytes;
13824859b68Sbalrog     uint32_t buffer;
13924859b68Sbalrog     uint32_t next;
14024859b68Sbalrog } mv88w8618_tx_desc;
14124859b68Sbalrog 
14224859b68Sbalrog typedef struct mv88w8618_rx_desc {
14324859b68Sbalrog     uint32_t cmdstat;
14424859b68Sbalrog     uint16_t bytes;
14524859b68Sbalrog     uint16_t buffer_size;
14624859b68Sbalrog     uint32_t buffer;
14724859b68Sbalrog     uint32_t next;
14824859b68Sbalrog } mv88w8618_rx_desc;
14924859b68Sbalrog 
150a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth"
151a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \
152a77d90e6SAndreas Färber     OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
153a77d90e6SAndreas Färber 
15424859b68Sbalrog typedef struct mv88w8618_eth_state {
155a77d90e6SAndreas Färber     /*< private >*/
156a77d90e6SAndreas Färber     SysBusDevice parent_obj;
157a77d90e6SAndreas Färber     /*< public >*/
158a77d90e6SAndreas Färber 
15919b4a424SAvi Kivity     MemoryRegion iomem;
16024859b68Sbalrog     qemu_irq irq;
16124859b68Sbalrog     uint32_t smir;
16224859b68Sbalrog     uint32_t icr;
16324859b68Sbalrog     uint32_t imr;
164b946a153Saliguori     int mmio_index;
165d5b61dddSJan Kiszka     uint32_t vlan_header;
166930c8682Spbrook     uint32_t tx_queue[2];
167930c8682Spbrook     uint32_t rx_queue[4];
168930c8682Spbrook     uint32_t frx_queue[4];
169930c8682Spbrook     uint32_t cur_rx[4];
1703a94dd18SMark McLoughlin     NICState *nic;
1714c91cd28SGerd Hoffmann     NICConf conf;
17224859b68Sbalrog } mv88w8618_eth_state;
17324859b68Sbalrog 
174930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
175930c8682Spbrook {
176930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
177930c8682Spbrook     cpu_to_le16s(&desc->bytes);
178930c8682Spbrook     cpu_to_le16s(&desc->buffer_size);
179930c8682Spbrook     cpu_to_le32s(&desc->buffer);
180930c8682Spbrook     cpu_to_le32s(&desc->next);
181e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
182930c8682Spbrook }
183930c8682Spbrook 
184930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
185930c8682Spbrook {
186e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
187930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
188930c8682Spbrook     le16_to_cpus(&desc->bytes);
189930c8682Spbrook     le16_to_cpus(&desc->buffer_size);
190930c8682Spbrook     le32_to_cpus(&desc->buffer);
191930c8682Spbrook     le32_to_cpus(&desc->next);
192930c8682Spbrook }
193930c8682Spbrook 
1944e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
19524859b68Sbalrog {
196cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
197930c8682Spbrook     uint32_t desc_addr;
198930c8682Spbrook     mv88w8618_rx_desc desc;
19924859b68Sbalrog     int i;
20024859b68Sbalrog 
20124859b68Sbalrog     for (i = 0; i < 4; i++) {
202930c8682Spbrook         desc_addr = s->cur_rx[i];
20349fedd0dSJan Kiszka         if (!desc_addr) {
20424859b68Sbalrog             continue;
20549fedd0dSJan Kiszka         }
20624859b68Sbalrog         do {
207930c8682Spbrook             eth_rx_desc_get(desc_addr, &desc);
208930c8682Spbrook             if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
209930c8682Spbrook                 cpu_physical_memory_write(desc.buffer + s->vlan_header,
21024859b68Sbalrog                                           buf, size);
211930c8682Spbrook                 desc.bytes = size + s->vlan_header;
212930c8682Spbrook                 desc.cmdstat &= ~MP_ETH_RX_OWN;
213930c8682Spbrook                 s->cur_rx[i] = desc.next;
21424859b68Sbalrog 
21524859b68Sbalrog                 s->icr |= MP_ETH_IRQ_RX;
21649fedd0dSJan Kiszka                 if (s->icr & s->imr) {
21724859b68Sbalrog                     qemu_irq_raise(s->irq);
21849fedd0dSJan Kiszka                 }
219930c8682Spbrook                 eth_rx_desc_put(desc_addr, &desc);
2204f1c942bSMark McLoughlin                 return size;
22124859b68Sbalrog             }
222930c8682Spbrook             desc_addr = desc.next;
223930c8682Spbrook         } while (desc_addr != s->rx_queue[i]);
22424859b68Sbalrog     }
2254f1c942bSMark McLoughlin     return size;
22624859b68Sbalrog }
22724859b68Sbalrog 
228930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
229930c8682Spbrook {
230930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
231930c8682Spbrook     cpu_to_le16s(&desc->res);
232930c8682Spbrook     cpu_to_le16s(&desc->bytes);
233930c8682Spbrook     cpu_to_le32s(&desc->buffer);
234930c8682Spbrook     cpu_to_le32s(&desc->next);
235e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
236930c8682Spbrook }
237930c8682Spbrook 
238930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
239930c8682Spbrook {
240e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
241930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
242930c8682Spbrook     le16_to_cpus(&desc->res);
243930c8682Spbrook     le16_to_cpus(&desc->bytes);
244930c8682Spbrook     le32_to_cpus(&desc->buffer);
245930c8682Spbrook     le32_to_cpus(&desc->next);
246930c8682Spbrook }
247930c8682Spbrook 
24824859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index)
24924859b68Sbalrog {
250930c8682Spbrook     uint32_t desc_addr = s->tx_queue[queue_index];
251930c8682Spbrook     mv88w8618_tx_desc desc;
25207b064e9SJan Kiszka     uint32_t next_desc;
253930c8682Spbrook     uint8_t buf[2048];
254930c8682Spbrook     int len;
255930c8682Spbrook 
25624859b68Sbalrog     do {
257930c8682Spbrook         eth_tx_desc_get(desc_addr, &desc);
25807b064e9SJan Kiszka         next_desc = desc.next;
259930c8682Spbrook         if (desc.cmdstat & MP_ETH_TX_OWN) {
260930c8682Spbrook             len = desc.bytes;
261930c8682Spbrook             if (len < 2048) {
262930c8682Spbrook                 cpu_physical_memory_read(desc.buffer, buf, len);
263b356f76dSJason Wang                 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
26424859b68Sbalrog             }
265930c8682Spbrook             desc.cmdstat &= ~MP_ETH_TX_OWN;
266930c8682Spbrook             s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
267930c8682Spbrook             eth_tx_desc_put(desc_addr, &desc);
268930c8682Spbrook         }
26907b064e9SJan Kiszka         desc_addr = next_desc;
270930c8682Spbrook     } while (desc_addr != s->tx_queue[queue_index]);
27124859b68Sbalrog }
27224859b68Sbalrog 
273a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
27419b4a424SAvi Kivity                                    unsigned size)
27524859b68Sbalrog {
27624859b68Sbalrog     mv88w8618_eth_state *s = opaque;
27724859b68Sbalrog 
27824859b68Sbalrog     switch (offset) {
27924859b68Sbalrog     case MP_ETH_SMIR:
28024859b68Sbalrog         if (s->smir & MP_ETH_SMIR_OPCODE) {
28124859b68Sbalrog             switch (s->smir & MP_ETH_SMIR_ADDR) {
28224859b68Sbalrog             case MP_ETH_PHY1_BMSR:
28324859b68Sbalrog                 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
28424859b68Sbalrog                        MP_ETH_SMIR_RDVALID;
28524859b68Sbalrog             case MP_ETH_PHY1_PHYSID1:
28624859b68Sbalrog                 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
28724859b68Sbalrog             case MP_ETH_PHY1_PHYSID2:
28824859b68Sbalrog                 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
28924859b68Sbalrog             default:
29024859b68Sbalrog                 return MP_ETH_SMIR_RDVALID;
29124859b68Sbalrog             }
29224859b68Sbalrog         }
29324859b68Sbalrog         return 0;
29424859b68Sbalrog 
29524859b68Sbalrog     case MP_ETH_ICR:
29624859b68Sbalrog         return s->icr;
29724859b68Sbalrog 
29824859b68Sbalrog     case MP_ETH_IMR:
29924859b68Sbalrog         return s->imr;
30024859b68Sbalrog 
30124859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
302930c8682Spbrook         return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
30324859b68Sbalrog 
30424859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
305930c8682Spbrook         return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
30624859b68Sbalrog 
307cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
308930c8682Spbrook         return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
30924859b68Sbalrog 
31024859b68Sbalrog     default:
31124859b68Sbalrog         return 0;
31224859b68Sbalrog     }
31324859b68Sbalrog }
31424859b68Sbalrog 
315a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset,
31619b4a424SAvi Kivity                                 uint64_t value, unsigned size)
31724859b68Sbalrog {
31824859b68Sbalrog     mv88w8618_eth_state *s = opaque;
31924859b68Sbalrog 
32024859b68Sbalrog     switch (offset) {
32124859b68Sbalrog     case MP_ETH_SMIR:
32224859b68Sbalrog         s->smir = value;
32324859b68Sbalrog         break;
32424859b68Sbalrog 
32524859b68Sbalrog     case MP_ETH_PCXR:
32624859b68Sbalrog         s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
32724859b68Sbalrog         break;
32824859b68Sbalrog 
32924859b68Sbalrog     case MP_ETH_SDCMR:
33049fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXHI) {
33124859b68Sbalrog             eth_send(s, 1);
33249fedd0dSJan Kiszka         }
33349fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXLO) {
33424859b68Sbalrog             eth_send(s, 0);
33549fedd0dSJan Kiszka         }
33649fedd0dSJan Kiszka         if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
33724859b68Sbalrog             qemu_irq_raise(s->irq);
33849fedd0dSJan Kiszka         }
33924859b68Sbalrog         break;
34024859b68Sbalrog 
34124859b68Sbalrog     case MP_ETH_ICR:
34224859b68Sbalrog         s->icr &= value;
34324859b68Sbalrog         break;
34424859b68Sbalrog 
34524859b68Sbalrog     case MP_ETH_IMR:
34624859b68Sbalrog         s->imr = value;
34749fedd0dSJan Kiszka         if (s->icr & s->imr) {
34824859b68Sbalrog             qemu_irq_raise(s->irq);
34949fedd0dSJan Kiszka         }
35024859b68Sbalrog         break;
35124859b68Sbalrog 
35224859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
353930c8682Spbrook         s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
35424859b68Sbalrog         break;
35524859b68Sbalrog 
35624859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
35724859b68Sbalrog         s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
358930c8682Spbrook             s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
35924859b68Sbalrog         break;
36024859b68Sbalrog 
361cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
362930c8682Spbrook         s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
36324859b68Sbalrog         break;
36424859b68Sbalrog     }
36524859b68Sbalrog }
36624859b68Sbalrog 
36719b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = {
36819b4a424SAvi Kivity     .read = mv88w8618_eth_read,
36919b4a424SAvi Kivity     .write = mv88w8618_eth_write,
37019b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
37124859b68Sbalrog };
37224859b68Sbalrog 
3734e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc)
374b946a153Saliguori {
375cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
376b946a153Saliguori 
3773a94dd18SMark McLoughlin     s->nic = NULL;
378b946a153Saliguori }
379b946a153Saliguori 
3803a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = {
381f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
3823a94dd18SMark McLoughlin     .size = sizeof(NICState),
3833a94dd18SMark McLoughlin     .receive = eth_receive,
3843a94dd18SMark McLoughlin     .cleanup = eth_cleanup,
3853a94dd18SMark McLoughlin };
3863a94dd18SMark McLoughlin 
387*ece71994Sxiaoqiang zhao static void mv88w8618_eth_init(Object *obj)
38824859b68Sbalrog {
389*ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
390a77d90e6SAndreas Färber     DeviceState *dev = DEVICE(sbd);
391a77d90e6SAndreas Färber     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
39224859b68Sbalrog 
393a77d90e6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
394*ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s,
39564bde0f3SPaolo Bonzini                           "mv88w8618-eth", MP_ETH_SIZE);
396a77d90e6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
397*ece71994Sxiaoqiang zhao }
398*ece71994Sxiaoqiang zhao 
399*ece71994Sxiaoqiang zhao static void mv88w8618_eth_realize(DeviceState *dev, Error **errp)
400*ece71994Sxiaoqiang zhao {
401*ece71994Sxiaoqiang zhao     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
402*ece71994Sxiaoqiang zhao 
403*ece71994Sxiaoqiang zhao     s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
404*ece71994Sxiaoqiang zhao                           object_get_typename(OBJECT(dev)), dev->id, s);
40524859b68Sbalrog }
40624859b68Sbalrog 
407d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = {
408d5b61dddSJan Kiszka     .name = "mv88w8618_eth",
409d5b61dddSJan Kiszka     .version_id = 1,
410d5b61dddSJan Kiszka     .minimum_version_id = 1,
411d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
412d5b61dddSJan Kiszka         VMSTATE_UINT32(smir, mv88w8618_eth_state),
413d5b61dddSJan Kiszka         VMSTATE_UINT32(icr, mv88w8618_eth_state),
414d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, mv88w8618_eth_state),
415d5b61dddSJan Kiszka         VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
416d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
417d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
418d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
419d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
420d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
421d5b61dddSJan Kiszka     }
422d5b61dddSJan Kiszka };
423d5b61dddSJan Kiszka 
424999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = {
4254c91cd28SGerd Hoffmann     DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
4264c91cd28SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
427999e12bbSAnthony Liguori };
428999e12bbSAnthony Liguori 
429999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
430999e12bbSAnthony Liguori {
43139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
432999e12bbSAnthony Liguori 
43339bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_eth_vmsd;
43439bffca2SAnthony Liguori     dc->props = mv88w8618_eth_properties;
435*ece71994Sxiaoqiang zhao     dc->realize = mv88w8618_eth_realize;
436999e12bbSAnthony Liguori }
437999e12bbSAnthony Liguori 
4388c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = {
439a77d90e6SAndreas Färber     .name          = TYPE_MV88W8618_ETH,
44039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
44139bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_eth_state),
442*ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_eth_init,
443999e12bbSAnthony Liguori     .class_init    = mv88w8618_eth_class_init,
444d5b61dddSJan Kiszka };
445d5b61dddSJan Kiszka 
44624859b68Sbalrog /* LCD register offsets */
44724859b68Sbalrog #define MP_LCD_IRQCTRL          0x180
44824859b68Sbalrog #define MP_LCD_IRQSTAT          0x184
44924859b68Sbalrog #define MP_LCD_SPICTRL          0x1ac
45024859b68Sbalrog #define MP_LCD_INST             0x1bc
45124859b68Sbalrog #define MP_LCD_DATA             0x1c0
45224859b68Sbalrog 
45324859b68Sbalrog /* Mode magics */
45424859b68Sbalrog #define MP_LCD_SPI_DATA         0x00100011
45524859b68Sbalrog #define MP_LCD_SPI_CMD          0x00104011
45624859b68Sbalrog #define MP_LCD_SPI_INVALID      0x00000000
45724859b68Sbalrog 
45824859b68Sbalrog /* Commmands */
45924859b68Sbalrog #define MP_LCD_INST_SETPAGE0    0xB0
46024859b68Sbalrog /* ... */
46124859b68Sbalrog #define MP_LCD_INST_SETPAGE7    0xB7
46224859b68Sbalrog 
46324859b68Sbalrog #define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
46424859b68Sbalrog 
4652cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd"
4662cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \
4672cca58fdSAndreas Färber     OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD)
4682cca58fdSAndreas Färber 
46924859b68Sbalrog typedef struct musicpal_lcd_state {
4702cca58fdSAndreas Färber     /*< private >*/
4712cca58fdSAndreas Färber     SysBusDevice parent_obj;
4722cca58fdSAndreas Färber     /*< public >*/
4732cca58fdSAndreas Färber 
47419b4a424SAvi Kivity     MemoryRegion iomem;
475343ec8e4SBenoit Canet     uint32_t brightness;
47624859b68Sbalrog     uint32_t mode;
47724859b68Sbalrog     uint32_t irqctrl;
478d5b61dddSJan Kiszka     uint32_t page;
479d5b61dddSJan Kiszka     uint32_t page_off;
480c78f7137SGerd Hoffmann     QemuConsole *con;
48124859b68Sbalrog     uint8_t video_ram[128*64/8];
48224859b68Sbalrog } musicpal_lcd_state;
48324859b68Sbalrog 
484343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
48524859b68Sbalrog {
486343ec8e4SBenoit Canet     switch (s->brightness) {
487343ec8e4SBenoit Canet     case 7:
48824859b68Sbalrog         return col;
489343ec8e4SBenoit Canet     case 0:
490343ec8e4SBenoit Canet         return 0;
491343ec8e4SBenoit Canet     default:
492343ec8e4SBenoit Canet         return (col * s->brightness) / 7;
49324859b68Sbalrog     }
49424859b68Sbalrog }
49524859b68Sbalrog 
4960266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \
4970266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \
4980266f2c7Sbalrog         (musicpal_lcd_state *s, int x, int y, type col) \
4990266f2c7Sbalrog { \
5000266f2c7Sbalrog     int dx, dy; \
501c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con); \
502c78f7137SGerd Hoffmann     type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
5030266f2c7Sbalrog \
5040266f2c7Sbalrog     for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
5050266f2c7Sbalrog         for (dx = 0; dx < 3; dx++, pixel++) \
5060266f2c7Sbalrog             *pixel = col; \
5070266f2c7Sbalrog }
5080266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t)
5090266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t)
5100266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t)
51124859b68Sbalrog 
51224859b68Sbalrog static void lcd_refresh(void *opaque)
51324859b68Sbalrog {
51424859b68Sbalrog     musicpal_lcd_state *s = opaque;
515c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
5160266f2c7Sbalrog     int x, y, col;
51724859b68Sbalrog 
518c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
5190266f2c7Sbalrog     case 0:
5200266f2c7Sbalrog         return;
5210266f2c7Sbalrog #define LCD_REFRESH(depth, func) \
5220266f2c7Sbalrog     case depth: \
523343ec8e4SBenoit Canet         col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
524343ec8e4SBenoit Canet                    scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
525343ec8e4SBenoit Canet                    scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
52649fedd0dSJan Kiszka         for (x = 0; x < 128; x++) { \
52749fedd0dSJan Kiszka             for (y = 0; y < 64; y++) { \
52849fedd0dSJan Kiszka                 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
5290266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, col); \
53049fedd0dSJan Kiszka                 } else { \
5310266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, 0); \
53249fedd0dSJan Kiszka                 } \
53349fedd0dSJan Kiszka             } \
53449fedd0dSJan Kiszka         } \
5350266f2c7Sbalrog         break;
5360266f2c7Sbalrog     LCD_REFRESH(8, rgb_to_pixel8)
5370266f2c7Sbalrog     LCD_REFRESH(16, rgb_to_pixel16)
538c78f7137SGerd Hoffmann     LCD_REFRESH(32, (is_surface_bgr(surface) ?
539bf9b48afSaliguori                      rgb_to_pixel32bgr : rgb_to_pixel32))
5400266f2c7Sbalrog     default:
5412ac71179SPaul Brook         hw_error("unsupported colour depth %i\n",
542c78f7137SGerd Hoffmann                  surface_bits_per_pixel(surface));
5430266f2c7Sbalrog     }
54424859b68Sbalrog 
545c78f7137SGerd Hoffmann     dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
54624859b68Sbalrog }
54724859b68Sbalrog 
548167bc3d2Sbalrog static void lcd_invalidate(void *opaque)
549167bc3d2Sbalrog {
550167bc3d2Sbalrog }
551167bc3d2Sbalrog 
5522c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
553343ec8e4SBenoit Canet {
554243cd13cSJan Kiszka     musicpal_lcd_state *s = opaque;
555343ec8e4SBenoit Canet     s->brightness &= ~(1 << irq);
556343ec8e4SBenoit Canet     s->brightness |= level << irq;
557343ec8e4SBenoit Canet }
558343ec8e4SBenoit Canet 
559a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
56019b4a424SAvi Kivity                                   unsigned size)
56124859b68Sbalrog {
56224859b68Sbalrog     musicpal_lcd_state *s = opaque;
56324859b68Sbalrog 
56424859b68Sbalrog     switch (offset) {
56524859b68Sbalrog     case MP_LCD_IRQCTRL:
56624859b68Sbalrog         return s->irqctrl;
56724859b68Sbalrog 
56824859b68Sbalrog     default:
56924859b68Sbalrog         return 0;
57024859b68Sbalrog     }
57124859b68Sbalrog }
57224859b68Sbalrog 
573a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset,
57419b4a424SAvi Kivity                                uint64_t value, unsigned size)
57524859b68Sbalrog {
57624859b68Sbalrog     musicpal_lcd_state *s = opaque;
57724859b68Sbalrog 
57824859b68Sbalrog     switch (offset) {
57924859b68Sbalrog     case MP_LCD_IRQCTRL:
58024859b68Sbalrog         s->irqctrl = value;
58124859b68Sbalrog         break;
58224859b68Sbalrog 
58324859b68Sbalrog     case MP_LCD_SPICTRL:
58449fedd0dSJan Kiszka         if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
58524859b68Sbalrog             s->mode = value;
58649fedd0dSJan Kiszka         } else {
58724859b68Sbalrog             s->mode = MP_LCD_SPI_INVALID;
58849fedd0dSJan Kiszka         }
58924859b68Sbalrog         break;
59024859b68Sbalrog 
59124859b68Sbalrog     case MP_LCD_INST:
59224859b68Sbalrog         if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
59324859b68Sbalrog             s->page = value - MP_LCD_INST_SETPAGE0;
59424859b68Sbalrog             s->page_off = 0;
59524859b68Sbalrog         }
59624859b68Sbalrog         break;
59724859b68Sbalrog 
59824859b68Sbalrog     case MP_LCD_DATA:
59924859b68Sbalrog         if (s->mode == MP_LCD_SPI_CMD) {
60024859b68Sbalrog             if (value >= MP_LCD_INST_SETPAGE0 &&
60124859b68Sbalrog                 value <= MP_LCD_INST_SETPAGE7) {
60224859b68Sbalrog                 s->page = value - MP_LCD_INST_SETPAGE0;
60324859b68Sbalrog                 s->page_off = 0;
60424859b68Sbalrog             }
60524859b68Sbalrog         } else if (s->mode == MP_LCD_SPI_DATA) {
60624859b68Sbalrog             s->video_ram[s->page*128 + s->page_off] = value;
60724859b68Sbalrog             s->page_off = (s->page_off + 1) & 127;
60824859b68Sbalrog         }
60924859b68Sbalrog         break;
61024859b68Sbalrog     }
61124859b68Sbalrog }
61224859b68Sbalrog 
61319b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = {
61419b4a424SAvi Kivity     .read = musicpal_lcd_read,
61519b4a424SAvi Kivity     .write = musicpal_lcd_write,
61619b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
61724859b68Sbalrog };
61824859b68Sbalrog 
619380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = {
620380cd056SGerd Hoffmann     .invalidate  = lcd_invalidate,
621380cd056SGerd Hoffmann     .gfx_update  = lcd_refresh,
622380cd056SGerd Hoffmann };
623380cd056SGerd Hoffmann 
624*ece71994Sxiaoqiang zhao static void musicpal_lcd_realize(DeviceState *dev, Error **errp)
62524859b68Sbalrog {
626*ece71994Sxiaoqiang zhao     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
627*ece71994Sxiaoqiang zhao     s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s);
628*ece71994Sxiaoqiang zhao     qemu_console_resize(s->con, 128 * 3, 64 * 3);
629*ece71994Sxiaoqiang zhao }
630*ece71994Sxiaoqiang zhao 
631*ece71994Sxiaoqiang zhao static void musicpal_lcd_init(Object *obj)
632*ece71994Sxiaoqiang zhao {
633*ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
6342cca58fdSAndreas Färber     DeviceState *dev = DEVICE(sbd);
6352cca58fdSAndreas Färber     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
63624859b68Sbalrog 
637343ec8e4SBenoit Canet     s->brightness = 7;
638343ec8e4SBenoit Canet 
639*ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s,
64019b4a424SAvi Kivity                           "musicpal-lcd", MP_LCD_SIZE);
6412cca58fdSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
64224859b68Sbalrog 
6432cca58fdSAndreas Färber     qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
64424859b68Sbalrog }
64524859b68Sbalrog 
646d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = {
647d5b61dddSJan Kiszka     .name = "musicpal_lcd",
648d5b61dddSJan Kiszka     .version_id = 1,
649d5b61dddSJan Kiszka     .minimum_version_id = 1,
650d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
651d5b61dddSJan Kiszka         VMSTATE_UINT32(brightness, musicpal_lcd_state),
652d5b61dddSJan Kiszka         VMSTATE_UINT32(mode, musicpal_lcd_state),
653d5b61dddSJan Kiszka         VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
654d5b61dddSJan Kiszka         VMSTATE_UINT32(page, musicpal_lcd_state),
655d5b61dddSJan Kiszka         VMSTATE_UINT32(page_off, musicpal_lcd_state),
656d5b61dddSJan Kiszka         VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
657d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
658d5b61dddSJan Kiszka     }
659d5b61dddSJan Kiszka };
660d5b61dddSJan Kiszka 
661999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
662999e12bbSAnthony Liguori {
66339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
664999e12bbSAnthony Liguori 
66539bffca2SAnthony Liguori     dc->vmsd = &musicpal_lcd_vmsd;
666*ece71994Sxiaoqiang zhao     dc->realize = musicpal_lcd_realize;
667999e12bbSAnthony Liguori }
668999e12bbSAnthony Liguori 
6698c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = {
6702cca58fdSAndreas Färber     .name          = TYPE_MUSICPAL_LCD,
67139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
67239bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_lcd_state),
673*ece71994Sxiaoqiang zhao     .instance_init = musicpal_lcd_init,
674999e12bbSAnthony Liguori     .class_init    = musicpal_lcd_class_init,
675d5b61dddSJan Kiszka };
676d5b61dddSJan Kiszka 
67724859b68Sbalrog /* PIC register offsets */
67824859b68Sbalrog #define MP_PIC_STATUS           0x00
67924859b68Sbalrog #define MP_PIC_ENABLE_SET       0x08
68024859b68Sbalrog #define MP_PIC_ENABLE_CLR       0x0C
68124859b68Sbalrog 
682c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic"
683c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \
684c7bd0fd9SAndreas Färber     OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC)
685c7bd0fd9SAndreas Färber 
686c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state {
687c7bd0fd9SAndreas Färber     /*< private >*/
688c7bd0fd9SAndreas Färber     SysBusDevice parent_obj;
689c7bd0fd9SAndreas Färber     /*< public >*/
690c7bd0fd9SAndreas Färber 
69119b4a424SAvi Kivity     MemoryRegion iomem;
69224859b68Sbalrog     uint32_t level;
69324859b68Sbalrog     uint32_t enabled;
69424859b68Sbalrog     qemu_irq parent_irq;
69524859b68Sbalrog } mv88w8618_pic_state;
69624859b68Sbalrog 
69724859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s)
69824859b68Sbalrog {
69924859b68Sbalrog     qemu_set_irq(s->parent_irq, (s->level & s->enabled));
70024859b68Sbalrog }
70124859b68Sbalrog 
70224859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
70324859b68Sbalrog {
70424859b68Sbalrog     mv88w8618_pic_state *s = opaque;
70524859b68Sbalrog 
70649fedd0dSJan Kiszka     if (level) {
70724859b68Sbalrog         s->level |= 1 << irq;
70849fedd0dSJan Kiszka     } else {
70924859b68Sbalrog         s->level &= ~(1 << irq);
71049fedd0dSJan Kiszka     }
71124859b68Sbalrog     mv88w8618_pic_update(s);
71224859b68Sbalrog }
71324859b68Sbalrog 
714a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
71519b4a424SAvi Kivity                                    unsigned size)
71624859b68Sbalrog {
71724859b68Sbalrog     mv88w8618_pic_state *s = opaque;
71824859b68Sbalrog 
71924859b68Sbalrog     switch (offset) {
72024859b68Sbalrog     case MP_PIC_STATUS:
72124859b68Sbalrog         return s->level & s->enabled;
72224859b68Sbalrog 
72324859b68Sbalrog     default:
72424859b68Sbalrog         return 0;
72524859b68Sbalrog     }
72624859b68Sbalrog }
72724859b68Sbalrog 
728a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset,
72919b4a424SAvi Kivity                                 uint64_t value, unsigned size)
73024859b68Sbalrog {
73124859b68Sbalrog     mv88w8618_pic_state *s = opaque;
73224859b68Sbalrog 
73324859b68Sbalrog     switch (offset) {
73424859b68Sbalrog     case MP_PIC_ENABLE_SET:
73524859b68Sbalrog         s->enabled |= value;
73624859b68Sbalrog         break;
73724859b68Sbalrog 
73824859b68Sbalrog     case MP_PIC_ENABLE_CLR:
73924859b68Sbalrog         s->enabled &= ~value;
74024859b68Sbalrog         s->level &= ~value;
74124859b68Sbalrog         break;
74224859b68Sbalrog     }
74324859b68Sbalrog     mv88w8618_pic_update(s);
74424859b68Sbalrog }
74524859b68Sbalrog 
746d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d)
74724859b68Sbalrog {
748c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(d);
74924859b68Sbalrog 
75024859b68Sbalrog     s->level = 0;
75124859b68Sbalrog     s->enabled = 0;
75224859b68Sbalrog }
75324859b68Sbalrog 
75419b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = {
75519b4a424SAvi Kivity     .read = mv88w8618_pic_read,
75619b4a424SAvi Kivity     .write = mv88w8618_pic_write,
75719b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
75824859b68Sbalrog };
75924859b68Sbalrog 
760*ece71994Sxiaoqiang zhao static void mv88w8618_pic_init(Object *obj)
76124859b68Sbalrog {
762*ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
763c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(dev);
76424859b68Sbalrog 
765c7bd0fd9SAndreas Färber     qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
766b47b50faSPaul Brook     sysbus_init_irq(dev, &s->parent_irq);
767*ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s,
76819b4a424SAvi Kivity                           "musicpal-pic", MP_PIC_SIZE);
769750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
77024859b68Sbalrog }
77124859b68Sbalrog 
772d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = {
773d5b61dddSJan Kiszka     .name = "mv88w8618_pic",
774d5b61dddSJan Kiszka     .version_id = 1,
775d5b61dddSJan Kiszka     .minimum_version_id = 1,
776d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
777d5b61dddSJan Kiszka         VMSTATE_UINT32(level, mv88w8618_pic_state),
778d5b61dddSJan Kiszka         VMSTATE_UINT32(enabled, mv88w8618_pic_state),
779d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
780d5b61dddSJan Kiszka     }
781d5b61dddSJan Kiszka };
782d5b61dddSJan Kiszka 
783999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
784999e12bbSAnthony Liguori {
78539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
786999e12bbSAnthony Liguori 
78739bffca2SAnthony Liguori     dc->reset = mv88w8618_pic_reset;
78839bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pic_vmsd;
789999e12bbSAnthony Liguori }
790999e12bbSAnthony Liguori 
7918c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = {
792c7bd0fd9SAndreas Färber     .name          = TYPE_MV88W8618_PIC,
79339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
79439bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pic_state),
795*ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_pic_init,
796999e12bbSAnthony Liguori     .class_init    = mv88w8618_pic_class_init,
797d5b61dddSJan Kiszka };
798d5b61dddSJan Kiszka 
79924859b68Sbalrog /* PIT register offsets */
80024859b68Sbalrog #define MP_PIT_TIMER1_LENGTH    0x00
80124859b68Sbalrog /* ... */
80224859b68Sbalrog #define MP_PIT_TIMER4_LENGTH    0x0C
80324859b68Sbalrog #define MP_PIT_CONTROL          0x10
80424859b68Sbalrog #define MP_PIT_TIMER1_VALUE     0x14
80524859b68Sbalrog /* ... */
80624859b68Sbalrog #define MP_PIT_TIMER4_VALUE     0x20
80724859b68Sbalrog #define MP_BOARD_RESET          0x34
80824859b68Sbalrog 
80924859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */
81024859b68Sbalrog #define MP_BOARD_RESET_MAGIC    0x10000
81124859b68Sbalrog 
81224859b68Sbalrog typedef struct mv88w8618_timer_state {
813b47b50faSPaul Brook     ptimer_state *ptimer;
81424859b68Sbalrog     uint32_t limit;
81524859b68Sbalrog     int freq;
81624859b68Sbalrog     qemu_irq irq;
81724859b68Sbalrog } mv88w8618_timer_state;
81824859b68Sbalrog 
8194adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit"
8204adc8541SAndreas Färber #define MV88W8618_PIT(obj) \
8214adc8541SAndreas Färber     OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT)
8224adc8541SAndreas Färber 
82324859b68Sbalrog typedef struct mv88w8618_pit_state {
8244adc8541SAndreas Färber     /*< private >*/
8254adc8541SAndreas Färber     SysBusDevice parent_obj;
8264adc8541SAndreas Färber     /*< public >*/
8274adc8541SAndreas Färber 
82819b4a424SAvi Kivity     MemoryRegion iomem;
829b47b50faSPaul Brook     mv88w8618_timer_state timer[4];
83024859b68Sbalrog } mv88w8618_pit_state;
83124859b68Sbalrog 
83224859b68Sbalrog static void mv88w8618_timer_tick(void *opaque)
83324859b68Sbalrog {
83424859b68Sbalrog     mv88w8618_timer_state *s = opaque;
83524859b68Sbalrog 
83624859b68Sbalrog     qemu_irq_raise(s->irq);
83724859b68Sbalrog }
83824859b68Sbalrog 
839b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
840b47b50faSPaul Brook                                  uint32_t freq)
84124859b68Sbalrog {
84224859b68Sbalrog     QEMUBH *bh;
84324859b68Sbalrog 
844b47b50faSPaul Brook     sysbus_init_irq(dev, &s->irq);
84524859b68Sbalrog     s->freq = freq;
84624859b68Sbalrog 
84724859b68Sbalrog     bh = qemu_bh_new(mv88w8618_timer_tick, s);
848e7ea81c3SDmitry Osipenko     s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
84924859b68Sbalrog }
85024859b68Sbalrog 
851a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
85219b4a424SAvi Kivity                                    unsigned size)
85324859b68Sbalrog {
85424859b68Sbalrog     mv88w8618_pit_state *s = opaque;
85524859b68Sbalrog     mv88w8618_timer_state *t;
85624859b68Sbalrog 
85724859b68Sbalrog     switch (offset) {
85824859b68Sbalrog     case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
859b47b50faSPaul Brook         t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
860b47b50faSPaul Brook         return ptimer_get_count(t->ptimer);
86124859b68Sbalrog 
86224859b68Sbalrog     default:
86324859b68Sbalrog         return 0;
86424859b68Sbalrog     }
86524859b68Sbalrog }
86624859b68Sbalrog 
867a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset,
86819b4a424SAvi Kivity                                 uint64_t value, unsigned size)
86924859b68Sbalrog {
87024859b68Sbalrog     mv88w8618_pit_state *s = opaque;
87124859b68Sbalrog     mv88w8618_timer_state *t;
87224859b68Sbalrog     int i;
87324859b68Sbalrog 
87424859b68Sbalrog     switch (offset) {
87524859b68Sbalrog     case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
876b47b50faSPaul Brook         t = &s->timer[offset >> 2];
87724859b68Sbalrog         t->limit = value;
878c88d6bdeSJan Kiszka         if (t->limit > 0) {
879b47b50faSPaul Brook             ptimer_set_limit(t->ptimer, t->limit, 1);
880c88d6bdeSJan Kiszka         } else {
881c88d6bdeSJan Kiszka             ptimer_stop(t->ptimer);
882c88d6bdeSJan Kiszka         }
88324859b68Sbalrog         break;
88424859b68Sbalrog 
88524859b68Sbalrog     case MP_PIT_CONTROL:
88624859b68Sbalrog         for (i = 0; i < 4; i++) {
887b47b50faSPaul Brook             t = &s->timer[i];
888c88d6bdeSJan Kiszka             if (value & 0xf && t->limit > 0) {
889b47b50faSPaul Brook                 ptimer_set_limit(t->ptimer, t->limit, 0);
890b47b50faSPaul Brook                 ptimer_set_freq(t->ptimer, t->freq);
891b47b50faSPaul Brook                 ptimer_run(t->ptimer, 0);
892c88d6bdeSJan Kiszka             } else {
893c88d6bdeSJan Kiszka                 ptimer_stop(t->ptimer);
89424859b68Sbalrog             }
89524859b68Sbalrog             value >>= 4;
89624859b68Sbalrog         }
89724859b68Sbalrog         break;
89824859b68Sbalrog 
89924859b68Sbalrog     case MP_BOARD_RESET:
90049fedd0dSJan Kiszka         if (value == MP_BOARD_RESET_MAGIC) {
90124859b68Sbalrog             qemu_system_reset_request();
90249fedd0dSJan Kiszka         }
90324859b68Sbalrog         break;
90424859b68Sbalrog     }
90524859b68Sbalrog }
90624859b68Sbalrog 
907d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d)
908c88d6bdeSJan Kiszka {
9094adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(d);
910c88d6bdeSJan Kiszka     int i;
911c88d6bdeSJan Kiszka 
912c88d6bdeSJan Kiszka     for (i = 0; i < 4; i++) {
913c88d6bdeSJan Kiszka         ptimer_stop(s->timer[i].ptimer);
914c88d6bdeSJan Kiszka         s->timer[i].limit = 0;
915c88d6bdeSJan Kiszka     }
916c88d6bdeSJan Kiszka }
917c88d6bdeSJan Kiszka 
91819b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = {
91919b4a424SAvi Kivity     .read = mv88w8618_pit_read,
92019b4a424SAvi Kivity     .write = mv88w8618_pit_write,
92119b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
92224859b68Sbalrog };
92324859b68Sbalrog 
924*ece71994Sxiaoqiang zhao static void mv88w8618_pit_init(Object *obj)
92524859b68Sbalrog {
926*ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
9274adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(dev);
928b47b50faSPaul Brook     int i;
92924859b68Sbalrog 
93024859b68Sbalrog     /* Letting them all run at 1 MHz is likely just a pragmatic
93124859b68Sbalrog      * simplification. */
932b47b50faSPaul Brook     for (i = 0; i < 4; i++) {
933b47b50faSPaul Brook         mv88w8618_timer_init(dev, &s->timer[i], 1000000);
934b47b50faSPaul Brook     }
93524859b68Sbalrog 
936*ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s,
93719b4a424SAvi Kivity                           "musicpal-pit", MP_PIT_SIZE);
938750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
93924859b68Sbalrog }
94024859b68Sbalrog 
941d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = {
942d5b61dddSJan Kiszka     .name = "timer",
943d5b61dddSJan Kiszka     .version_id = 1,
944d5b61dddSJan Kiszka     .minimum_version_id = 1,
945d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
946d5b61dddSJan Kiszka         VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
947d5b61dddSJan Kiszka         VMSTATE_UINT32(limit, mv88w8618_timer_state),
948d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
949d5b61dddSJan Kiszka     }
950d5b61dddSJan Kiszka };
951d5b61dddSJan Kiszka 
952d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = {
953d5b61dddSJan Kiszka     .name = "mv88w8618_pit",
954d5b61dddSJan Kiszka     .version_id = 1,
955d5b61dddSJan Kiszka     .minimum_version_id = 1,
956d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
957d5b61dddSJan Kiszka         VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
958d5b61dddSJan Kiszka                              mv88w8618_timer_vmsd, mv88w8618_timer_state),
959d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
960d5b61dddSJan Kiszka     }
961d5b61dddSJan Kiszka };
962d5b61dddSJan Kiszka 
963999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
964999e12bbSAnthony Liguori {
96539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
966999e12bbSAnthony Liguori 
96739bffca2SAnthony Liguori     dc->reset = mv88w8618_pit_reset;
96839bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pit_vmsd;
969999e12bbSAnthony Liguori }
970999e12bbSAnthony Liguori 
9718c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = {
9724adc8541SAndreas Färber     .name          = TYPE_MV88W8618_PIT,
97339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
97439bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pit_state),
975*ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_pit_init,
976999e12bbSAnthony Liguori     .class_init    = mv88w8618_pit_class_init,
977c88d6bdeSJan Kiszka };
978c88d6bdeSJan Kiszka 
97924859b68Sbalrog /* Flash config register offsets */
98024859b68Sbalrog #define MP_FLASHCFG_CFGR0    0x04
98124859b68Sbalrog 
9825952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
9835952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \
9845952b01cSAndreas Färber     OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG)
9855952b01cSAndreas Färber 
98624859b68Sbalrog typedef struct mv88w8618_flashcfg_state {
9875952b01cSAndreas Färber     /*< private >*/
9885952b01cSAndreas Färber     SysBusDevice parent_obj;
9895952b01cSAndreas Färber     /*< public >*/
9905952b01cSAndreas Färber 
99119b4a424SAvi Kivity     MemoryRegion iomem;
99224859b68Sbalrog     uint32_t cfgr0;
99324859b68Sbalrog } mv88w8618_flashcfg_state;
99424859b68Sbalrog 
99519b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque,
996a8170e5eSAvi Kivity                                         hwaddr offset,
99719b4a424SAvi Kivity                                         unsigned size)
99824859b68Sbalrog {
99924859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
100024859b68Sbalrog 
100124859b68Sbalrog     switch (offset) {
100224859b68Sbalrog     case MP_FLASHCFG_CFGR0:
100324859b68Sbalrog         return s->cfgr0;
100424859b68Sbalrog 
100524859b68Sbalrog     default:
100624859b68Sbalrog         return 0;
100724859b68Sbalrog     }
100824859b68Sbalrog }
100924859b68Sbalrog 
1010a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
101119b4a424SAvi Kivity                                      uint64_t value, unsigned size)
101224859b68Sbalrog {
101324859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
101424859b68Sbalrog 
101524859b68Sbalrog     switch (offset) {
101624859b68Sbalrog     case MP_FLASHCFG_CFGR0:
101724859b68Sbalrog         s->cfgr0 = value;
101824859b68Sbalrog         break;
101924859b68Sbalrog     }
102024859b68Sbalrog }
102124859b68Sbalrog 
102219b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = {
102319b4a424SAvi Kivity     .read = mv88w8618_flashcfg_read,
102419b4a424SAvi Kivity     .write = mv88w8618_flashcfg_write,
102519b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
102624859b68Sbalrog };
102724859b68Sbalrog 
1028*ece71994Sxiaoqiang zhao static void mv88w8618_flashcfg_init(Object *obj)
102924859b68Sbalrog {
1030*ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
10315952b01cSAndreas Färber     mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
103224859b68Sbalrog 
103324859b68Sbalrog     s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
1034*ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s,
103519b4a424SAvi Kivity                           "musicpal-flashcfg", MP_FLASHCFG_SIZE);
1036750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
103724859b68Sbalrog }
103824859b68Sbalrog 
1039d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1040d5b61dddSJan Kiszka     .name = "mv88w8618_flashcfg",
1041d5b61dddSJan Kiszka     .version_id = 1,
1042d5b61dddSJan Kiszka     .minimum_version_id = 1,
1043d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1044d5b61dddSJan Kiszka         VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1045d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1046d5b61dddSJan Kiszka     }
1047d5b61dddSJan Kiszka };
1048d5b61dddSJan Kiszka 
1049999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1050999e12bbSAnthony Liguori {
105139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1052999e12bbSAnthony Liguori 
105339bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_flashcfg_vmsd;
1054999e12bbSAnthony Liguori }
1055999e12bbSAnthony Liguori 
10568c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = {
10575952b01cSAndreas Färber     .name          = TYPE_MV88W8618_FLASHCFG,
105839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
105939bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_flashcfg_state),
1060*ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_flashcfg_init,
1061999e12bbSAnthony Liguori     .class_init    = mv88w8618_flashcfg_class_init,
1062d5b61dddSJan Kiszka };
1063d5b61dddSJan Kiszka 
1064718ec0beSmalc /* Misc register offsets */
1065718ec0beSmalc #define MP_MISC_BOARD_REVISION  0x18
106624859b68Sbalrog 
1067718ec0beSmalc #define MP_BOARD_REVISION       0x31
106824859b68Sbalrog 
1069a86f200aSPeter Maydell typedef struct {
1070a86f200aSPeter Maydell     SysBusDevice parent_obj;
1071a86f200aSPeter Maydell     MemoryRegion iomem;
1072a86f200aSPeter Maydell } MusicPalMiscState;
1073a86f200aSPeter Maydell 
1074a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc"
1075a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \
1076a86f200aSPeter Maydell      OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1077a86f200aSPeter Maydell 
1078a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
107919b4a424SAvi Kivity                                    unsigned size)
1080718ec0beSmalc {
1081718ec0beSmalc     switch (offset) {
1082718ec0beSmalc     case MP_MISC_BOARD_REVISION:
1083718ec0beSmalc         return MP_BOARD_REVISION;
1084718ec0beSmalc 
1085718ec0beSmalc     default:
1086718ec0beSmalc         return 0;
1087718ec0beSmalc     }
1088718ec0beSmalc }
1089718ec0beSmalc 
1090a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset,
109119b4a424SAvi Kivity                                 uint64_t value, unsigned size)
1092718ec0beSmalc {
1093718ec0beSmalc }
1094718ec0beSmalc 
109519b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = {
109619b4a424SAvi Kivity     .read = musicpal_misc_read,
109719b4a424SAvi Kivity     .write = musicpal_misc_write,
109819b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1099718ec0beSmalc };
1100718ec0beSmalc 
1101a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj)
1102718ec0beSmalc {
1103a86f200aSPeter Maydell     SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1104a86f200aSPeter Maydell     MusicPalMiscState *s = MUSICPAL_MISC(obj);
1105718ec0beSmalc 
110664bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
110719b4a424SAvi Kivity                           "musicpal-misc", MP_MISC_SIZE);
1108a86f200aSPeter Maydell     sysbus_init_mmio(sd, &s->iomem);
1109718ec0beSmalc }
1110718ec0beSmalc 
1111a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = {
1112a86f200aSPeter Maydell     .name = TYPE_MUSICPAL_MISC,
1113a86f200aSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
1114a86f200aSPeter Maydell     .instance_init = musicpal_misc_init,
1115a86f200aSPeter Maydell     .instance_size = sizeof(MusicPalMiscState),
1116a86f200aSPeter Maydell };
1117a86f200aSPeter Maydell 
1118718ec0beSmalc /* WLAN register offsets */
1119718ec0beSmalc #define MP_WLAN_MAGIC1          0x11c
1120718ec0beSmalc #define MP_WLAN_MAGIC2          0x124
1121718ec0beSmalc 
1122a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
112319b4a424SAvi Kivity                                     unsigned size)
1124718ec0beSmalc {
1125718ec0beSmalc     switch (offset) {
1126718ec0beSmalc     /* Workaround to allow loading the binary-only wlandrv.ko crap
1127718ec0beSmalc      * from the original Freecom firmware. */
1128718ec0beSmalc     case MP_WLAN_MAGIC1:
1129718ec0beSmalc         return ~3;
1130718ec0beSmalc     case MP_WLAN_MAGIC2:
1131718ec0beSmalc         return -1;
1132718ec0beSmalc 
1133718ec0beSmalc     default:
1134718ec0beSmalc         return 0;
1135718ec0beSmalc     }
1136718ec0beSmalc }
1137718ec0beSmalc 
1138a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
113919b4a424SAvi Kivity                                  uint64_t value, unsigned size)
1140718ec0beSmalc {
1141718ec0beSmalc }
1142718ec0beSmalc 
114319b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = {
114419b4a424SAvi Kivity     .read = mv88w8618_wlan_read,
114519b4a424SAvi Kivity     .write =mv88w8618_wlan_write,
114619b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1147718ec0beSmalc };
1148718ec0beSmalc 
114981a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev)
1150718ec0beSmalc {
115119b4a424SAvi Kivity     MemoryRegion *iomem = g_new(MemoryRegion, 1);
1152718ec0beSmalc 
115364bde0f3SPaolo Bonzini     memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
115419b4a424SAvi Kivity                           "musicpal-wlan", MP_WLAN_SIZE);
1155750ecd44SAvi Kivity     sysbus_init_mmio(dev, iomem);
115681a322d4SGerd Hoffmann     return 0;
1157718ec0beSmalc }
1158718ec0beSmalc 
1159718ec0beSmalc /* GPIO register offsets */
1160718ec0beSmalc #define MP_GPIO_OE_LO           0x008
1161718ec0beSmalc #define MP_GPIO_OUT_LO          0x00c
1162718ec0beSmalc #define MP_GPIO_IN_LO           0x010
1163708afdf3SJan Kiszka #define MP_GPIO_IER_LO          0x014
1164708afdf3SJan Kiszka #define MP_GPIO_IMR_LO          0x018
1165718ec0beSmalc #define MP_GPIO_ISR_LO          0x020
1166718ec0beSmalc #define MP_GPIO_OE_HI           0x508
1167718ec0beSmalc #define MP_GPIO_OUT_HI          0x50c
1168718ec0beSmalc #define MP_GPIO_IN_HI           0x510
1169708afdf3SJan Kiszka #define MP_GPIO_IER_HI          0x514
1170708afdf3SJan Kiszka #define MP_GPIO_IMR_HI          0x518
1171718ec0beSmalc #define MP_GPIO_ISR_HI          0x520
117224859b68Sbalrog 
117324859b68Sbalrog /* GPIO bits & masks */
117424859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS  0x00070000
117524859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT    29
117624859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT   30
117724859b68Sbalrog 
117824859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */
117924859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS    0x0007
118024859b68Sbalrog 
11817012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio"
11827012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \
11837012d4b4SAndreas Färber     OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO)
11847012d4b4SAndreas Färber 
1185343ec8e4SBenoit Canet typedef struct musicpal_gpio_state {
11867012d4b4SAndreas Färber     /*< private >*/
11877012d4b4SAndreas Färber     SysBusDevice parent_obj;
11887012d4b4SAndreas Färber     /*< public >*/
11897012d4b4SAndreas Färber 
119019b4a424SAvi Kivity     MemoryRegion iomem;
1191343ec8e4SBenoit Canet     uint32_t lcd_brightness;
1192343ec8e4SBenoit Canet     uint32_t out_state;
1193343ec8e4SBenoit Canet     uint32_t in_state;
1194708afdf3SJan Kiszka     uint32_t ier;
1195708afdf3SJan Kiszka     uint32_t imr;
1196343ec8e4SBenoit Canet     uint32_t isr;
1197343ec8e4SBenoit Canet     qemu_irq irq;
1198708afdf3SJan Kiszka     qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1199343ec8e4SBenoit Canet } musicpal_gpio_state;
1200343ec8e4SBenoit Canet 
1201343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1202343ec8e4SBenoit Canet     int i;
1203343ec8e4SBenoit Canet     uint32_t brightness;
1204343ec8e4SBenoit Canet 
1205343ec8e4SBenoit Canet     /* compute brightness ratio */
1206343ec8e4SBenoit Canet     switch (s->lcd_brightness) {
1207343ec8e4SBenoit Canet     case 0x00000007:
1208343ec8e4SBenoit Canet         brightness = 0;
1209343ec8e4SBenoit Canet         break;
1210343ec8e4SBenoit Canet 
1211343ec8e4SBenoit Canet     case 0x00020000:
1212343ec8e4SBenoit Canet         brightness = 1;
1213343ec8e4SBenoit Canet         break;
1214343ec8e4SBenoit Canet 
1215343ec8e4SBenoit Canet     case 0x00020001:
1216343ec8e4SBenoit Canet         brightness = 2;
1217343ec8e4SBenoit Canet         break;
1218343ec8e4SBenoit Canet 
1219343ec8e4SBenoit Canet     case 0x00040000:
1220343ec8e4SBenoit Canet         brightness = 3;
1221343ec8e4SBenoit Canet         break;
1222343ec8e4SBenoit Canet 
1223343ec8e4SBenoit Canet     case 0x00010006:
1224343ec8e4SBenoit Canet         brightness = 4;
1225343ec8e4SBenoit Canet         break;
1226343ec8e4SBenoit Canet 
1227343ec8e4SBenoit Canet     case 0x00020005:
1228343ec8e4SBenoit Canet         brightness = 5;
1229343ec8e4SBenoit Canet         break;
1230343ec8e4SBenoit Canet 
1231343ec8e4SBenoit Canet     case 0x00040003:
1232343ec8e4SBenoit Canet         brightness = 6;
1233343ec8e4SBenoit Canet         break;
1234343ec8e4SBenoit Canet 
1235343ec8e4SBenoit Canet     case 0x00030004:
1236343ec8e4SBenoit Canet     default:
1237343ec8e4SBenoit Canet         brightness = 7;
1238343ec8e4SBenoit Canet     }
1239343ec8e4SBenoit Canet 
1240343ec8e4SBenoit Canet     /* set lcd brightness GPIOs  */
124149fedd0dSJan Kiszka     for (i = 0; i <= 2; i++) {
1242343ec8e4SBenoit Canet         qemu_set_irq(s->out[i], (brightness >> i) & 1);
1243343ec8e4SBenoit Canet     }
124449fedd0dSJan Kiszka }
1245343ec8e4SBenoit Canet 
1246708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1247343ec8e4SBenoit Canet {
1248243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1249708afdf3SJan Kiszka     uint32_t mask = 1 << pin;
1250708afdf3SJan Kiszka     uint32_t delta = level << pin;
1251708afdf3SJan Kiszka     uint32_t old = s->in_state & mask;
1252343ec8e4SBenoit Canet 
1253708afdf3SJan Kiszka     s->in_state &= ~mask;
1254708afdf3SJan Kiszka     s->in_state |= delta;
1255708afdf3SJan Kiszka 
1256708afdf3SJan Kiszka     if ((old ^ delta) &&
1257708afdf3SJan Kiszka         ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1258708afdf3SJan Kiszka         s->isr = mask;
1259708afdf3SJan Kiszka         qemu_irq_raise(s->irq);
1260d074769cSAndrzej Zaborowski     }
1261343ec8e4SBenoit Canet }
1262343ec8e4SBenoit Canet 
1263a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
126419b4a424SAvi Kivity                                    unsigned size)
126524859b68Sbalrog {
1266243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1267343ec8e4SBenoit Canet 
126824859b68Sbalrog     switch (offset) {
126924859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1270343ec8e4SBenoit Canet         return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
127124859b68Sbalrog 
127224859b68Sbalrog     case MP_GPIO_OUT_LO:
1273343ec8e4SBenoit Canet         return s->out_state & 0xFFFF;
127424859b68Sbalrog     case MP_GPIO_OUT_HI:
1275343ec8e4SBenoit Canet         return s->out_state >> 16;
127624859b68Sbalrog 
127724859b68Sbalrog     case MP_GPIO_IN_LO:
1278343ec8e4SBenoit Canet         return s->in_state & 0xFFFF;
127924859b68Sbalrog     case MP_GPIO_IN_HI:
1280343ec8e4SBenoit Canet         return s->in_state >> 16;
128124859b68Sbalrog 
1282708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1283708afdf3SJan Kiszka         return s->ier & 0xFFFF;
1284708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1285708afdf3SJan Kiszka         return s->ier >> 16;
1286708afdf3SJan Kiszka 
1287708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1288708afdf3SJan Kiszka         return s->imr & 0xFFFF;
1289708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1290708afdf3SJan Kiszka         return s->imr >> 16;
1291708afdf3SJan Kiszka 
129224859b68Sbalrog     case MP_GPIO_ISR_LO:
1293343ec8e4SBenoit Canet         return s->isr & 0xFFFF;
129424859b68Sbalrog     case MP_GPIO_ISR_HI:
1295343ec8e4SBenoit Canet         return s->isr >> 16;
129624859b68Sbalrog 
129724859b68Sbalrog     default:
129824859b68Sbalrog         return 0;
129924859b68Sbalrog     }
130024859b68Sbalrog }
130124859b68Sbalrog 
1302a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset,
130319b4a424SAvi Kivity                                 uint64_t value, unsigned size)
130424859b68Sbalrog {
1305243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
130624859b68Sbalrog     switch (offset) {
130724859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1308343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
130924859b68Sbalrog                          (value & MP_OE_LCD_BRIGHTNESS);
1310343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
131124859b68Sbalrog         break;
131224859b68Sbalrog 
131324859b68Sbalrog     case MP_GPIO_OUT_LO:
1314343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
131524859b68Sbalrog         break;
131624859b68Sbalrog     case MP_GPIO_OUT_HI:
1317343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1318343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1319343ec8e4SBenoit Canet                             (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1320343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
1321d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1322d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
132324859b68Sbalrog         break;
132424859b68Sbalrog 
1325708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1326708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1327708afdf3SJan Kiszka         break;
1328708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1329708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF) | (value << 16);
1330708afdf3SJan Kiszka         break;
1331708afdf3SJan Kiszka 
1332708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1333708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1334708afdf3SJan Kiszka         break;
1335708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1336708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF) | (value << 16);
1337708afdf3SJan Kiszka         break;
133824859b68Sbalrog     }
133924859b68Sbalrog }
134024859b68Sbalrog 
134119b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = {
134219b4a424SAvi Kivity     .read = musicpal_gpio_read,
134319b4a424SAvi Kivity     .write = musicpal_gpio_write,
134419b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1345718ec0beSmalc };
1346718ec0beSmalc 
1347d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d)
1348718ec0beSmalc {
13497012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(d);
135030624c92SJan Kiszka 
135130624c92SJan Kiszka     s->lcd_brightness = 0;
135230624c92SJan Kiszka     s->out_state = 0;
1353343ec8e4SBenoit Canet     s->in_state = 0xffffffff;
1354708afdf3SJan Kiszka     s->ier = 0;
1355708afdf3SJan Kiszka     s->imr = 0;
1356343ec8e4SBenoit Canet     s->isr = 0;
1357343ec8e4SBenoit Canet }
1358343ec8e4SBenoit Canet 
1359*ece71994Sxiaoqiang zhao static void musicpal_gpio_init(Object *obj)
1360343ec8e4SBenoit Canet {
1361*ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
13627012d4b4SAndreas Färber     DeviceState *dev = DEVICE(sbd);
13637012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
1364718ec0beSmalc 
13657012d4b4SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
1366343ec8e4SBenoit Canet 
1367*ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s,
136819b4a424SAvi Kivity                           "musicpal-gpio", MP_GPIO_SIZE);
13697012d4b4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1370343ec8e4SBenoit Canet 
13717012d4b4SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1372708afdf3SJan Kiszka 
13737012d4b4SAndreas Färber     qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
1374718ec0beSmalc }
1375718ec0beSmalc 
1376d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = {
1377d5b61dddSJan Kiszka     .name = "musicpal_gpio",
1378d5b61dddSJan Kiszka     .version_id = 1,
1379d5b61dddSJan Kiszka     .minimum_version_id = 1,
1380d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1381d5b61dddSJan Kiszka         VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1382d5b61dddSJan Kiszka         VMSTATE_UINT32(out_state, musicpal_gpio_state),
1383d5b61dddSJan Kiszka         VMSTATE_UINT32(in_state, musicpal_gpio_state),
1384d5b61dddSJan Kiszka         VMSTATE_UINT32(ier, musicpal_gpio_state),
1385d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, musicpal_gpio_state),
1386d5b61dddSJan Kiszka         VMSTATE_UINT32(isr, musicpal_gpio_state),
1387d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1388d5b61dddSJan Kiszka     }
1389d5b61dddSJan Kiszka };
1390d5b61dddSJan Kiszka 
1391999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1392999e12bbSAnthony Liguori {
139339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1394999e12bbSAnthony Liguori 
139539bffca2SAnthony Liguori     dc->reset = musicpal_gpio_reset;
139639bffca2SAnthony Liguori     dc->vmsd = &musicpal_gpio_vmsd;
1397999e12bbSAnthony Liguori }
1398999e12bbSAnthony Liguori 
13998c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = {
14007012d4b4SAndreas Färber     .name          = TYPE_MUSICPAL_GPIO,
140139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
140239bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_gpio_state),
1403*ece71994Sxiaoqiang zhao     .instance_init = musicpal_gpio_init,
1404999e12bbSAnthony Liguori     .class_init    = musicpal_gpio_class_init,
140530624c92SJan Kiszka };
140630624c92SJan Kiszka 
140724859b68Sbalrog /* Keyboard codes & masks */
14087c6ce4baSbalrog #define KEY_RELEASED            0x80
140924859b68Sbalrog #define KEY_CODE                0x7f
141024859b68Sbalrog 
141124859b68Sbalrog #define KEYCODE_TAB             0x0f
141224859b68Sbalrog #define KEYCODE_ENTER           0x1c
141324859b68Sbalrog #define KEYCODE_F               0x21
141424859b68Sbalrog #define KEYCODE_M               0x32
141524859b68Sbalrog 
141624859b68Sbalrog #define KEYCODE_EXTENDED        0xe0
141724859b68Sbalrog #define KEYCODE_UP              0x48
141824859b68Sbalrog #define KEYCODE_DOWN            0x50
141924859b68Sbalrog #define KEYCODE_LEFT            0x4b
142024859b68Sbalrog #define KEYCODE_RIGHT           0x4d
142124859b68Sbalrog 
1422708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL       (1 << 0)
1423343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV   (1 << 1)
1424343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV       (1 << 2)
1425343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV   (1 << 3)
1426343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS    (1 << 4)
1427343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU        (1 << 5)
1428343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME      (1 << 6)
1429343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION  (1 << 7)
1430343ec8e4SBenoit Canet 
14313bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key"
14323bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \
14333bdf5327SAndreas Färber     OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY)
14343bdf5327SAndreas Färber 
1435343ec8e4SBenoit Canet typedef struct musicpal_key_state {
14363bdf5327SAndreas Färber     /*< private >*/
14373bdf5327SAndreas Färber     SysBusDevice parent_obj;
14383bdf5327SAndreas Färber     /*< public >*/
14393bdf5327SAndreas Färber 
14404f5c9479SAvi Kivity     MemoryRegion iomem;
1441343ec8e4SBenoit Canet     uint32_t kbd_extended;
1442708afdf3SJan Kiszka     uint32_t pressed_keys;
1443708afdf3SJan Kiszka     qemu_irq out[8];
1444343ec8e4SBenoit Canet } musicpal_key_state;
1445343ec8e4SBenoit Canet 
144624859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode)
144724859b68Sbalrog {
1448243cd13cSJan Kiszka     musicpal_key_state *s = opaque;
144924859b68Sbalrog     uint32_t event = 0;
1450343ec8e4SBenoit Canet     int i;
145124859b68Sbalrog 
145224859b68Sbalrog     if (keycode == KEYCODE_EXTENDED) {
1453343ec8e4SBenoit Canet         s->kbd_extended = 1;
145424859b68Sbalrog         return;
145524859b68Sbalrog     }
145624859b68Sbalrog 
145749fedd0dSJan Kiszka     if (s->kbd_extended) {
145824859b68Sbalrog         switch (keycode & KEY_CODE) {
145924859b68Sbalrog         case KEYCODE_UP:
1460343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
146124859b68Sbalrog             break;
146224859b68Sbalrog 
146324859b68Sbalrog         case KEYCODE_DOWN:
1464343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV;
146524859b68Sbalrog             break;
146624859b68Sbalrog 
146724859b68Sbalrog         case KEYCODE_LEFT:
1468343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
146924859b68Sbalrog             break;
147024859b68Sbalrog 
147124859b68Sbalrog         case KEYCODE_RIGHT:
1472343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL;
147324859b68Sbalrog             break;
147424859b68Sbalrog         }
147549fedd0dSJan Kiszka     } else {
147624859b68Sbalrog         switch (keycode & KEY_CODE) {
147724859b68Sbalrog         case KEYCODE_F:
1478343ec8e4SBenoit Canet             event = MP_KEY_BTN_FAVORITS;
147924859b68Sbalrog             break;
148024859b68Sbalrog 
148124859b68Sbalrog         case KEYCODE_TAB:
1482343ec8e4SBenoit Canet             event = MP_KEY_BTN_VOLUME;
148324859b68Sbalrog             break;
148424859b68Sbalrog 
148524859b68Sbalrog         case KEYCODE_ENTER:
1486343ec8e4SBenoit Canet             event = MP_KEY_BTN_NAVIGATION;
148724859b68Sbalrog             break;
148824859b68Sbalrog 
148924859b68Sbalrog         case KEYCODE_M:
1490343ec8e4SBenoit Canet             event = MP_KEY_BTN_MENU;
149124859b68Sbalrog             break;
149224859b68Sbalrog         }
14937c6ce4baSbalrog         /* Do not repeat already pressed buttons */
1494708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
14957c6ce4baSbalrog             event = 0;
14967c6ce4baSbalrog         }
1497708afdf3SJan Kiszka     }
149824859b68Sbalrog 
14997c6ce4baSbalrog     if (event) {
1500708afdf3SJan Kiszka         /* Raise GPIO pin first if repeating a key */
1501708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1502708afdf3SJan Kiszka             for (i = 0; i <= 7; i++) {
1503708afdf3SJan Kiszka                 if (event & (1 << i)) {
1504708afdf3SJan Kiszka                     qemu_set_irq(s->out[i], 1);
15057c6ce4baSbalrog                 }
1506708afdf3SJan Kiszka             }
1507708afdf3SJan Kiszka         }
1508708afdf3SJan Kiszka         for (i = 0; i <= 7; i++) {
1509708afdf3SJan Kiszka             if (event & (1 << i)) {
1510708afdf3SJan Kiszka                 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1511708afdf3SJan Kiszka             }
1512708afdf3SJan Kiszka         }
1513708afdf3SJan Kiszka         if (keycode & KEY_RELEASED) {
1514708afdf3SJan Kiszka             s->pressed_keys &= ~event;
1515708afdf3SJan Kiszka         } else {
1516708afdf3SJan Kiszka             s->pressed_keys |= event;
1517708afdf3SJan Kiszka         }
1518343ec8e4SBenoit Canet     }
1519343ec8e4SBenoit Canet 
1520343ec8e4SBenoit Canet     s->kbd_extended = 0;
1521343ec8e4SBenoit Canet }
1522343ec8e4SBenoit Canet 
1523*ece71994Sxiaoqiang zhao static void musicpal_key_init(Object *obj)
1524343ec8e4SBenoit Canet {
1525*ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
15263bdf5327SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15273bdf5327SAndreas Färber     musicpal_key_state *s = MUSICPAL_KEY(dev);
1528343ec8e4SBenoit Canet 
1529*ece71994Sxiaoqiang zhao     memory_region_init(&s->iomem, obj, "dummy", 0);
15303bdf5327SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1531343ec8e4SBenoit Canet 
1532343ec8e4SBenoit Canet     s->kbd_extended = 0;
1533708afdf3SJan Kiszka     s->pressed_keys = 0;
1534343ec8e4SBenoit Canet 
15353bdf5327SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1536343ec8e4SBenoit Canet 
1537343ec8e4SBenoit Canet     qemu_add_kbd_event_handler(musicpal_key_event, s);
153824859b68Sbalrog }
153924859b68Sbalrog 
1540d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = {
1541d5b61dddSJan Kiszka     .name = "musicpal_key",
1542d5b61dddSJan Kiszka     .version_id = 1,
1543d5b61dddSJan Kiszka     .minimum_version_id = 1,
1544d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1545d5b61dddSJan Kiszka         VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1546d5b61dddSJan Kiszka         VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1547d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1548d5b61dddSJan Kiszka     }
1549d5b61dddSJan Kiszka };
1550d5b61dddSJan Kiszka 
1551999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data)
1552999e12bbSAnthony Liguori {
155339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1554999e12bbSAnthony Liguori 
155539bffca2SAnthony Liguori     dc->vmsd = &musicpal_key_vmsd;
1556999e12bbSAnthony Liguori }
1557999e12bbSAnthony Liguori 
15588c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = {
15593bdf5327SAndreas Färber     .name          = TYPE_MUSICPAL_KEY,
156039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
156139bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_key_state),
1562*ece71994Sxiaoqiang zhao     .instance_init = musicpal_key_init,
1563999e12bbSAnthony Liguori     .class_init    = musicpal_key_class_init,
1564d5b61dddSJan Kiszka };
1565d5b61dddSJan Kiszka 
156624859b68Sbalrog static struct arm_boot_info musicpal_binfo = {
156724859b68Sbalrog     .loader_start = 0x0,
156824859b68Sbalrog     .board_id = 0x20e,
156924859b68Sbalrog };
157024859b68Sbalrog 
15713ef96221SMarcel Apfelbaum static void musicpal_init(MachineState *machine)
157224859b68Sbalrog {
15733ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
15743ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
15753ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
15763ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
1577f25608e9SAndreas Färber     ARMCPU *cpu;
1578b47b50faSPaul Brook     qemu_irq pic[32];
1579b47b50faSPaul Brook     DeviceState *dev;
1580d074769cSAndrzej Zaborowski     DeviceState *i2c_dev;
1581343ec8e4SBenoit Canet     DeviceState *lcd_dev;
1582343ec8e4SBenoit Canet     DeviceState *key_dev;
1583d074769cSAndrzej Zaborowski     DeviceState *wm8750_dev;
1584d074769cSAndrzej Zaborowski     SysBusDevice *s;
1585a5c82852SAndreas Färber     I2CBus *i2c;
1586b47b50faSPaul Brook     int i;
158724859b68Sbalrog     unsigned long flash_size;
1588751c6a17SGerd Hoffmann     DriveInfo *dinfo;
158919b4a424SAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
159019b4a424SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
159119b4a424SAvi Kivity     MemoryRegion *sram = g_new(MemoryRegion, 1);
159224859b68Sbalrog 
159349fedd0dSJan Kiszka     if (!cpu_model) {
159424859b68Sbalrog         cpu_model = "arm926";
159549fedd0dSJan Kiszka     }
1596f25608e9SAndreas Färber     cpu = cpu_arm_init(cpu_model);
1597f25608e9SAndreas Färber     if (!cpu) {
159824859b68Sbalrog         fprintf(stderr, "Unable to find CPU definition\n");
159924859b68Sbalrog         exit(1);
160024859b68Sbalrog     }
160124859b68Sbalrog 
160224859b68Sbalrog     /* For now we use a fixed - the original - RAM size */
1603c8623c02SDirk Müller     memory_region_allocate_system_memory(ram, NULL, "musicpal.ram",
1604c8623c02SDirk Müller                                          MP_RAM_DEFAULT_SIZE);
160519b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
160624859b68Sbalrog 
160749946538SHu Tao     memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE,
1608f8ed85acSMarkus Armbruster                            &error_fatal);
1609c5705a77SAvi Kivity     vmstate_register_ram_global(sram);
161019b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
161124859b68Sbalrog 
1612c7bd0fd9SAndreas Färber     dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
1613fcef61ecSPeter Maydell                                qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
1614b47b50faSPaul Brook     for (i = 0; i < 32; i++) {
1615067a3ddcSPaul Brook         pic[i] = qdev_get_gpio_in(dev, i);
1616b47b50faSPaul Brook     }
16174adc8541SAndreas Färber     sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1618b47b50faSPaul Brook                           pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1619b47b50faSPaul Brook                           pic[MP_TIMER4_IRQ], NULL);
162024859b68Sbalrog 
162149fedd0dSJan Kiszka     if (serial_hds[0]) {
162239186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
162339186d8aSRichard Henderson                        1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
162449fedd0dSJan Kiszka     }
162549fedd0dSJan Kiszka     if (serial_hds[1]) {
162639186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
162739186d8aSRichard Henderson                        1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
162849fedd0dSJan Kiszka     }
162924859b68Sbalrog 
163024859b68Sbalrog     /* Register flash */
1631751c6a17SGerd Hoffmann     dinfo = drive_get(IF_PFLASH, 0, 0);
1632751c6a17SGerd Hoffmann     if (dinfo) {
16334be74634SMarkus Armbruster         BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
1634fa1d36dfSMarkus Armbruster 
16354be74634SMarkus Armbruster         flash_size = blk_getlength(blk);
163624859b68Sbalrog         if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
163724859b68Sbalrog             flash_size != 32*1024*1024) {
163824859b68Sbalrog             fprintf(stderr, "Invalid flash image size\n");
163924859b68Sbalrog             exit(1);
164024859b68Sbalrog         }
164124859b68Sbalrog 
164224859b68Sbalrog         /*
164324859b68Sbalrog          * The original U-Boot accesses the flash at 0xFE000000 instead of
164424859b68Sbalrog          * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
164524859b68Sbalrog          * image is smaller than 32 MB.
164624859b68Sbalrog          */
16475f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN
16480c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1649cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
16504be74634SMarkus Armbruster                               blk, 0x10000, (flash_size + 0xffff) >> 16,
165124859b68Sbalrog                               MP_FLASH_SIZE_MAX / flash_size,
165224859b68Sbalrog                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
165301e0451aSAnthony Liguori                               0x5555, 0x2AAA, 1);
16545f9fc5adSBlue Swirl #else
16550c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1656cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
16574be74634SMarkus Armbruster                               blk, 0x10000, (flash_size + 0xffff) >> 16,
16585f9fc5adSBlue Swirl                               MP_FLASH_SIZE_MAX / flash_size,
16595f9fc5adSBlue Swirl                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
166001e0451aSAnthony Liguori                               0x5555, 0x2AAA, 0);
16615f9fc5adSBlue Swirl #endif
16625f9fc5adSBlue Swirl 
166324859b68Sbalrog     }
16645952b01cSAndreas Färber     sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
166524859b68Sbalrog 
1666b47b50faSPaul Brook     qemu_check_nic_model(&nd_table[0], "mv88w8618");
1667a77d90e6SAndreas Färber     dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
16684c91cd28SGerd Hoffmann     qdev_set_nic_properties(dev, &nd_table[0]);
1669e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
16701356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
16711356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
167224859b68Sbalrog 
1673b47b50faSPaul Brook     sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1674718ec0beSmalc 
1675a86f200aSPeter Maydell     sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
1676343ec8e4SBenoit Canet 
16777012d4b4SAndreas Färber     dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
16787012d4b4SAndreas Färber                                pic[MP_GPIO_IRQ]);
1679d04fba94SJan Kiszka     i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
1680a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
1681d074769cSAndrzej Zaborowski 
16822cca58fdSAndreas Färber     lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
16833bdf5327SAndreas Färber     key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
1684343ec8e4SBenoit Canet 
1685d074769cSAndrzej Zaborowski     /* I2C read data */
1686708afdf3SJan Kiszka     qdev_connect_gpio_out(i2c_dev, 0,
1687708afdf3SJan Kiszka                           qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1688d074769cSAndrzej Zaborowski     /* I2C data */
1689d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1690d074769cSAndrzej Zaborowski     /* I2C clock */
1691d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1692d074769cSAndrzej Zaborowski 
169349fedd0dSJan Kiszka     for (i = 0; i < 3; i++) {
1694343ec8e4SBenoit Canet         qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
169549fedd0dSJan Kiszka     }
1696708afdf3SJan Kiszka     for (i = 0; i < 4; i++) {
1697708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1698708afdf3SJan Kiszka     }
1699708afdf3SJan Kiszka     for (i = 4; i < 8; i++) {
1700708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1701708afdf3SJan Kiszka     }
170224859b68Sbalrog 
1703d074769cSAndrzej Zaborowski     wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1704d074769cSAndrzej Zaborowski     dev = qdev_create(NULL, "mv88w8618_audio");
17051356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1706d074769cSAndrzej Zaborowski     qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1707e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
1708d074769cSAndrzej Zaborowski     sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1709d074769cSAndrzej Zaborowski     sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1710d074769cSAndrzej Zaborowski 
171124859b68Sbalrog     musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
171224859b68Sbalrog     musicpal_binfo.kernel_filename = kernel_filename;
171324859b68Sbalrog     musicpal_binfo.kernel_cmdline = kernel_cmdline;
171424859b68Sbalrog     musicpal_binfo.initrd_filename = initrd_filename;
17153aaa8dfaSAndreas Färber     arm_load_kernel(cpu, &musicpal_binfo);
171624859b68Sbalrog }
171724859b68Sbalrog 
1718e264d29dSEduardo Habkost static void musicpal_machine_init(MachineClass *mc)
1719f80f9ec9SAnthony Liguori {
1720e264d29dSEduardo Habkost     mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)";
1721e264d29dSEduardo Habkost     mc->init = musicpal_init;
1722f80f9ec9SAnthony Liguori }
1723f80f9ec9SAnthony Liguori 
1724e264d29dSEduardo Habkost DEFINE_MACHINE("musicpal", musicpal_machine_init)
1725f80f9ec9SAnthony Liguori 
1726999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1727999e12bbSAnthony Liguori {
1728999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1729999e12bbSAnthony Liguori 
1730999e12bbSAnthony Liguori     sdc->init = mv88w8618_wlan_init;
1731999e12bbSAnthony Liguori }
1732999e12bbSAnthony Liguori 
17338c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = {
1734999e12bbSAnthony Liguori     .name          = "mv88w8618_wlan",
173539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
173639bffca2SAnthony Liguori     .instance_size = sizeof(SysBusDevice),
1737999e12bbSAnthony Liguori     .class_init    = mv88w8618_wlan_class_init,
1738999e12bbSAnthony Liguori };
1739999e12bbSAnthony Liguori 
174083f7d43aSAndreas Färber static void musicpal_register_types(void)
1741b47b50faSPaul Brook {
174239bffca2SAnthony Liguori     type_register_static(&mv88w8618_pic_info);
174339bffca2SAnthony Liguori     type_register_static(&mv88w8618_pit_info);
174439bffca2SAnthony Liguori     type_register_static(&mv88w8618_flashcfg_info);
174539bffca2SAnthony Liguori     type_register_static(&mv88w8618_eth_info);
174639bffca2SAnthony Liguori     type_register_static(&mv88w8618_wlan_info);
174739bffca2SAnthony Liguori     type_register_static(&musicpal_lcd_info);
174839bffca2SAnthony Liguori     type_register_static(&musicpal_gpio_info);
174939bffca2SAnthony Liguori     type_register_static(&musicpal_key_info);
1750a86f200aSPeter Maydell     type_register_static(&musicpal_misc_info);
1751b47b50faSPaul Brook }
1752b47b50faSPaul Brook 
175383f7d43aSAndreas Färber type_init(musicpal_register_types)
1754