124859b68Sbalrog /* 224859b68Sbalrog * Marvell MV88W8618 / Freecom MusicPal emulation. 324859b68Sbalrog * 424859b68Sbalrog * Copyright (c) 2008 Jan Kiszka 524859b68Sbalrog * 68e31bf38SMatthew Fernandez * This code is licensed under the GNU GPL v2. 76b620ca3SPaolo Bonzini * 86b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 96b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 1024859b68Sbalrog */ 1124859b68Sbalrog 1283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 13bd2be150SPeter Maydell #include "hw/arm/arm.h" 14bd2be150SPeter Maydell #include "hw/devices.h" 151422e32dSPaolo Bonzini #include "net/net.h" 169c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 1783c9f4caSPaolo Bonzini #include "hw/boards.h" 180d09e41aSPaolo Bonzini #include "hw/char/serial.h" 191de7afc9SPaolo Bonzini #include "qemu/timer.h" 2083c9f4caSPaolo Bonzini #include "hw/ptimer.h" 210d09e41aSPaolo Bonzini #include "hw/block/flash.h" 2228ecbaeeSPaolo Bonzini #include "ui/console.h" 230d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 24fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 25022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 2628ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 2724859b68Sbalrog 28718ec0beSmalc #define MP_MISC_BASE 0x80002000 29718ec0beSmalc #define MP_MISC_SIZE 0x00001000 30718ec0beSmalc 3124859b68Sbalrog #define MP_ETH_BASE 0x80008000 3224859b68Sbalrog #define MP_ETH_SIZE 0x00001000 3324859b68Sbalrog 34718ec0beSmalc #define MP_WLAN_BASE 0x8000C000 35718ec0beSmalc #define MP_WLAN_SIZE 0x00000800 36718ec0beSmalc 3724859b68Sbalrog #define MP_UART1_BASE 0x8000C840 3824859b68Sbalrog #define MP_UART2_BASE 0x8000C940 3924859b68Sbalrog 40718ec0beSmalc #define MP_GPIO_BASE 0x8000D000 41718ec0beSmalc #define MP_GPIO_SIZE 0x00001000 42718ec0beSmalc 4324859b68Sbalrog #define MP_FLASHCFG_BASE 0x90006000 4424859b68Sbalrog #define MP_FLASHCFG_SIZE 0x00001000 4524859b68Sbalrog 4624859b68Sbalrog #define MP_AUDIO_BASE 0x90007000 4724859b68Sbalrog 4824859b68Sbalrog #define MP_PIC_BASE 0x90008000 4924859b68Sbalrog #define MP_PIC_SIZE 0x00001000 5024859b68Sbalrog 5124859b68Sbalrog #define MP_PIT_BASE 0x90009000 5224859b68Sbalrog #define MP_PIT_SIZE 0x00001000 5324859b68Sbalrog 5424859b68Sbalrog #define MP_LCD_BASE 0x9000c000 5524859b68Sbalrog #define MP_LCD_SIZE 0x00001000 5624859b68Sbalrog 5724859b68Sbalrog #define MP_SRAM_BASE 0xC0000000 5824859b68Sbalrog #define MP_SRAM_SIZE 0x00020000 5924859b68Sbalrog 6024859b68Sbalrog #define MP_RAM_DEFAULT_SIZE 32*1024*1024 6124859b68Sbalrog #define MP_FLASH_SIZE_MAX 32*1024*1024 6224859b68Sbalrog 6324859b68Sbalrog #define MP_TIMER1_IRQ 4 64b47b50faSPaul Brook #define MP_TIMER2_IRQ 5 65b47b50faSPaul Brook #define MP_TIMER3_IRQ 6 6624859b68Sbalrog #define MP_TIMER4_IRQ 7 6724859b68Sbalrog #define MP_EHCI_IRQ 8 6824859b68Sbalrog #define MP_ETH_IRQ 9 6924859b68Sbalrog #define MP_UART1_IRQ 11 7024859b68Sbalrog #define MP_UART2_IRQ 11 7124859b68Sbalrog #define MP_GPIO_IRQ 12 7224859b68Sbalrog #define MP_RTC_IRQ 28 7324859b68Sbalrog #define MP_AUDIO_IRQ 30 7424859b68Sbalrog 7524859b68Sbalrog /* Wolfson 8750 I2C address */ 7664258229SJan Kiszka #define MP_WM_ADDR 0x1A 7724859b68Sbalrog 7824859b68Sbalrog /* Ethernet register offsets */ 7924859b68Sbalrog #define MP_ETH_SMIR 0x010 8024859b68Sbalrog #define MP_ETH_PCXR 0x408 8124859b68Sbalrog #define MP_ETH_SDCMR 0x448 8224859b68Sbalrog #define MP_ETH_ICR 0x450 8324859b68Sbalrog #define MP_ETH_IMR 0x458 8424859b68Sbalrog #define MP_ETH_FRDP0 0x480 8524859b68Sbalrog #define MP_ETH_FRDP1 0x484 8624859b68Sbalrog #define MP_ETH_FRDP2 0x488 8724859b68Sbalrog #define MP_ETH_FRDP3 0x48C 8824859b68Sbalrog #define MP_ETH_CRDP0 0x4A0 8924859b68Sbalrog #define MP_ETH_CRDP1 0x4A4 9024859b68Sbalrog #define MP_ETH_CRDP2 0x4A8 9124859b68Sbalrog #define MP_ETH_CRDP3 0x4AC 9224859b68Sbalrog #define MP_ETH_CTDP0 0x4E0 9324859b68Sbalrog #define MP_ETH_CTDP1 0x4E4 9424859b68Sbalrog 9524859b68Sbalrog /* MII PHY access */ 9624859b68Sbalrog #define MP_ETH_SMIR_DATA 0x0000FFFF 9724859b68Sbalrog #define MP_ETH_SMIR_ADDR 0x03FF0000 9824859b68Sbalrog #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ 9924859b68Sbalrog #define MP_ETH_SMIR_RDVALID (1 << 27) 10024859b68Sbalrog 10124859b68Sbalrog /* PHY registers */ 10224859b68Sbalrog #define MP_ETH_PHY1_BMSR 0x00210000 10324859b68Sbalrog #define MP_ETH_PHY1_PHYSID1 0x00410000 10424859b68Sbalrog #define MP_ETH_PHY1_PHYSID2 0x00610000 10524859b68Sbalrog 10624859b68Sbalrog #define MP_PHY_BMSR_LINK 0x0004 10724859b68Sbalrog #define MP_PHY_BMSR_AUTONEG 0x0008 10824859b68Sbalrog 10924859b68Sbalrog #define MP_PHY_88E3015 0x01410E20 11024859b68Sbalrog 11124859b68Sbalrog /* TX descriptor status */ 1122b194951SPeter Maydell #define MP_ETH_TX_OWN (1U << 31) 11324859b68Sbalrog 11424859b68Sbalrog /* RX descriptor status */ 1152b194951SPeter Maydell #define MP_ETH_RX_OWN (1U << 31) 11624859b68Sbalrog 11724859b68Sbalrog /* Interrupt cause/mask bits */ 11824859b68Sbalrog #define MP_ETH_IRQ_RX_BIT 0 11924859b68Sbalrog #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) 12024859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT 2 12124859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT 3 12224859b68Sbalrog 12324859b68Sbalrog /* Port config bits */ 12424859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ 12524859b68Sbalrog 12624859b68Sbalrog /* SDMA command bits */ 12724859b68Sbalrog #define MP_ETH_CMD_TXHI (1 << 23) 12824859b68Sbalrog #define MP_ETH_CMD_TXLO (1 << 22) 12924859b68Sbalrog 13024859b68Sbalrog typedef struct mv88w8618_tx_desc { 13124859b68Sbalrog uint32_t cmdstat; 13224859b68Sbalrog uint16_t res; 13324859b68Sbalrog uint16_t bytes; 13424859b68Sbalrog uint32_t buffer; 13524859b68Sbalrog uint32_t next; 13624859b68Sbalrog } mv88w8618_tx_desc; 13724859b68Sbalrog 13824859b68Sbalrog typedef struct mv88w8618_rx_desc { 13924859b68Sbalrog uint32_t cmdstat; 14024859b68Sbalrog uint16_t bytes; 14124859b68Sbalrog uint16_t buffer_size; 14224859b68Sbalrog uint32_t buffer; 14324859b68Sbalrog uint32_t next; 14424859b68Sbalrog } mv88w8618_rx_desc; 14524859b68Sbalrog 146a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth" 147a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \ 148a77d90e6SAndreas Färber OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH) 149a77d90e6SAndreas Färber 15024859b68Sbalrog typedef struct mv88w8618_eth_state { 151a77d90e6SAndreas Färber /*< private >*/ 152a77d90e6SAndreas Färber SysBusDevice parent_obj; 153a77d90e6SAndreas Färber /*< public >*/ 154a77d90e6SAndreas Färber 15519b4a424SAvi Kivity MemoryRegion iomem; 15624859b68Sbalrog qemu_irq irq; 15724859b68Sbalrog uint32_t smir; 15824859b68Sbalrog uint32_t icr; 15924859b68Sbalrog uint32_t imr; 160b946a153Saliguori int mmio_index; 161d5b61dddSJan Kiszka uint32_t vlan_header; 162930c8682Spbrook uint32_t tx_queue[2]; 163930c8682Spbrook uint32_t rx_queue[4]; 164930c8682Spbrook uint32_t frx_queue[4]; 165930c8682Spbrook uint32_t cur_rx[4]; 1663a94dd18SMark McLoughlin NICState *nic; 1674c91cd28SGerd Hoffmann NICConf conf; 16824859b68Sbalrog } mv88w8618_eth_state; 16924859b68Sbalrog 170930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) 171930c8682Spbrook { 172930c8682Spbrook cpu_to_le32s(&desc->cmdstat); 173930c8682Spbrook cpu_to_le16s(&desc->bytes); 174930c8682Spbrook cpu_to_le16s(&desc->buffer_size); 175930c8682Spbrook cpu_to_le32s(&desc->buffer); 176930c8682Spbrook cpu_to_le32s(&desc->next); 177e1fe50dcSStefan Weil cpu_physical_memory_write(addr, desc, sizeof(*desc)); 178930c8682Spbrook } 179930c8682Spbrook 180930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) 181930c8682Spbrook { 182e1fe50dcSStefan Weil cpu_physical_memory_read(addr, desc, sizeof(*desc)); 183930c8682Spbrook le32_to_cpus(&desc->cmdstat); 184930c8682Spbrook le16_to_cpus(&desc->bytes); 185930c8682Spbrook le16_to_cpus(&desc->buffer_size); 186930c8682Spbrook le32_to_cpus(&desc->buffer); 187930c8682Spbrook le32_to_cpus(&desc->next); 188930c8682Spbrook } 189930c8682Spbrook 1904e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) 19124859b68Sbalrog { 192cc1f0f45SJason Wang mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); 193930c8682Spbrook uint32_t desc_addr; 194930c8682Spbrook mv88w8618_rx_desc desc; 19524859b68Sbalrog int i; 19624859b68Sbalrog 19724859b68Sbalrog for (i = 0; i < 4; i++) { 198930c8682Spbrook desc_addr = s->cur_rx[i]; 19949fedd0dSJan Kiszka if (!desc_addr) { 20024859b68Sbalrog continue; 20149fedd0dSJan Kiszka } 20224859b68Sbalrog do { 203930c8682Spbrook eth_rx_desc_get(desc_addr, &desc); 204930c8682Spbrook if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { 205930c8682Spbrook cpu_physical_memory_write(desc.buffer + s->vlan_header, 20624859b68Sbalrog buf, size); 207930c8682Spbrook desc.bytes = size + s->vlan_header; 208930c8682Spbrook desc.cmdstat &= ~MP_ETH_RX_OWN; 209930c8682Spbrook s->cur_rx[i] = desc.next; 21024859b68Sbalrog 21124859b68Sbalrog s->icr |= MP_ETH_IRQ_RX; 21249fedd0dSJan Kiszka if (s->icr & s->imr) { 21324859b68Sbalrog qemu_irq_raise(s->irq); 21449fedd0dSJan Kiszka } 215930c8682Spbrook eth_rx_desc_put(desc_addr, &desc); 2164f1c942bSMark McLoughlin return size; 21724859b68Sbalrog } 218930c8682Spbrook desc_addr = desc.next; 219930c8682Spbrook } while (desc_addr != s->rx_queue[i]); 22024859b68Sbalrog } 2214f1c942bSMark McLoughlin return size; 22224859b68Sbalrog } 22324859b68Sbalrog 224930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) 225930c8682Spbrook { 226930c8682Spbrook cpu_to_le32s(&desc->cmdstat); 227930c8682Spbrook cpu_to_le16s(&desc->res); 228930c8682Spbrook cpu_to_le16s(&desc->bytes); 229930c8682Spbrook cpu_to_le32s(&desc->buffer); 230930c8682Spbrook cpu_to_le32s(&desc->next); 231e1fe50dcSStefan Weil cpu_physical_memory_write(addr, desc, sizeof(*desc)); 232930c8682Spbrook } 233930c8682Spbrook 234930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) 235930c8682Spbrook { 236e1fe50dcSStefan Weil cpu_physical_memory_read(addr, desc, sizeof(*desc)); 237930c8682Spbrook le32_to_cpus(&desc->cmdstat); 238930c8682Spbrook le16_to_cpus(&desc->res); 239930c8682Spbrook le16_to_cpus(&desc->bytes); 240930c8682Spbrook le32_to_cpus(&desc->buffer); 241930c8682Spbrook le32_to_cpus(&desc->next); 242930c8682Spbrook } 243930c8682Spbrook 24424859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index) 24524859b68Sbalrog { 246930c8682Spbrook uint32_t desc_addr = s->tx_queue[queue_index]; 247930c8682Spbrook mv88w8618_tx_desc desc; 24807b064e9SJan Kiszka uint32_t next_desc; 249930c8682Spbrook uint8_t buf[2048]; 250930c8682Spbrook int len; 251930c8682Spbrook 25224859b68Sbalrog do { 253930c8682Spbrook eth_tx_desc_get(desc_addr, &desc); 25407b064e9SJan Kiszka next_desc = desc.next; 255930c8682Spbrook if (desc.cmdstat & MP_ETH_TX_OWN) { 256930c8682Spbrook len = desc.bytes; 257930c8682Spbrook if (len < 2048) { 258930c8682Spbrook cpu_physical_memory_read(desc.buffer, buf, len); 259b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), buf, len); 26024859b68Sbalrog } 261930c8682Spbrook desc.cmdstat &= ~MP_ETH_TX_OWN; 262930c8682Spbrook s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); 263930c8682Spbrook eth_tx_desc_put(desc_addr, &desc); 264930c8682Spbrook } 26507b064e9SJan Kiszka desc_addr = next_desc; 266930c8682Spbrook } while (desc_addr != s->tx_queue[queue_index]); 26724859b68Sbalrog } 26824859b68Sbalrog 269a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset, 27019b4a424SAvi Kivity unsigned size) 27124859b68Sbalrog { 27224859b68Sbalrog mv88w8618_eth_state *s = opaque; 27324859b68Sbalrog 27424859b68Sbalrog switch (offset) { 27524859b68Sbalrog case MP_ETH_SMIR: 27624859b68Sbalrog if (s->smir & MP_ETH_SMIR_OPCODE) { 27724859b68Sbalrog switch (s->smir & MP_ETH_SMIR_ADDR) { 27824859b68Sbalrog case MP_ETH_PHY1_BMSR: 27924859b68Sbalrog return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | 28024859b68Sbalrog MP_ETH_SMIR_RDVALID; 28124859b68Sbalrog case MP_ETH_PHY1_PHYSID1: 28224859b68Sbalrog return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; 28324859b68Sbalrog case MP_ETH_PHY1_PHYSID2: 28424859b68Sbalrog return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; 28524859b68Sbalrog default: 28624859b68Sbalrog return MP_ETH_SMIR_RDVALID; 28724859b68Sbalrog } 28824859b68Sbalrog } 28924859b68Sbalrog return 0; 29024859b68Sbalrog 29124859b68Sbalrog case MP_ETH_ICR: 29224859b68Sbalrog return s->icr; 29324859b68Sbalrog 29424859b68Sbalrog case MP_ETH_IMR: 29524859b68Sbalrog return s->imr; 29624859b68Sbalrog 29724859b68Sbalrog case MP_ETH_FRDP0 ... MP_ETH_FRDP3: 298930c8682Spbrook return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; 29924859b68Sbalrog 30024859b68Sbalrog case MP_ETH_CRDP0 ... MP_ETH_CRDP3: 301930c8682Spbrook return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; 30224859b68Sbalrog 303cf143ad3SPeter Maydell case MP_ETH_CTDP0 ... MP_ETH_CTDP1: 304930c8682Spbrook return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; 30524859b68Sbalrog 30624859b68Sbalrog default: 30724859b68Sbalrog return 0; 30824859b68Sbalrog } 30924859b68Sbalrog } 31024859b68Sbalrog 311a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset, 31219b4a424SAvi Kivity uint64_t value, unsigned size) 31324859b68Sbalrog { 31424859b68Sbalrog mv88w8618_eth_state *s = opaque; 31524859b68Sbalrog 31624859b68Sbalrog switch (offset) { 31724859b68Sbalrog case MP_ETH_SMIR: 31824859b68Sbalrog s->smir = value; 31924859b68Sbalrog break; 32024859b68Sbalrog 32124859b68Sbalrog case MP_ETH_PCXR: 32224859b68Sbalrog s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; 32324859b68Sbalrog break; 32424859b68Sbalrog 32524859b68Sbalrog case MP_ETH_SDCMR: 32649fedd0dSJan Kiszka if (value & MP_ETH_CMD_TXHI) { 32724859b68Sbalrog eth_send(s, 1); 32849fedd0dSJan Kiszka } 32949fedd0dSJan Kiszka if (value & MP_ETH_CMD_TXLO) { 33024859b68Sbalrog eth_send(s, 0); 33149fedd0dSJan Kiszka } 33249fedd0dSJan Kiszka if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { 33324859b68Sbalrog qemu_irq_raise(s->irq); 33449fedd0dSJan Kiszka } 33524859b68Sbalrog break; 33624859b68Sbalrog 33724859b68Sbalrog case MP_ETH_ICR: 33824859b68Sbalrog s->icr &= value; 33924859b68Sbalrog break; 34024859b68Sbalrog 34124859b68Sbalrog case MP_ETH_IMR: 34224859b68Sbalrog s->imr = value; 34349fedd0dSJan Kiszka if (s->icr & s->imr) { 34424859b68Sbalrog qemu_irq_raise(s->irq); 34549fedd0dSJan Kiszka } 34624859b68Sbalrog break; 34724859b68Sbalrog 34824859b68Sbalrog case MP_ETH_FRDP0 ... MP_ETH_FRDP3: 349930c8682Spbrook s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; 35024859b68Sbalrog break; 35124859b68Sbalrog 35224859b68Sbalrog case MP_ETH_CRDP0 ... MP_ETH_CRDP3: 35324859b68Sbalrog s->rx_queue[(offset - MP_ETH_CRDP0)/4] = 354930c8682Spbrook s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; 35524859b68Sbalrog break; 35624859b68Sbalrog 357cf143ad3SPeter Maydell case MP_ETH_CTDP0 ... MP_ETH_CTDP1: 358930c8682Spbrook s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; 35924859b68Sbalrog break; 36024859b68Sbalrog } 36124859b68Sbalrog } 36224859b68Sbalrog 36319b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = { 36419b4a424SAvi Kivity .read = mv88w8618_eth_read, 36519b4a424SAvi Kivity .write = mv88w8618_eth_write, 36619b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 36724859b68Sbalrog }; 36824859b68Sbalrog 3694e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc) 370b946a153Saliguori { 371cc1f0f45SJason Wang mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); 372b946a153Saliguori 3733a94dd18SMark McLoughlin s->nic = NULL; 374b946a153Saliguori } 375b946a153Saliguori 3763a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = { 3772be64a68SLaszlo Ersek .type = NET_CLIENT_OPTIONS_KIND_NIC, 3783a94dd18SMark McLoughlin .size = sizeof(NICState), 3793a94dd18SMark McLoughlin .receive = eth_receive, 3803a94dd18SMark McLoughlin .cleanup = eth_cleanup, 3813a94dd18SMark McLoughlin }; 3823a94dd18SMark McLoughlin 383a77d90e6SAndreas Färber static int mv88w8618_eth_init(SysBusDevice *sbd) 38424859b68Sbalrog { 385a77d90e6SAndreas Färber DeviceState *dev = DEVICE(sbd); 386a77d90e6SAndreas Färber mv88w8618_eth_state *s = MV88W8618_ETH(dev); 38724859b68Sbalrog 388a77d90e6SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3893a94dd18SMark McLoughlin s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, 390a77d90e6SAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 39164bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_eth_ops, s, 39264bde0f3SPaolo Bonzini "mv88w8618-eth", MP_ETH_SIZE); 393a77d90e6SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 39481a322d4SGerd Hoffmann return 0; 39524859b68Sbalrog } 39624859b68Sbalrog 397d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = { 398d5b61dddSJan Kiszka .name = "mv88w8618_eth", 399d5b61dddSJan Kiszka .version_id = 1, 400d5b61dddSJan Kiszka .minimum_version_id = 1, 401d5b61dddSJan Kiszka .fields = (VMStateField[]) { 402d5b61dddSJan Kiszka VMSTATE_UINT32(smir, mv88w8618_eth_state), 403d5b61dddSJan Kiszka VMSTATE_UINT32(icr, mv88w8618_eth_state), 404d5b61dddSJan Kiszka VMSTATE_UINT32(imr, mv88w8618_eth_state), 405d5b61dddSJan Kiszka VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), 406d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), 407d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), 408d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), 409d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), 410d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 411d5b61dddSJan Kiszka } 412d5b61dddSJan Kiszka }; 413d5b61dddSJan Kiszka 414999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = { 4154c91cd28SGerd Hoffmann DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), 4164c91cd28SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 417999e12bbSAnthony Liguori }; 418999e12bbSAnthony Liguori 419999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data) 420999e12bbSAnthony Liguori { 42139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 422999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 423999e12bbSAnthony Liguori 424999e12bbSAnthony Liguori k->init = mv88w8618_eth_init; 42539bffca2SAnthony Liguori dc->vmsd = &mv88w8618_eth_vmsd; 42639bffca2SAnthony Liguori dc->props = mv88w8618_eth_properties; 427999e12bbSAnthony Liguori } 428999e12bbSAnthony Liguori 4298c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = { 430a77d90e6SAndreas Färber .name = TYPE_MV88W8618_ETH, 43139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 43239bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_eth_state), 433999e12bbSAnthony Liguori .class_init = mv88w8618_eth_class_init, 434d5b61dddSJan Kiszka }; 435d5b61dddSJan Kiszka 43624859b68Sbalrog /* LCD register offsets */ 43724859b68Sbalrog #define MP_LCD_IRQCTRL 0x180 43824859b68Sbalrog #define MP_LCD_IRQSTAT 0x184 43924859b68Sbalrog #define MP_LCD_SPICTRL 0x1ac 44024859b68Sbalrog #define MP_LCD_INST 0x1bc 44124859b68Sbalrog #define MP_LCD_DATA 0x1c0 44224859b68Sbalrog 44324859b68Sbalrog /* Mode magics */ 44424859b68Sbalrog #define MP_LCD_SPI_DATA 0x00100011 44524859b68Sbalrog #define MP_LCD_SPI_CMD 0x00104011 44624859b68Sbalrog #define MP_LCD_SPI_INVALID 0x00000000 44724859b68Sbalrog 44824859b68Sbalrog /* Commmands */ 44924859b68Sbalrog #define MP_LCD_INST_SETPAGE0 0xB0 45024859b68Sbalrog /* ... */ 45124859b68Sbalrog #define MP_LCD_INST_SETPAGE7 0xB7 45224859b68Sbalrog 45324859b68Sbalrog #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ 45424859b68Sbalrog 4552cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd" 4562cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \ 4572cca58fdSAndreas Färber OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD) 4582cca58fdSAndreas Färber 45924859b68Sbalrog typedef struct musicpal_lcd_state { 4602cca58fdSAndreas Färber /*< private >*/ 4612cca58fdSAndreas Färber SysBusDevice parent_obj; 4622cca58fdSAndreas Färber /*< public >*/ 4632cca58fdSAndreas Färber 46419b4a424SAvi Kivity MemoryRegion iomem; 465343ec8e4SBenoit Canet uint32_t brightness; 46624859b68Sbalrog uint32_t mode; 46724859b68Sbalrog uint32_t irqctrl; 468d5b61dddSJan Kiszka uint32_t page; 469d5b61dddSJan Kiszka uint32_t page_off; 470c78f7137SGerd Hoffmann QemuConsole *con; 47124859b68Sbalrog uint8_t video_ram[128*64/8]; 47224859b68Sbalrog } musicpal_lcd_state; 47324859b68Sbalrog 474343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) 47524859b68Sbalrog { 476343ec8e4SBenoit Canet switch (s->brightness) { 477343ec8e4SBenoit Canet case 7: 47824859b68Sbalrog return col; 479343ec8e4SBenoit Canet case 0: 480343ec8e4SBenoit Canet return 0; 481343ec8e4SBenoit Canet default: 482343ec8e4SBenoit Canet return (col * s->brightness) / 7; 48324859b68Sbalrog } 48424859b68Sbalrog } 48524859b68Sbalrog 4860266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \ 4870266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \ 4880266f2c7Sbalrog (musicpal_lcd_state *s, int x, int y, type col) \ 4890266f2c7Sbalrog { \ 4900266f2c7Sbalrog int dx, dy; \ 491c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); \ 492c78f7137SGerd Hoffmann type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ 4930266f2c7Sbalrog \ 4940266f2c7Sbalrog for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ 4950266f2c7Sbalrog for (dx = 0; dx < 3; dx++, pixel++) \ 4960266f2c7Sbalrog *pixel = col; \ 4970266f2c7Sbalrog } 4980266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t) 4990266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t) 5000266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t) 50124859b68Sbalrog 50224859b68Sbalrog static void lcd_refresh(void *opaque) 50324859b68Sbalrog { 50424859b68Sbalrog musicpal_lcd_state *s = opaque; 505c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 5060266f2c7Sbalrog int x, y, col; 50724859b68Sbalrog 508c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 5090266f2c7Sbalrog case 0: 5100266f2c7Sbalrog return; 5110266f2c7Sbalrog #define LCD_REFRESH(depth, func) \ 5120266f2c7Sbalrog case depth: \ 513343ec8e4SBenoit Canet col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ 514343ec8e4SBenoit Canet scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ 515343ec8e4SBenoit Canet scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ 51649fedd0dSJan Kiszka for (x = 0; x < 128; x++) { \ 51749fedd0dSJan Kiszka for (y = 0; y < 64; y++) { \ 51849fedd0dSJan Kiszka if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ 5190266f2c7Sbalrog glue(set_lcd_pixel, depth)(s, x, y, col); \ 52049fedd0dSJan Kiszka } else { \ 5210266f2c7Sbalrog glue(set_lcd_pixel, depth)(s, x, y, 0); \ 52249fedd0dSJan Kiszka } \ 52349fedd0dSJan Kiszka } \ 52449fedd0dSJan Kiszka } \ 5250266f2c7Sbalrog break; 5260266f2c7Sbalrog LCD_REFRESH(8, rgb_to_pixel8) 5270266f2c7Sbalrog LCD_REFRESH(16, rgb_to_pixel16) 528c78f7137SGerd Hoffmann LCD_REFRESH(32, (is_surface_bgr(surface) ? 529bf9b48afSaliguori rgb_to_pixel32bgr : rgb_to_pixel32)) 5300266f2c7Sbalrog default: 5312ac71179SPaul Brook hw_error("unsupported colour depth %i\n", 532c78f7137SGerd Hoffmann surface_bits_per_pixel(surface)); 5330266f2c7Sbalrog } 53424859b68Sbalrog 535c78f7137SGerd Hoffmann dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); 53624859b68Sbalrog } 53724859b68Sbalrog 538167bc3d2Sbalrog static void lcd_invalidate(void *opaque) 539167bc3d2Sbalrog { 540167bc3d2Sbalrog } 541167bc3d2Sbalrog 5422c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level) 543343ec8e4SBenoit Canet { 544243cd13cSJan Kiszka musicpal_lcd_state *s = opaque; 545343ec8e4SBenoit Canet s->brightness &= ~(1 << irq); 546343ec8e4SBenoit Canet s->brightness |= level << irq; 547343ec8e4SBenoit Canet } 548343ec8e4SBenoit Canet 549a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset, 55019b4a424SAvi Kivity unsigned size) 55124859b68Sbalrog { 55224859b68Sbalrog musicpal_lcd_state *s = opaque; 55324859b68Sbalrog 55424859b68Sbalrog switch (offset) { 55524859b68Sbalrog case MP_LCD_IRQCTRL: 55624859b68Sbalrog return s->irqctrl; 55724859b68Sbalrog 55824859b68Sbalrog default: 55924859b68Sbalrog return 0; 56024859b68Sbalrog } 56124859b68Sbalrog } 56224859b68Sbalrog 563a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset, 56419b4a424SAvi Kivity uint64_t value, unsigned size) 56524859b68Sbalrog { 56624859b68Sbalrog musicpal_lcd_state *s = opaque; 56724859b68Sbalrog 56824859b68Sbalrog switch (offset) { 56924859b68Sbalrog case MP_LCD_IRQCTRL: 57024859b68Sbalrog s->irqctrl = value; 57124859b68Sbalrog break; 57224859b68Sbalrog 57324859b68Sbalrog case MP_LCD_SPICTRL: 57449fedd0dSJan Kiszka if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { 57524859b68Sbalrog s->mode = value; 57649fedd0dSJan Kiszka } else { 57724859b68Sbalrog s->mode = MP_LCD_SPI_INVALID; 57849fedd0dSJan Kiszka } 57924859b68Sbalrog break; 58024859b68Sbalrog 58124859b68Sbalrog case MP_LCD_INST: 58224859b68Sbalrog if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { 58324859b68Sbalrog s->page = value - MP_LCD_INST_SETPAGE0; 58424859b68Sbalrog s->page_off = 0; 58524859b68Sbalrog } 58624859b68Sbalrog break; 58724859b68Sbalrog 58824859b68Sbalrog case MP_LCD_DATA: 58924859b68Sbalrog if (s->mode == MP_LCD_SPI_CMD) { 59024859b68Sbalrog if (value >= MP_LCD_INST_SETPAGE0 && 59124859b68Sbalrog value <= MP_LCD_INST_SETPAGE7) { 59224859b68Sbalrog s->page = value - MP_LCD_INST_SETPAGE0; 59324859b68Sbalrog s->page_off = 0; 59424859b68Sbalrog } 59524859b68Sbalrog } else if (s->mode == MP_LCD_SPI_DATA) { 59624859b68Sbalrog s->video_ram[s->page*128 + s->page_off] = value; 59724859b68Sbalrog s->page_off = (s->page_off + 1) & 127; 59824859b68Sbalrog } 59924859b68Sbalrog break; 60024859b68Sbalrog } 60124859b68Sbalrog } 60224859b68Sbalrog 60319b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = { 60419b4a424SAvi Kivity .read = musicpal_lcd_read, 60519b4a424SAvi Kivity .write = musicpal_lcd_write, 60619b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 60724859b68Sbalrog }; 60824859b68Sbalrog 609380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = { 610380cd056SGerd Hoffmann .invalidate = lcd_invalidate, 611380cd056SGerd Hoffmann .gfx_update = lcd_refresh, 612380cd056SGerd Hoffmann }; 613380cd056SGerd Hoffmann 6142cca58fdSAndreas Färber static int musicpal_lcd_init(SysBusDevice *sbd) 61524859b68Sbalrog { 6162cca58fdSAndreas Färber DeviceState *dev = DEVICE(sbd); 6172cca58fdSAndreas Färber musicpal_lcd_state *s = MUSICPAL_LCD(dev); 61824859b68Sbalrog 619343ec8e4SBenoit Canet s->brightness = 7; 620343ec8e4SBenoit Canet 62164bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_lcd_ops, s, 62219b4a424SAvi Kivity "musicpal-lcd", MP_LCD_SIZE); 6232cca58fdSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 62424859b68Sbalrog 6255643706aSGerd Hoffmann s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s); 626c78f7137SGerd Hoffmann qemu_console_resize(s->con, 128*3, 64*3); 627343ec8e4SBenoit Canet 6282cca58fdSAndreas Färber qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3); 62981a322d4SGerd Hoffmann 63081a322d4SGerd Hoffmann return 0; 63124859b68Sbalrog } 63224859b68Sbalrog 633d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = { 634d5b61dddSJan Kiszka .name = "musicpal_lcd", 635d5b61dddSJan Kiszka .version_id = 1, 636d5b61dddSJan Kiszka .minimum_version_id = 1, 637d5b61dddSJan Kiszka .fields = (VMStateField[]) { 638d5b61dddSJan Kiszka VMSTATE_UINT32(brightness, musicpal_lcd_state), 639d5b61dddSJan Kiszka VMSTATE_UINT32(mode, musicpal_lcd_state), 640d5b61dddSJan Kiszka VMSTATE_UINT32(irqctrl, musicpal_lcd_state), 641d5b61dddSJan Kiszka VMSTATE_UINT32(page, musicpal_lcd_state), 642d5b61dddSJan Kiszka VMSTATE_UINT32(page_off, musicpal_lcd_state), 643d5b61dddSJan Kiszka VMSTATE_BUFFER(video_ram, musicpal_lcd_state), 644d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 645d5b61dddSJan Kiszka } 646d5b61dddSJan Kiszka }; 647d5b61dddSJan Kiszka 648999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data) 649999e12bbSAnthony Liguori { 65039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 651999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 652999e12bbSAnthony Liguori 653999e12bbSAnthony Liguori k->init = musicpal_lcd_init; 65439bffca2SAnthony Liguori dc->vmsd = &musicpal_lcd_vmsd; 655999e12bbSAnthony Liguori } 656999e12bbSAnthony Liguori 6578c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = { 6582cca58fdSAndreas Färber .name = TYPE_MUSICPAL_LCD, 65939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 66039bffca2SAnthony Liguori .instance_size = sizeof(musicpal_lcd_state), 661999e12bbSAnthony Liguori .class_init = musicpal_lcd_class_init, 662d5b61dddSJan Kiszka }; 663d5b61dddSJan Kiszka 66424859b68Sbalrog /* PIC register offsets */ 66524859b68Sbalrog #define MP_PIC_STATUS 0x00 66624859b68Sbalrog #define MP_PIC_ENABLE_SET 0x08 66724859b68Sbalrog #define MP_PIC_ENABLE_CLR 0x0C 66824859b68Sbalrog 669c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic" 670c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \ 671c7bd0fd9SAndreas Färber OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC) 672c7bd0fd9SAndreas Färber 673c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state { 674c7bd0fd9SAndreas Färber /*< private >*/ 675c7bd0fd9SAndreas Färber SysBusDevice parent_obj; 676c7bd0fd9SAndreas Färber /*< public >*/ 677c7bd0fd9SAndreas Färber 67819b4a424SAvi Kivity MemoryRegion iomem; 67924859b68Sbalrog uint32_t level; 68024859b68Sbalrog uint32_t enabled; 68124859b68Sbalrog qemu_irq parent_irq; 68224859b68Sbalrog } mv88w8618_pic_state; 68324859b68Sbalrog 68424859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s) 68524859b68Sbalrog { 68624859b68Sbalrog qemu_set_irq(s->parent_irq, (s->level & s->enabled)); 68724859b68Sbalrog } 68824859b68Sbalrog 68924859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) 69024859b68Sbalrog { 69124859b68Sbalrog mv88w8618_pic_state *s = opaque; 69224859b68Sbalrog 69349fedd0dSJan Kiszka if (level) { 69424859b68Sbalrog s->level |= 1 << irq; 69549fedd0dSJan Kiszka } else { 69624859b68Sbalrog s->level &= ~(1 << irq); 69749fedd0dSJan Kiszka } 69824859b68Sbalrog mv88w8618_pic_update(s); 69924859b68Sbalrog } 70024859b68Sbalrog 701a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset, 70219b4a424SAvi Kivity unsigned size) 70324859b68Sbalrog { 70424859b68Sbalrog mv88w8618_pic_state *s = opaque; 70524859b68Sbalrog 70624859b68Sbalrog switch (offset) { 70724859b68Sbalrog case MP_PIC_STATUS: 70824859b68Sbalrog return s->level & s->enabled; 70924859b68Sbalrog 71024859b68Sbalrog default: 71124859b68Sbalrog return 0; 71224859b68Sbalrog } 71324859b68Sbalrog } 71424859b68Sbalrog 715a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset, 71619b4a424SAvi Kivity uint64_t value, unsigned size) 71724859b68Sbalrog { 71824859b68Sbalrog mv88w8618_pic_state *s = opaque; 71924859b68Sbalrog 72024859b68Sbalrog switch (offset) { 72124859b68Sbalrog case MP_PIC_ENABLE_SET: 72224859b68Sbalrog s->enabled |= value; 72324859b68Sbalrog break; 72424859b68Sbalrog 72524859b68Sbalrog case MP_PIC_ENABLE_CLR: 72624859b68Sbalrog s->enabled &= ~value; 72724859b68Sbalrog s->level &= ~value; 72824859b68Sbalrog break; 72924859b68Sbalrog } 73024859b68Sbalrog mv88w8618_pic_update(s); 73124859b68Sbalrog } 73224859b68Sbalrog 733d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d) 73424859b68Sbalrog { 735c7bd0fd9SAndreas Färber mv88w8618_pic_state *s = MV88W8618_PIC(d); 73624859b68Sbalrog 73724859b68Sbalrog s->level = 0; 73824859b68Sbalrog s->enabled = 0; 73924859b68Sbalrog } 74024859b68Sbalrog 74119b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = { 74219b4a424SAvi Kivity .read = mv88w8618_pic_read, 74319b4a424SAvi Kivity .write = mv88w8618_pic_write, 74419b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 74524859b68Sbalrog }; 74624859b68Sbalrog 74781a322d4SGerd Hoffmann static int mv88w8618_pic_init(SysBusDevice *dev) 74824859b68Sbalrog { 749c7bd0fd9SAndreas Färber mv88w8618_pic_state *s = MV88W8618_PIC(dev); 75024859b68Sbalrog 751c7bd0fd9SAndreas Färber qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32); 752b47b50faSPaul Brook sysbus_init_irq(dev, &s->parent_irq); 75364bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pic_ops, s, 75419b4a424SAvi Kivity "musicpal-pic", MP_PIC_SIZE); 755750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 75681a322d4SGerd Hoffmann return 0; 75724859b68Sbalrog } 75824859b68Sbalrog 759d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = { 760d5b61dddSJan Kiszka .name = "mv88w8618_pic", 761d5b61dddSJan Kiszka .version_id = 1, 762d5b61dddSJan Kiszka .minimum_version_id = 1, 763d5b61dddSJan Kiszka .fields = (VMStateField[]) { 764d5b61dddSJan Kiszka VMSTATE_UINT32(level, mv88w8618_pic_state), 765d5b61dddSJan Kiszka VMSTATE_UINT32(enabled, mv88w8618_pic_state), 766d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 767d5b61dddSJan Kiszka } 768d5b61dddSJan Kiszka }; 769d5b61dddSJan Kiszka 770999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data) 771999e12bbSAnthony Liguori { 77239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 773999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 774999e12bbSAnthony Liguori 775999e12bbSAnthony Liguori k->init = mv88w8618_pic_init; 77639bffca2SAnthony Liguori dc->reset = mv88w8618_pic_reset; 77739bffca2SAnthony Liguori dc->vmsd = &mv88w8618_pic_vmsd; 778999e12bbSAnthony Liguori } 779999e12bbSAnthony Liguori 7808c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = { 781c7bd0fd9SAndreas Färber .name = TYPE_MV88W8618_PIC, 78239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 78339bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_pic_state), 784999e12bbSAnthony Liguori .class_init = mv88w8618_pic_class_init, 785d5b61dddSJan Kiszka }; 786d5b61dddSJan Kiszka 78724859b68Sbalrog /* PIT register offsets */ 78824859b68Sbalrog #define MP_PIT_TIMER1_LENGTH 0x00 78924859b68Sbalrog /* ... */ 79024859b68Sbalrog #define MP_PIT_TIMER4_LENGTH 0x0C 79124859b68Sbalrog #define MP_PIT_CONTROL 0x10 79224859b68Sbalrog #define MP_PIT_TIMER1_VALUE 0x14 79324859b68Sbalrog /* ... */ 79424859b68Sbalrog #define MP_PIT_TIMER4_VALUE 0x20 79524859b68Sbalrog #define MP_BOARD_RESET 0x34 79624859b68Sbalrog 79724859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */ 79824859b68Sbalrog #define MP_BOARD_RESET_MAGIC 0x10000 79924859b68Sbalrog 80024859b68Sbalrog typedef struct mv88w8618_timer_state { 801b47b50faSPaul Brook ptimer_state *ptimer; 80224859b68Sbalrog uint32_t limit; 80324859b68Sbalrog int freq; 80424859b68Sbalrog qemu_irq irq; 80524859b68Sbalrog } mv88w8618_timer_state; 80624859b68Sbalrog 8074adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit" 8084adc8541SAndreas Färber #define MV88W8618_PIT(obj) \ 8094adc8541SAndreas Färber OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT) 8104adc8541SAndreas Färber 81124859b68Sbalrog typedef struct mv88w8618_pit_state { 8124adc8541SAndreas Färber /*< private >*/ 8134adc8541SAndreas Färber SysBusDevice parent_obj; 8144adc8541SAndreas Färber /*< public >*/ 8154adc8541SAndreas Färber 81619b4a424SAvi Kivity MemoryRegion iomem; 817b47b50faSPaul Brook mv88w8618_timer_state timer[4]; 81824859b68Sbalrog } mv88w8618_pit_state; 81924859b68Sbalrog 82024859b68Sbalrog static void mv88w8618_timer_tick(void *opaque) 82124859b68Sbalrog { 82224859b68Sbalrog mv88w8618_timer_state *s = opaque; 82324859b68Sbalrog 82424859b68Sbalrog qemu_irq_raise(s->irq); 82524859b68Sbalrog } 82624859b68Sbalrog 827b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, 828b47b50faSPaul Brook uint32_t freq) 82924859b68Sbalrog { 83024859b68Sbalrog QEMUBH *bh; 83124859b68Sbalrog 832b47b50faSPaul Brook sysbus_init_irq(dev, &s->irq); 83324859b68Sbalrog s->freq = freq; 83424859b68Sbalrog 83524859b68Sbalrog bh = qemu_bh_new(mv88w8618_timer_tick, s); 836b47b50faSPaul Brook s->ptimer = ptimer_init(bh); 83724859b68Sbalrog } 83824859b68Sbalrog 839a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, 84019b4a424SAvi Kivity unsigned size) 84124859b68Sbalrog { 84224859b68Sbalrog mv88w8618_pit_state *s = opaque; 84324859b68Sbalrog mv88w8618_timer_state *t; 84424859b68Sbalrog 84524859b68Sbalrog switch (offset) { 84624859b68Sbalrog case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: 847b47b50faSPaul Brook t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; 848b47b50faSPaul Brook return ptimer_get_count(t->ptimer); 84924859b68Sbalrog 85024859b68Sbalrog default: 85124859b68Sbalrog return 0; 85224859b68Sbalrog } 85324859b68Sbalrog } 85424859b68Sbalrog 855a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset, 85619b4a424SAvi Kivity uint64_t value, unsigned size) 85724859b68Sbalrog { 85824859b68Sbalrog mv88w8618_pit_state *s = opaque; 85924859b68Sbalrog mv88w8618_timer_state *t; 86024859b68Sbalrog int i; 86124859b68Sbalrog 86224859b68Sbalrog switch (offset) { 86324859b68Sbalrog case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: 864b47b50faSPaul Brook t = &s->timer[offset >> 2]; 86524859b68Sbalrog t->limit = value; 866c88d6bdeSJan Kiszka if (t->limit > 0) { 867b47b50faSPaul Brook ptimer_set_limit(t->ptimer, t->limit, 1); 868c88d6bdeSJan Kiszka } else { 869c88d6bdeSJan Kiszka ptimer_stop(t->ptimer); 870c88d6bdeSJan Kiszka } 87124859b68Sbalrog break; 87224859b68Sbalrog 87324859b68Sbalrog case MP_PIT_CONTROL: 87424859b68Sbalrog for (i = 0; i < 4; i++) { 875b47b50faSPaul Brook t = &s->timer[i]; 876c88d6bdeSJan Kiszka if (value & 0xf && t->limit > 0) { 877b47b50faSPaul Brook ptimer_set_limit(t->ptimer, t->limit, 0); 878b47b50faSPaul Brook ptimer_set_freq(t->ptimer, t->freq); 879b47b50faSPaul Brook ptimer_run(t->ptimer, 0); 880c88d6bdeSJan Kiszka } else { 881c88d6bdeSJan Kiszka ptimer_stop(t->ptimer); 88224859b68Sbalrog } 88324859b68Sbalrog value >>= 4; 88424859b68Sbalrog } 88524859b68Sbalrog break; 88624859b68Sbalrog 88724859b68Sbalrog case MP_BOARD_RESET: 88849fedd0dSJan Kiszka if (value == MP_BOARD_RESET_MAGIC) { 88924859b68Sbalrog qemu_system_reset_request(); 89049fedd0dSJan Kiszka } 89124859b68Sbalrog break; 89224859b68Sbalrog } 89324859b68Sbalrog } 89424859b68Sbalrog 895d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d) 896c88d6bdeSJan Kiszka { 8974adc8541SAndreas Färber mv88w8618_pit_state *s = MV88W8618_PIT(d); 898c88d6bdeSJan Kiszka int i; 899c88d6bdeSJan Kiszka 900c88d6bdeSJan Kiszka for (i = 0; i < 4; i++) { 901c88d6bdeSJan Kiszka ptimer_stop(s->timer[i].ptimer); 902c88d6bdeSJan Kiszka s->timer[i].limit = 0; 903c88d6bdeSJan Kiszka } 904c88d6bdeSJan Kiszka } 905c88d6bdeSJan Kiszka 90619b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = { 90719b4a424SAvi Kivity .read = mv88w8618_pit_read, 90819b4a424SAvi Kivity .write = mv88w8618_pit_write, 90919b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 91024859b68Sbalrog }; 91124859b68Sbalrog 91281a322d4SGerd Hoffmann static int mv88w8618_pit_init(SysBusDevice *dev) 91324859b68Sbalrog { 9144adc8541SAndreas Färber mv88w8618_pit_state *s = MV88W8618_PIT(dev); 915b47b50faSPaul Brook int i; 91624859b68Sbalrog 91724859b68Sbalrog /* Letting them all run at 1 MHz is likely just a pragmatic 91824859b68Sbalrog * simplification. */ 919b47b50faSPaul Brook for (i = 0; i < 4; i++) { 920b47b50faSPaul Brook mv88w8618_timer_init(dev, &s->timer[i], 1000000); 921b47b50faSPaul Brook } 92224859b68Sbalrog 92364bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pit_ops, s, 92419b4a424SAvi Kivity "musicpal-pit", MP_PIT_SIZE); 925750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 92681a322d4SGerd Hoffmann return 0; 92724859b68Sbalrog } 92824859b68Sbalrog 929d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = { 930d5b61dddSJan Kiszka .name = "timer", 931d5b61dddSJan Kiszka .version_id = 1, 932d5b61dddSJan Kiszka .minimum_version_id = 1, 933d5b61dddSJan Kiszka .fields = (VMStateField[]) { 934d5b61dddSJan Kiszka VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), 935d5b61dddSJan Kiszka VMSTATE_UINT32(limit, mv88w8618_timer_state), 936d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 937d5b61dddSJan Kiszka } 938d5b61dddSJan Kiszka }; 939d5b61dddSJan Kiszka 940d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = { 941d5b61dddSJan Kiszka .name = "mv88w8618_pit", 942d5b61dddSJan Kiszka .version_id = 1, 943d5b61dddSJan Kiszka .minimum_version_id = 1, 944d5b61dddSJan Kiszka .fields = (VMStateField[]) { 945d5b61dddSJan Kiszka VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, 946d5b61dddSJan Kiszka mv88w8618_timer_vmsd, mv88w8618_timer_state), 947d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 948d5b61dddSJan Kiszka } 949d5b61dddSJan Kiszka }; 950d5b61dddSJan Kiszka 951999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data) 952999e12bbSAnthony Liguori { 95339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 954999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 955999e12bbSAnthony Liguori 956999e12bbSAnthony Liguori k->init = mv88w8618_pit_init; 95739bffca2SAnthony Liguori dc->reset = mv88w8618_pit_reset; 95839bffca2SAnthony Liguori dc->vmsd = &mv88w8618_pit_vmsd; 959999e12bbSAnthony Liguori } 960999e12bbSAnthony Liguori 9618c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = { 9624adc8541SAndreas Färber .name = TYPE_MV88W8618_PIT, 96339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 96439bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_pit_state), 965999e12bbSAnthony Liguori .class_init = mv88w8618_pit_class_init, 966c88d6bdeSJan Kiszka }; 967c88d6bdeSJan Kiszka 96824859b68Sbalrog /* Flash config register offsets */ 96924859b68Sbalrog #define MP_FLASHCFG_CFGR0 0x04 97024859b68Sbalrog 9715952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg" 9725952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \ 9735952b01cSAndreas Färber OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG) 9745952b01cSAndreas Färber 97524859b68Sbalrog typedef struct mv88w8618_flashcfg_state { 9765952b01cSAndreas Färber /*< private >*/ 9775952b01cSAndreas Färber SysBusDevice parent_obj; 9785952b01cSAndreas Färber /*< public >*/ 9795952b01cSAndreas Färber 98019b4a424SAvi Kivity MemoryRegion iomem; 98124859b68Sbalrog uint32_t cfgr0; 98224859b68Sbalrog } mv88w8618_flashcfg_state; 98324859b68Sbalrog 98419b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque, 985a8170e5eSAvi Kivity hwaddr offset, 98619b4a424SAvi Kivity unsigned size) 98724859b68Sbalrog { 98824859b68Sbalrog mv88w8618_flashcfg_state *s = opaque; 98924859b68Sbalrog 99024859b68Sbalrog switch (offset) { 99124859b68Sbalrog case MP_FLASHCFG_CFGR0: 99224859b68Sbalrog return s->cfgr0; 99324859b68Sbalrog 99424859b68Sbalrog default: 99524859b68Sbalrog return 0; 99624859b68Sbalrog } 99724859b68Sbalrog } 99824859b68Sbalrog 999a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset, 100019b4a424SAvi Kivity uint64_t value, unsigned size) 100124859b68Sbalrog { 100224859b68Sbalrog mv88w8618_flashcfg_state *s = opaque; 100324859b68Sbalrog 100424859b68Sbalrog switch (offset) { 100524859b68Sbalrog case MP_FLASHCFG_CFGR0: 100624859b68Sbalrog s->cfgr0 = value; 100724859b68Sbalrog break; 100824859b68Sbalrog } 100924859b68Sbalrog } 101024859b68Sbalrog 101119b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = { 101219b4a424SAvi Kivity .read = mv88w8618_flashcfg_read, 101319b4a424SAvi Kivity .write = mv88w8618_flashcfg_write, 101419b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 101524859b68Sbalrog }; 101624859b68Sbalrog 101781a322d4SGerd Hoffmann static int mv88w8618_flashcfg_init(SysBusDevice *dev) 101824859b68Sbalrog { 10195952b01cSAndreas Färber mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev); 102024859b68Sbalrog 102124859b68Sbalrog s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ 102264bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_flashcfg_ops, s, 102319b4a424SAvi Kivity "musicpal-flashcfg", MP_FLASHCFG_SIZE); 1024750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 102581a322d4SGerd Hoffmann return 0; 102624859b68Sbalrog } 102724859b68Sbalrog 1028d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = { 1029d5b61dddSJan Kiszka .name = "mv88w8618_flashcfg", 1030d5b61dddSJan Kiszka .version_id = 1, 1031d5b61dddSJan Kiszka .minimum_version_id = 1, 1032d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1033d5b61dddSJan Kiszka VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), 1034d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1035d5b61dddSJan Kiszka } 1036d5b61dddSJan Kiszka }; 1037d5b61dddSJan Kiszka 1038999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data) 1039999e12bbSAnthony Liguori { 104039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1041999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1042999e12bbSAnthony Liguori 1043999e12bbSAnthony Liguori k->init = mv88w8618_flashcfg_init; 104439bffca2SAnthony Liguori dc->vmsd = &mv88w8618_flashcfg_vmsd; 1045999e12bbSAnthony Liguori } 1046999e12bbSAnthony Liguori 10478c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = { 10485952b01cSAndreas Färber .name = TYPE_MV88W8618_FLASHCFG, 104939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 105039bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_flashcfg_state), 1051999e12bbSAnthony Liguori .class_init = mv88w8618_flashcfg_class_init, 1052d5b61dddSJan Kiszka }; 1053d5b61dddSJan Kiszka 1054718ec0beSmalc /* Misc register offsets */ 1055718ec0beSmalc #define MP_MISC_BOARD_REVISION 0x18 105624859b68Sbalrog 1057718ec0beSmalc #define MP_BOARD_REVISION 0x31 105824859b68Sbalrog 1059a86f200aSPeter Maydell typedef struct { 1060a86f200aSPeter Maydell SysBusDevice parent_obj; 1061a86f200aSPeter Maydell MemoryRegion iomem; 1062a86f200aSPeter Maydell } MusicPalMiscState; 1063a86f200aSPeter Maydell 1064a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc" 1065a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \ 1066a86f200aSPeter Maydell OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC) 1067a86f200aSPeter Maydell 1068a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset, 106919b4a424SAvi Kivity unsigned size) 1070718ec0beSmalc { 1071718ec0beSmalc switch (offset) { 1072718ec0beSmalc case MP_MISC_BOARD_REVISION: 1073718ec0beSmalc return MP_BOARD_REVISION; 1074718ec0beSmalc 1075718ec0beSmalc default: 1076718ec0beSmalc return 0; 1077718ec0beSmalc } 1078718ec0beSmalc } 1079718ec0beSmalc 1080a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset, 108119b4a424SAvi Kivity uint64_t value, unsigned size) 1082718ec0beSmalc { 1083718ec0beSmalc } 1084718ec0beSmalc 108519b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = { 108619b4a424SAvi Kivity .read = musicpal_misc_read, 108719b4a424SAvi Kivity .write = musicpal_misc_write, 108819b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1089718ec0beSmalc }; 1090718ec0beSmalc 1091a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj) 1092718ec0beSmalc { 1093a86f200aSPeter Maydell SysBusDevice *sd = SYS_BUS_DEVICE(obj); 1094a86f200aSPeter Maydell MusicPalMiscState *s = MUSICPAL_MISC(obj); 1095718ec0beSmalc 109664bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL, 109719b4a424SAvi Kivity "musicpal-misc", MP_MISC_SIZE); 1098a86f200aSPeter Maydell sysbus_init_mmio(sd, &s->iomem); 1099718ec0beSmalc } 1100718ec0beSmalc 1101a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = { 1102a86f200aSPeter Maydell .name = TYPE_MUSICPAL_MISC, 1103a86f200aSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 1104a86f200aSPeter Maydell .instance_init = musicpal_misc_init, 1105a86f200aSPeter Maydell .instance_size = sizeof(MusicPalMiscState), 1106a86f200aSPeter Maydell }; 1107a86f200aSPeter Maydell 1108718ec0beSmalc /* WLAN register offsets */ 1109718ec0beSmalc #define MP_WLAN_MAGIC1 0x11c 1110718ec0beSmalc #define MP_WLAN_MAGIC2 0x124 1111718ec0beSmalc 1112a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset, 111319b4a424SAvi Kivity unsigned size) 1114718ec0beSmalc { 1115718ec0beSmalc switch (offset) { 1116718ec0beSmalc /* Workaround to allow loading the binary-only wlandrv.ko crap 1117718ec0beSmalc * from the original Freecom firmware. */ 1118718ec0beSmalc case MP_WLAN_MAGIC1: 1119718ec0beSmalc return ~3; 1120718ec0beSmalc case MP_WLAN_MAGIC2: 1121718ec0beSmalc return -1; 1122718ec0beSmalc 1123718ec0beSmalc default: 1124718ec0beSmalc return 0; 1125718ec0beSmalc } 1126718ec0beSmalc } 1127718ec0beSmalc 1128a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset, 112919b4a424SAvi Kivity uint64_t value, unsigned size) 1130718ec0beSmalc { 1131718ec0beSmalc } 1132718ec0beSmalc 113319b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = { 113419b4a424SAvi Kivity .read = mv88w8618_wlan_read, 113519b4a424SAvi Kivity .write =mv88w8618_wlan_write, 113619b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1137718ec0beSmalc }; 1138718ec0beSmalc 113981a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev) 1140718ec0beSmalc { 114119b4a424SAvi Kivity MemoryRegion *iomem = g_new(MemoryRegion, 1); 1142718ec0beSmalc 114364bde0f3SPaolo Bonzini memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL, 114419b4a424SAvi Kivity "musicpal-wlan", MP_WLAN_SIZE); 1145750ecd44SAvi Kivity sysbus_init_mmio(dev, iomem); 114681a322d4SGerd Hoffmann return 0; 1147718ec0beSmalc } 1148718ec0beSmalc 1149718ec0beSmalc /* GPIO register offsets */ 1150718ec0beSmalc #define MP_GPIO_OE_LO 0x008 1151718ec0beSmalc #define MP_GPIO_OUT_LO 0x00c 1152718ec0beSmalc #define MP_GPIO_IN_LO 0x010 1153708afdf3SJan Kiszka #define MP_GPIO_IER_LO 0x014 1154708afdf3SJan Kiszka #define MP_GPIO_IMR_LO 0x018 1155718ec0beSmalc #define MP_GPIO_ISR_LO 0x020 1156718ec0beSmalc #define MP_GPIO_OE_HI 0x508 1157718ec0beSmalc #define MP_GPIO_OUT_HI 0x50c 1158718ec0beSmalc #define MP_GPIO_IN_HI 0x510 1159708afdf3SJan Kiszka #define MP_GPIO_IER_HI 0x514 1160708afdf3SJan Kiszka #define MP_GPIO_IMR_HI 0x518 1161718ec0beSmalc #define MP_GPIO_ISR_HI 0x520 116224859b68Sbalrog 116324859b68Sbalrog /* GPIO bits & masks */ 116424859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 116524859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT 29 116624859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT 30 116724859b68Sbalrog 116824859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */ 116924859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS 0x0007 117024859b68Sbalrog 11717012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio" 11727012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \ 11737012d4b4SAndreas Färber OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO) 11747012d4b4SAndreas Färber 1175343ec8e4SBenoit Canet typedef struct musicpal_gpio_state { 11767012d4b4SAndreas Färber /*< private >*/ 11777012d4b4SAndreas Färber SysBusDevice parent_obj; 11787012d4b4SAndreas Färber /*< public >*/ 11797012d4b4SAndreas Färber 118019b4a424SAvi Kivity MemoryRegion iomem; 1181343ec8e4SBenoit Canet uint32_t lcd_brightness; 1182343ec8e4SBenoit Canet uint32_t out_state; 1183343ec8e4SBenoit Canet uint32_t in_state; 1184708afdf3SJan Kiszka uint32_t ier; 1185708afdf3SJan Kiszka uint32_t imr; 1186343ec8e4SBenoit Canet uint32_t isr; 1187343ec8e4SBenoit Canet qemu_irq irq; 1188708afdf3SJan Kiszka qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ 1189343ec8e4SBenoit Canet } musicpal_gpio_state; 1190343ec8e4SBenoit Canet 1191343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { 1192343ec8e4SBenoit Canet int i; 1193343ec8e4SBenoit Canet uint32_t brightness; 1194343ec8e4SBenoit Canet 1195343ec8e4SBenoit Canet /* compute brightness ratio */ 1196343ec8e4SBenoit Canet switch (s->lcd_brightness) { 1197343ec8e4SBenoit Canet case 0x00000007: 1198343ec8e4SBenoit Canet brightness = 0; 1199343ec8e4SBenoit Canet break; 1200343ec8e4SBenoit Canet 1201343ec8e4SBenoit Canet case 0x00020000: 1202343ec8e4SBenoit Canet brightness = 1; 1203343ec8e4SBenoit Canet break; 1204343ec8e4SBenoit Canet 1205343ec8e4SBenoit Canet case 0x00020001: 1206343ec8e4SBenoit Canet brightness = 2; 1207343ec8e4SBenoit Canet break; 1208343ec8e4SBenoit Canet 1209343ec8e4SBenoit Canet case 0x00040000: 1210343ec8e4SBenoit Canet brightness = 3; 1211343ec8e4SBenoit Canet break; 1212343ec8e4SBenoit Canet 1213343ec8e4SBenoit Canet case 0x00010006: 1214343ec8e4SBenoit Canet brightness = 4; 1215343ec8e4SBenoit Canet break; 1216343ec8e4SBenoit Canet 1217343ec8e4SBenoit Canet case 0x00020005: 1218343ec8e4SBenoit Canet brightness = 5; 1219343ec8e4SBenoit Canet break; 1220343ec8e4SBenoit Canet 1221343ec8e4SBenoit Canet case 0x00040003: 1222343ec8e4SBenoit Canet brightness = 6; 1223343ec8e4SBenoit Canet break; 1224343ec8e4SBenoit Canet 1225343ec8e4SBenoit Canet case 0x00030004: 1226343ec8e4SBenoit Canet default: 1227343ec8e4SBenoit Canet brightness = 7; 1228343ec8e4SBenoit Canet } 1229343ec8e4SBenoit Canet 1230343ec8e4SBenoit Canet /* set lcd brightness GPIOs */ 123149fedd0dSJan Kiszka for (i = 0; i <= 2; i++) { 1232343ec8e4SBenoit Canet qemu_set_irq(s->out[i], (brightness >> i) & 1); 1233343ec8e4SBenoit Canet } 123449fedd0dSJan Kiszka } 1235343ec8e4SBenoit Canet 1236708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level) 1237343ec8e4SBenoit Canet { 1238243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 1239708afdf3SJan Kiszka uint32_t mask = 1 << pin; 1240708afdf3SJan Kiszka uint32_t delta = level << pin; 1241708afdf3SJan Kiszka uint32_t old = s->in_state & mask; 1242343ec8e4SBenoit Canet 1243708afdf3SJan Kiszka s->in_state &= ~mask; 1244708afdf3SJan Kiszka s->in_state |= delta; 1245708afdf3SJan Kiszka 1246708afdf3SJan Kiszka if ((old ^ delta) && 1247708afdf3SJan Kiszka ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { 1248708afdf3SJan Kiszka s->isr = mask; 1249708afdf3SJan Kiszka qemu_irq_raise(s->irq); 1250d074769cSAndrzej Zaborowski } 1251343ec8e4SBenoit Canet } 1252343ec8e4SBenoit Canet 1253a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset, 125419b4a424SAvi Kivity unsigned size) 125524859b68Sbalrog { 1256243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 1257343ec8e4SBenoit Canet 125824859b68Sbalrog switch (offset) { 125924859b68Sbalrog case MP_GPIO_OE_HI: /* used for LCD brightness control */ 1260343ec8e4SBenoit Canet return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; 126124859b68Sbalrog 126224859b68Sbalrog case MP_GPIO_OUT_LO: 1263343ec8e4SBenoit Canet return s->out_state & 0xFFFF; 126424859b68Sbalrog case MP_GPIO_OUT_HI: 1265343ec8e4SBenoit Canet return s->out_state >> 16; 126624859b68Sbalrog 126724859b68Sbalrog case MP_GPIO_IN_LO: 1268343ec8e4SBenoit Canet return s->in_state & 0xFFFF; 126924859b68Sbalrog case MP_GPIO_IN_HI: 1270343ec8e4SBenoit Canet return s->in_state >> 16; 127124859b68Sbalrog 1272708afdf3SJan Kiszka case MP_GPIO_IER_LO: 1273708afdf3SJan Kiszka return s->ier & 0xFFFF; 1274708afdf3SJan Kiszka case MP_GPIO_IER_HI: 1275708afdf3SJan Kiszka return s->ier >> 16; 1276708afdf3SJan Kiszka 1277708afdf3SJan Kiszka case MP_GPIO_IMR_LO: 1278708afdf3SJan Kiszka return s->imr & 0xFFFF; 1279708afdf3SJan Kiszka case MP_GPIO_IMR_HI: 1280708afdf3SJan Kiszka return s->imr >> 16; 1281708afdf3SJan Kiszka 128224859b68Sbalrog case MP_GPIO_ISR_LO: 1283343ec8e4SBenoit Canet return s->isr & 0xFFFF; 128424859b68Sbalrog case MP_GPIO_ISR_HI: 1285343ec8e4SBenoit Canet return s->isr >> 16; 128624859b68Sbalrog 128724859b68Sbalrog default: 128824859b68Sbalrog return 0; 128924859b68Sbalrog } 129024859b68Sbalrog } 129124859b68Sbalrog 1292a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset, 129319b4a424SAvi Kivity uint64_t value, unsigned size) 129424859b68Sbalrog { 1295243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 129624859b68Sbalrog switch (offset) { 129724859b68Sbalrog case MP_GPIO_OE_HI: /* used for LCD brightness control */ 1298343ec8e4SBenoit Canet s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | 129924859b68Sbalrog (value & MP_OE_LCD_BRIGHTNESS); 1300343ec8e4SBenoit Canet musicpal_gpio_brightness_update(s); 130124859b68Sbalrog break; 130224859b68Sbalrog 130324859b68Sbalrog case MP_GPIO_OUT_LO: 1304343ec8e4SBenoit Canet s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); 130524859b68Sbalrog break; 130624859b68Sbalrog case MP_GPIO_OUT_HI: 1307343ec8e4SBenoit Canet s->out_state = (s->out_state & 0xFFFF) | (value << 16); 1308343ec8e4SBenoit Canet s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | 1309343ec8e4SBenoit Canet (s->out_state & MP_GPIO_LCD_BRIGHTNESS); 1310343ec8e4SBenoit Canet musicpal_gpio_brightness_update(s); 1311d074769cSAndrzej Zaborowski qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); 1312d074769cSAndrzej Zaborowski qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); 131324859b68Sbalrog break; 131424859b68Sbalrog 1315708afdf3SJan Kiszka case MP_GPIO_IER_LO: 1316708afdf3SJan Kiszka s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); 1317708afdf3SJan Kiszka break; 1318708afdf3SJan Kiszka case MP_GPIO_IER_HI: 1319708afdf3SJan Kiszka s->ier = (s->ier & 0xFFFF) | (value << 16); 1320708afdf3SJan Kiszka break; 1321708afdf3SJan Kiszka 1322708afdf3SJan Kiszka case MP_GPIO_IMR_LO: 1323708afdf3SJan Kiszka s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); 1324708afdf3SJan Kiszka break; 1325708afdf3SJan Kiszka case MP_GPIO_IMR_HI: 1326708afdf3SJan Kiszka s->imr = (s->imr & 0xFFFF) | (value << 16); 1327708afdf3SJan Kiszka break; 132824859b68Sbalrog } 132924859b68Sbalrog } 133024859b68Sbalrog 133119b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = { 133219b4a424SAvi Kivity .read = musicpal_gpio_read, 133319b4a424SAvi Kivity .write = musicpal_gpio_write, 133419b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1335718ec0beSmalc }; 1336718ec0beSmalc 1337d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d) 1338718ec0beSmalc { 13397012d4b4SAndreas Färber musicpal_gpio_state *s = MUSICPAL_GPIO(d); 134030624c92SJan Kiszka 134130624c92SJan Kiszka s->lcd_brightness = 0; 134230624c92SJan Kiszka s->out_state = 0; 1343343ec8e4SBenoit Canet s->in_state = 0xffffffff; 1344708afdf3SJan Kiszka s->ier = 0; 1345708afdf3SJan Kiszka s->imr = 0; 1346343ec8e4SBenoit Canet s->isr = 0; 1347343ec8e4SBenoit Canet } 1348343ec8e4SBenoit Canet 13497012d4b4SAndreas Färber static int musicpal_gpio_init(SysBusDevice *sbd) 1350343ec8e4SBenoit Canet { 13517012d4b4SAndreas Färber DeviceState *dev = DEVICE(sbd); 13527012d4b4SAndreas Färber musicpal_gpio_state *s = MUSICPAL_GPIO(dev); 1353718ec0beSmalc 13547012d4b4SAndreas Färber sysbus_init_irq(sbd, &s->irq); 1355343ec8e4SBenoit Canet 135664bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_gpio_ops, s, 135719b4a424SAvi Kivity "musicpal-gpio", MP_GPIO_SIZE); 13587012d4b4SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1359343ec8e4SBenoit Canet 13607012d4b4SAndreas Färber qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); 1361708afdf3SJan Kiszka 13627012d4b4SAndreas Färber qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32); 136381a322d4SGerd Hoffmann 136481a322d4SGerd Hoffmann return 0; 1365718ec0beSmalc } 1366718ec0beSmalc 1367d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = { 1368d5b61dddSJan Kiszka .name = "musicpal_gpio", 1369d5b61dddSJan Kiszka .version_id = 1, 1370d5b61dddSJan Kiszka .minimum_version_id = 1, 1371d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1372d5b61dddSJan Kiszka VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), 1373d5b61dddSJan Kiszka VMSTATE_UINT32(out_state, musicpal_gpio_state), 1374d5b61dddSJan Kiszka VMSTATE_UINT32(in_state, musicpal_gpio_state), 1375d5b61dddSJan Kiszka VMSTATE_UINT32(ier, musicpal_gpio_state), 1376d5b61dddSJan Kiszka VMSTATE_UINT32(imr, musicpal_gpio_state), 1377d5b61dddSJan Kiszka VMSTATE_UINT32(isr, musicpal_gpio_state), 1378d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1379d5b61dddSJan Kiszka } 1380d5b61dddSJan Kiszka }; 1381d5b61dddSJan Kiszka 1382999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data) 1383999e12bbSAnthony Liguori { 138439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1385999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1386999e12bbSAnthony Liguori 1387999e12bbSAnthony Liguori k->init = musicpal_gpio_init; 138839bffca2SAnthony Liguori dc->reset = musicpal_gpio_reset; 138939bffca2SAnthony Liguori dc->vmsd = &musicpal_gpio_vmsd; 1390999e12bbSAnthony Liguori } 1391999e12bbSAnthony Liguori 13928c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = { 13937012d4b4SAndreas Färber .name = TYPE_MUSICPAL_GPIO, 139439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 139539bffca2SAnthony Liguori .instance_size = sizeof(musicpal_gpio_state), 1396999e12bbSAnthony Liguori .class_init = musicpal_gpio_class_init, 139730624c92SJan Kiszka }; 139830624c92SJan Kiszka 139924859b68Sbalrog /* Keyboard codes & masks */ 14007c6ce4baSbalrog #define KEY_RELEASED 0x80 140124859b68Sbalrog #define KEY_CODE 0x7f 140224859b68Sbalrog 140324859b68Sbalrog #define KEYCODE_TAB 0x0f 140424859b68Sbalrog #define KEYCODE_ENTER 0x1c 140524859b68Sbalrog #define KEYCODE_F 0x21 140624859b68Sbalrog #define KEYCODE_M 0x32 140724859b68Sbalrog 140824859b68Sbalrog #define KEYCODE_EXTENDED 0xe0 140924859b68Sbalrog #define KEYCODE_UP 0x48 141024859b68Sbalrog #define KEYCODE_DOWN 0x50 141124859b68Sbalrog #define KEYCODE_LEFT 0x4b 141224859b68Sbalrog #define KEYCODE_RIGHT 0x4d 141324859b68Sbalrog 1414708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL (1 << 0) 1415343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV (1 << 1) 1416343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV (1 << 2) 1417343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV (1 << 3) 1418343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS (1 << 4) 1419343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU (1 << 5) 1420343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME (1 << 6) 1421343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION (1 << 7) 1422343ec8e4SBenoit Canet 14233bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key" 14243bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \ 14253bdf5327SAndreas Färber OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY) 14263bdf5327SAndreas Färber 1427343ec8e4SBenoit Canet typedef struct musicpal_key_state { 14283bdf5327SAndreas Färber /*< private >*/ 14293bdf5327SAndreas Färber SysBusDevice parent_obj; 14303bdf5327SAndreas Färber /*< public >*/ 14313bdf5327SAndreas Färber 14324f5c9479SAvi Kivity MemoryRegion iomem; 1433343ec8e4SBenoit Canet uint32_t kbd_extended; 1434708afdf3SJan Kiszka uint32_t pressed_keys; 1435708afdf3SJan Kiszka qemu_irq out[8]; 1436343ec8e4SBenoit Canet } musicpal_key_state; 1437343ec8e4SBenoit Canet 143824859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode) 143924859b68Sbalrog { 1440243cd13cSJan Kiszka musicpal_key_state *s = opaque; 144124859b68Sbalrog uint32_t event = 0; 1442343ec8e4SBenoit Canet int i; 144324859b68Sbalrog 144424859b68Sbalrog if (keycode == KEYCODE_EXTENDED) { 1445343ec8e4SBenoit Canet s->kbd_extended = 1; 144624859b68Sbalrog return; 144724859b68Sbalrog } 144824859b68Sbalrog 144949fedd0dSJan Kiszka if (s->kbd_extended) { 145024859b68Sbalrog switch (keycode & KEY_CODE) { 145124859b68Sbalrog case KEYCODE_UP: 1452343ec8e4SBenoit Canet event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; 145324859b68Sbalrog break; 145424859b68Sbalrog 145524859b68Sbalrog case KEYCODE_DOWN: 1456343ec8e4SBenoit Canet event = MP_KEY_WHEEL_NAV; 145724859b68Sbalrog break; 145824859b68Sbalrog 145924859b68Sbalrog case KEYCODE_LEFT: 1460343ec8e4SBenoit Canet event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; 146124859b68Sbalrog break; 146224859b68Sbalrog 146324859b68Sbalrog case KEYCODE_RIGHT: 1464343ec8e4SBenoit Canet event = MP_KEY_WHEEL_VOL; 146524859b68Sbalrog break; 146624859b68Sbalrog } 146749fedd0dSJan Kiszka } else { 146824859b68Sbalrog switch (keycode & KEY_CODE) { 146924859b68Sbalrog case KEYCODE_F: 1470343ec8e4SBenoit Canet event = MP_KEY_BTN_FAVORITS; 147124859b68Sbalrog break; 147224859b68Sbalrog 147324859b68Sbalrog case KEYCODE_TAB: 1474343ec8e4SBenoit Canet event = MP_KEY_BTN_VOLUME; 147524859b68Sbalrog break; 147624859b68Sbalrog 147724859b68Sbalrog case KEYCODE_ENTER: 1478343ec8e4SBenoit Canet event = MP_KEY_BTN_NAVIGATION; 147924859b68Sbalrog break; 148024859b68Sbalrog 148124859b68Sbalrog case KEYCODE_M: 1482343ec8e4SBenoit Canet event = MP_KEY_BTN_MENU; 148324859b68Sbalrog break; 148424859b68Sbalrog } 14857c6ce4baSbalrog /* Do not repeat already pressed buttons */ 1486708afdf3SJan Kiszka if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { 14877c6ce4baSbalrog event = 0; 14887c6ce4baSbalrog } 1489708afdf3SJan Kiszka } 149024859b68Sbalrog 14917c6ce4baSbalrog if (event) { 1492708afdf3SJan Kiszka /* Raise GPIO pin first if repeating a key */ 1493708afdf3SJan Kiszka if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { 1494708afdf3SJan Kiszka for (i = 0; i <= 7; i++) { 1495708afdf3SJan Kiszka if (event & (1 << i)) { 1496708afdf3SJan Kiszka qemu_set_irq(s->out[i], 1); 14977c6ce4baSbalrog } 1498708afdf3SJan Kiszka } 1499708afdf3SJan Kiszka } 1500708afdf3SJan Kiszka for (i = 0; i <= 7; i++) { 1501708afdf3SJan Kiszka if (event & (1 << i)) { 1502708afdf3SJan Kiszka qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); 1503708afdf3SJan Kiszka } 1504708afdf3SJan Kiszka } 1505708afdf3SJan Kiszka if (keycode & KEY_RELEASED) { 1506708afdf3SJan Kiszka s->pressed_keys &= ~event; 1507708afdf3SJan Kiszka } else { 1508708afdf3SJan Kiszka s->pressed_keys |= event; 1509708afdf3SJan Kiszka } 1510343ec8e4SBenoit Canet } 1511343ec8e4SBenoit Canet 1512343ec8e4SBenoit Canet s->kbd_extended = 0; 1513343ec8e4SBenoit Canet } 1514343ec8e4SBenoit Canet 15153bdf5327SAndreas Färber static int musicpal_key_init(SysBusDevice *sbd) 1516343ec8e4SBenoit Canet { 15173bdf5327SAndreas Färber DeviceState *dev = DEVICE(sbd); 15183bdf5327SAndreas Färber musicpal_key_state *s = MUSICPAL_KEY(dev); 1519343ec8e4SBenoit Canet 152064bde0f3SPaolo Bonzini memory_region_init(&s->iomem, OBJECT(s), "dummy", 0); 15213bdf5327SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1522343ec8e4SBenoit Canet 1523343ec8e4SBenoit Canet s->kbd_extended = 0; 1524708afdf3SJan Kiszka s->pressed_keys = 0; 1525343ec8e4SBenoit Canet 15263bdf5327SAndreas Färber qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); 1527343ec8e4SBenoit Canet 1528343ec8e4SBenoit Canet qemu_add_kbd_event_handler(musicpal_key_event, s); 152981a322d4SGerd Hoffmann 153081a322d4SGerd Hoffmann return 0; 153124859b68Sbalrog } 153224859b68Sbalrog 1533d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = { 1534d5b61dddSJan Kiszka .name = "musicpal_key", 1535d5b61dddSJan Kiszka .version_id = 1, 1536d5b61dddSJan Kiszka .minimum_version_id = 1, 1537d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1538d5b61dddSJan Kiszka VMSTATE_UINT32(kbd_extended, musicpal_key_state), 1539d5b61dddSJan Kiszka VMSTATE_UINT32(pressed_keys, musicpal_key_state), 1540d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1541d5b61dddSJan Kiszka } 1542d5b61dddSJan Kiszka }; 1543d5b61dddSJan Kiszka 1544999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data) 1545999e12bbSAnthony Liguori { 154639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1547999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1548999e12bbSAnthony Liguori 1549999e12bbSAnthony Liguori k->init = musicpal_key_init; 155039bffca2SAnthony Liguori dc->vmsd = &musicpal_key_vmsd; 1551999e12bbSAnthony Liguori } 1552999e12bbSAnthony Liguori 15538c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = { 15543bdf5327SAndreas Färber .name = TYPE_MUSICPAL_KEY, 155539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 155639bffca2SAnthony Liguori .instance_size = sizeof(musicpal_key_state), 1557999e12bbSAnthony Liguori .class_init = musicpal_key_class_init, 1558d5b61dddSJan Kiszka }; 1559d5b61dddSJan Kiszka 156024859b68Sbalrog static struct arm_boot_info musicpal_binfo = { 156124859b68Sbalrog .loader_start = 0x0, 156224859b68Sbalrog .board_id = 0x20e, 156324859b68Sbalrog }; 156424859b68Sbalrog 15653ef96221SMarcel Apfelbaum static void musicpal_init(MachineState *machine) 156624859b68Sbalrog { 15673ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 15683ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 15693ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 15703ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 1571f25608e9SAndreas Färber ARMCPU *cpu; 1572b47b50faSPaul Brook qemu_irq pic[32]; 1573b47b50faSPaul Brook DeviceState *dev; 1574d074769cSAndrzej Zaborowski DeviceState *i2c_dev; 1575343ec8e4SBenoit Canet DeviceState *lcd_dev; 1576343ec8e4SBenoit Canet DeviceState *key_dev; 1577d074769cSAndrzej Zaborowski DeviceState *wm8750_dev; 1578d074769cSAndrzej Zaborowski SysBusDevice *s; 1579a5c82852SAndreas Färber I2CBus *i2c; 1580b47b50faSPaul Brook int i; 158124859b68Sbalrog unsigned long flash_size; 1582751c6a17SGerd Hoffmann DriveInfo *dinfo; 158319b4a424SAvi Kivity MemoryRegion *address_space_mem = get_system_memory(); 158419b4a424SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 158519b4a424SAvi Kivity MemoryRegion *sram = g_new(MemoryRegion, 1); 158624859b68Sbalrog 158749fedd0dSJan Kiszka if (!cpu_model) { 158824859b68Sbalrog cpu_model = "arm926"; 158949fedd0dSJan Kiszka } 1590f25608e9SAndreas Färber cpu = cpu_arm_init(cpu_model); 1591f25608e9SAndreas Färber if (!cpu) { 159224859b68Sbalrog fprintf(stderr, "Unable to find CPU definition\n"); 159324859b68Sbalrog exit(1); 159424859b68Sbalrog } 159524859b68Sbalrog 159624859b68Sbalrog /* For now we use a fixed - the original - RAM size */ 1597c8623c02SDirk Müller memory_region_allocate_system_memory(ram, NULL, "musicpal.ram", 1598c8623c02SDirk Müller MP_RAM_DEFAULT_SIZE); 159919b4a424SAvi Kivity memory_region_add_subregion(address_space_mem, 0, ram); 160024859b68Sbalrog 160149946538SHu Tao memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE, 1602f8ed85acSMarkus Armbruster &error_fatal); 1603c5705a77SAvi Kivity vmstate_register_ram_global(sram); 160419b4a424SAvi Kivity memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram); 160524859b68Sbalrog 1606c7bd0fd9SAndreas Färber dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE, 1607fcef61ecSPeter Maydell qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); 1608b47b50faSPaul Brook for (i = 0; i < 32; i++) { 1609067a3ddcSPaul Brook pic[i] = qdev_get_gpio_in(dev, i); 1610b47b50faSPaul Brook } 16114adc8541SAndreas Färber sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ], 1612b47b50faSPaul Brook pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], 1613b47b50faSPaul Brook pic[MP_TIMER4_IRQ], NULL); 161424859b68Sbalrog 161549fedd0dSJan Kiszka if (serial_hds[0]) { 161639186d8aSRichard Henderson serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 161739186d8aSRichard Henderson 1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN); 161849fedd0dSJan Kiszka } 161949fedd0dSJan Kiszka if (serial_hds[1]) { 162039186d8aSRichard Henderson serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 162139186d8aSRichard Henderson 1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN); 162249fedd0dSJan Kiszka } 162324859b68Sbalrog 162424859b68Sbalrog /* Register flash */ 1625751c6a17SGerd Hoffmann dinfo = drive_get(IF_PFLASH, 0, 0); 1626751c6a17SGerd Hoffmann if (dinfo) { 16274be74634SMarkus Armbruster BlockBackend *blk = blk_by_legacy_dinfo(dinfo); 1628fa1d36dfSMarkus Armbruster 16294be74634SMarkus Armbruster flash_size = blk_getlength(blk); 163024859b68Sbalrog if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && 163124859b68Sbalrog flash_size != 32*1024*1024) { 163224859b68Sbalrog fprintf(stderr, "Invalid flash image size\n"); 163324859b68Sbalrog exit(1); 163424859b68Sbalrog } 163524859b68Sbalrog 163624859b68Sbalrog /* 163724859b68Sbalrog * The original U-Boot accesses the flash at 0xFE000000 instead of 163824859b68Sbalrog * 0xFF800000 (if there is 8 MB flash). So remap flash access if the 163924859b68Sbalrog * image is smaller than 32 MB. 164024859b68Sbalrog */ 16415f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN 16420c267217SJan Kiszka pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, 1643cfe5f011SAvi Kivity "musicpal.flash", flash_size, 16444be74634SMarkus Armbruster blk, 0x10000, (flash_size + 0xffff) >> 16, 164524859b68Sbalrog MP_FLASH_SIZE_MAX / flash_size, 164624859b68Sbalrog 2, 0x00BF, 0x236D, 0x0000, 0x0000, 164701e0451aSAnthony Liguori 0x5555, 0x2AAA, 1); 16485f9fc5adSBlue Swirl #else 16490c267217SJan Kiszka pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, 1650cfe5f011SAvi Kivity "musicpal.flash", flash_size, 16514be74634SMarkus Armbruster blk, 0x10000, (flash_size + 0xffff) >> 16, 16525f9fc5adSBlue Swirl MP_FLASH_SIZE_MAX / flash_size, 16535f9fc5adSBlue Swirl 2, 0x00BF, 0x236D, 0x0000, 0x0000, 165401e0451aSAnthony Liguori 0x5555, 0x2AAA, 0); 16555f9fc5adSBlue Swirl #endif 16565f9fc5adSBlue Swirl 165724859b68Sbalrog } 16585952b01cSAndreas Färber sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL); 165924859b68Sbalrog 1660b47b50faSPaul Brook qemu_check_nic_model(&nd_table[0], "mv88w8618"); 1661a77d90e6SAndreas Färber dev = qdev_create(NULL, TYPE_MV88W8618_ETH); 16624c91cd28SGerd Hoffmann qdev_set_nic_properties(dev, &nd_table[0]); 1663e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 16641356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); 16651356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); 166624859b68Sbalrog 1667b47b50faSPaul Brook sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); 1668718ec0beSmalc 1669a86f200aSPeter Maydell sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL); 1670343ec8e4SBenoit Canet 16717012d4b4SAndreas Färber dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE, 16727012d4b4SAndreas Färber pic[MP_GPIO_IRQ]); 1673d04fba94SJan Kiszka i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL); 1674a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c"); 1675d074769cSAndrzej Zaborowski 16762cca58fdSAndreas Färber lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL); 16773bdf5327SAndreas Färber key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL); 1678343ec8e4SBenoit Canet 1679d074769cSAndrzej Zaborowski /* I2C read data */ 1680708afdf3SJan Kiszka qdev_connect_gpio_out(i2c_dev, 0, 1681708afdf3SJan Kiszka qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); 1682d074769cSAndrzej Zaborowski /* I2C data */ 1683d074769cSAndrzej Zaborowski qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); 1684d074769cSAndrzej Zaborowski /* I2C clock */ 1685d074769cSAndrzej Zaborowski qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); 1686d074769cSAndrzej Zaborowski 168749fedd0dSJan Kiszka for (i = 0; i < 3; i++) { 1688343ec8e4SBenoit Canet qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); 168949fedd0dSJan Kiszka } 1690708afdf3SJan Kiszka for (i = 0; i < 4; i++) { 1691708afdf3SJan Kiszka qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); 1692708afdf3SJan Kiszka } 1693708afdf3SJan Kiszka for (i = 4; i < 8; i++) { 1694708afdf3SJan Kiszka qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); 1695708afdf3SJan Kiszka } 169624859b68Sbalrog 1697d074769cSAndrzej Zaborowski wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR); 1698d074769cSAndrzej Zaborowski dev = qdev_create(NULL, "mv88w8618_audio"); 16991356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1700d074769cSAndrzej Zaborowski qdev_prop_set_ptr(dev, "wm8750", wm8750_dev); 1701e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 1702d074769cSAndrzej Zaborowski sysbus_mmio_map(s, 0, MP_AUDIO_BASE); 1703d074769cSAndrzej Zaborowski sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); 1704d074769cSAndrzej Zaborowski 170524859b68Sbalrog musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; 170624859b68Sbalrog musicpal_binfo.kernel_filename = kernel_filename; 170724859b68Sbalrog musicpal_binfo.kernel_cmdline = kernel_cmdline; 170824859b68Sbalrog musicpal_binfo.initrd_filename = initrd_filename; 17093aaa8dfaSAndreas Färber arm_load_kernel(cpu, &musicpal_binfo); 171024859b68Sbalrog } 171124859b68Sbalrog 1712*e264d29dSEduardo Habkost static void musicpal_machine_init(MachineClass *mc) 1713f80f9ec9SAnthony Liguori { 1714*e264d29dSEduardo Habkost mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)"; 1715*e264d29dSEduardo Habkost mc->init = musicpal_init; 1716f80f9ec9SAnthony Liguori } 1717f80f9ec9SAnthony Liguori 1718*e264d29dSEduardo Habkost DEFINE_MACHINE("musicpal", musicpal_machine_init) 1719f80f9ec9SAnthony Liguori 1720999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data) 1721999e12bbSAnthony Liguori { 1722999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1723999e12bbSAnthony Liguori 1724999e12bbSAnthony Liguori sdc->init = mv88w8618_wlan_init; 1725999e12bbSAnthony Liguori } 1726999e12bbSAnthony Liguori 17278c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = { 1728999e12bbSAnthony Liguori .name = "mv88w8618_wlan", 172939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 173039bffca2SAnthony Liguori .instance_size = sizeof(SysBusDevice), 1731999e12bbSAnthony Liguori .class_init = mv88w8618_wlan_class_init, 1732999e12bbSAnthony Liguori }; 1733999e12bbSAnthony Liguori 173483f7d43aSAndreas Färber static void musicpal_register_types(void) 1735b47b50faSPaul Brook { 173639bffca2SAnthony Liguori type_register_static(&mv88w8618_pic_info); 173739bffca2SAnthony Liguori type_register_static(&mv88w8618_pit_info); 173839bffca2SAnthony Liguori type_register_static(&mv88w8618_flashcfg_info); 173939bffca2SAnthony Liguori type_register_static(&mv88w8618_eth_info); 174039bffca2SAnthony Liguori type_register_static(&mv88w8618_wlan_info); 174139bffca2SAnthony Liguori type_register_static(&musicpal_lcd_info); 174239bffca2SAnthony Liguori type_register_static(&musicpal_gpio_info); 174339bffca2SAnthony Liguori type_register_static(&musicpal_key_info); 1744a86f200aSPeter Maydell type_register_static(&musicpal_misc_info); 1745b47b50faSPaul Brook } 1746b47b50faSPaul Brook 174783f7d43aSAndreas Färber type_init(musicpal_register_types) 1748