xref: /qemu/hw/arm/musicpal.c (revision cf143ad35018c5fc1da6365b45acda2b34aba90a)
124859b68Sbalrog /*
224859b68Sbalrog  * Marvell MV88W8618 / Freecom MusicPal emulation.
324859b68Sbalrog  *
424859b68Sbalrog  * Copyright (c) 2008 Jan Kiszka
524859b68Sbalrog  *
68e31bf38SMatthew Fernandez  * This code is licensed under the GNU GPL v2.
76b620ca3SPaolo Bonzini  *
86b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
96b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
1024859b68Sbalrog  */
1124859b68Sbalrog 
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
13bd2be150SPeter Maydell #include "hw/arm/arm.h"
14bd2be150SPeter Maydell #include "hw/devices.h"
151422e32dSPaolo Bonzini #include "net/net.h"
169c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
1783c9f4caSPaolo Bonzini #include "hw/boards.h"
180d09e41aSPaolo Bonzini #include "hw/char/serial.h"
191de7afc9SPaolo Bonzini #include "qemu/timer.h"
2083c9f4caSPaolo Bonzini #include "hw/ptimer.h"
21737e150eSPaolo Bonzini #include "block/block.h"
220d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2328ecbaeeSPaolo Bonzini #include "ui/console.h"
240d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
259c17d615SPaolo Bonzini #include "sysemu/blockdev.h"
26022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
2728ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
2824859b68Sbalrog 
29718ec0beSmalc #define MP_MISC_BASE            0x80002000
30718ec0beSmalc #define MP_MISC_SIZE            0x00001000
31718ec0beSmalc 
3224859b68Sbalrog #define MP_ETH_BASE             0x80008000
3324859b68Sbalrog #define MP_ETH_SIZE             0x00001000
3424859b68Sbalrog 
35718ec0beSmalc #define MP_WLAN_BASE            0x8000C000
36718ec0beSmalc #define MP_WLAN_SIZE            0x00000800
37718ec0beSmalc 
3824859b68Sbalrog #define MP_UART1_BASE           0x8000C840
3924859b68Sbalrog #define MP_UART2_BASE           0x8000C940
4024859b68Sbalrog 
41718ec0beSmalc #define MP_GPIO_BASE            0x8000D000
42718ec0beSmalc #define MP_GPIO_SIZE            0x00001000
43718ec0beSmalc 
4424859b68Sbalrog #define MP_FLASHCFG_BASE        0x90006000
4524859b68Sbalrog #define MP_FLASHCFG_SIZE        0x00001000
4624859b68Sbalrog 
4724859b68Sbalrog #define MP_AUDIO_BASE           0x90007000
4824859b68Sbalrog 
4924859b68Sbalrog #define MP_PIC_BASE             0x90008000
5024859b68Sbalrog #define MP_PIC_SIZE             0x00001000
5124859b68Sbalrog 
5224859b68Sbalrog #define MP_PIT_BASE             0x90009000
5324859b68Sbalrog #define MP_PIT_SIZE             0x00001000
5424859b68Sbalrog 
5524859b68Sbalrog #define MP_LCD_BASE             0x9000c000
5624859b68Sbalrog #define MP_LCD_SIZE             0x00001000
5724859b68Sbalrog 
5824859b68Sbalrog #define MP_SRAM_BASE            0xC0000000
5924859b68Sbalrog #define MP_SRAM_SIZE            0x00020000
6024859b68Sbalrog 
6124859b68Sbalrog #define MP_RAM_DEFAULT_SIZE     32*1024*1024
6224859b68Sbalrog #define MP_FLASH_SIZE_MAX       32*1024*1024
6324859b68Sbalrog 
6424859b68Sbalrog #define MP_TIMER1_IRQ           4
65b47b50faSPaul Brook #define MP_TIMER2_IRQ           5
66b47b50faSPaul Brook #define MP_TIMER3_IRQ           6
6724859b68Sbalrog #define MP_TIMER4_IRQ           7
6824859b68Sbalrog #define MP_EHCI_IRQ             8
6924859b68Sbalrog #define MP_ETH_IRQ              9
7024859b68Sbalrog #define MP_UART1_IRQ            11
7124859b68Sbalrog #define MP_UART2_IRQ            11
7224859b68Sbalrog #define MP_GPIO_IRQ             12
7324859b68Sbalrog #define MP_RTC_IRQ              28
7424859b68Sbalrog #define MP_AUDIO_IRQ            30
7524859b68Sbalrog 
7624859b68Sbalrog /* Wolfson 8750 I2C address */
7764258229SJan Kiszka #define MP_WM_ADDR              0x1A
7824859b68Sbalrog 
7924859b68Sbalrog /* Ethernet register offsets */
8024859b68Sbalrog #define MP_ETH_SMIR             0x010
8124859b68Sbalrog #define MP_ETH_PCXR             0x408
8224859b68Sbalrog #define MP_ETH_SDCMR            0x448
8324859b68Sbalrog #define MP_ETH_ICR              0x450
8424859b68Sbalrog #define MP_ETH_IMR              0x458
8524859b68Sbalrog #define MP_ETH_FRDP0            0x480
8624859b68Sbalrog #define MP_ETH_FRDP1            0x484
8724859b68Sbalrog #define MP_ETH_FRDP2            0x488
8824859b68Sbalrog #define MP_ETH_FRDP3            0x48C
8924859b68Sbalrog #define MP_ETH_CRDP0            0x4A0
9024859b68Sbalrog #define MP_ETH_CRDP1            0x4A4
9124859b68Sbalrog #define MP_ETH_CRDP2            0x4A8
9224859b68Sbalrog #define MP_ETH_CRDP3            0x4AC
9324859b68Sbalrog #define MP_ETH_CTDP0            0x4E0
9424859b68Sbalrog #define MP_ETH_CTDP1            0x4E4
9524859b68Sbalrog 
9624859b68Sbalrog /* MII PHY access */
9724859b68Sbalrog #define MP_ETH_SMIR_DATA        0x0000FFFF
9824859b68Sbalrog #define MP_ETH_SMIR_ADDR        0x03FF0000
9924859b68Sbalrog #define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
10024859b68Sbalrog #define MP_ETH_SMIR_RDVALID     (1 << 27)
10124859b68Sbalrog 
10224859b68Sbalrog /* PHY registers */
10324859b68Sbalrog #define MP_ETH_PHY1_BMSR        0x00210000
10424859b68Sbalrog #define MP_ETH_PHY1_PHYSID1     0x00410000
10524859b68Sbalrog #define MP_ETH_PHY1_PHYSID2     0x00610000
10624859b68Sbalrog 
10724859b68Sbalrog #define MP_PHY_BMSR_LINK        0x0004
10824859b68Sbalrog #define MP_PHY_BMSR_AUTONEG     0x0008
10924859b68Sbalrog 
11024859b68Sbalrog #define MP_PHY_88E3015          0x01410E20
11124859b68Sbalrog 
11224859b68Sbalrog /* TX descriptor status */
11324859b68Sbalrog #define MP_ETH_TX_OWN           (1 << 31)
11424859b68Sbalrog 
11524859b68Sbalrog /* RX descriptor status */
11624859b68Sbalrog #define MP_ETH_RX_OWN           (1 << 31)
11724859b68Sbalrog 
11824859b68Sbalrog /* Interrupt cause/mask bits */
11924859b68Sbalrog #define MP_ETH_IRQ_RX_BIT       0
12024859b68Sbalrog #define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
12124859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT     2
12224859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT     3
12324859b68Sbalrog 
12424859b68Sbalrog /* Port config bits */
12524859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
12624859b68Sbalrog 
12724859b68Sbalrog /* SDMA command bits */
12824859b68Sbalrog #define MP_ETH_CMD_TXHI         (1 << 23)
12924859b68Sbalrog #define MP_ETH_CMD_TXLO         (1 << 22)
13024859b68Sbalrog 
13124859b68Sbalrog typedef struct mv88w8618_tx_desc {
13224859b68Sbalrog     uint32_t cmdstat;
13324859b68Sbalrog     uint16_t res;
13424859b68Sbalrog     uint16_t bytes;
13524859b68Sbalrog     uint32_t buffer;
13624859b68Sbalrog     uint32_t next;
13724859b68Sbalrog } mv88w8618_tx_desc;
13824859b68Sbalrog 
13924859b68Sbalrog typedef struct mv88w8618_rx_desc {
14024859b68Sbalrog     uint32_t cmdstat;
14124859b68Sbalrog     uint16_t bytes;
14224859b68Sbalrog     uint16_t buffer_size;
14324859b68Sbalrog     uint32_t buffer;
14424859b68Sbalrog     uint32_t next;
14524859b68Sbalrog } mv88w8618_rx_desc;
14624859b68Sbalrog 
147a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth"
148a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \
149a77d90e6SAndreas Färber     OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
150a77d90e6SAndreas Färber 
15124859b68Sbalrog typedef struct mv88w8618_eth_state {
152a77d90e6SAndreas Färber     /*< private >*/
153a77d90e6SAndreas Färber     SysBusDevice parent_obj;
154a77d90e6SAndreas Färber     /*< public >*/
155a77d90e6SAndreas Färber 
15619b4a424SAvi Kivity     MemoryRegion iomem;
15724859b68Sbalrog     qemu_irq irq;
15824859b68Sbalrog     uint32_t smir;
15924859b68Sbalrog     uint32_t icr;
16024859b68Sbalrog     uint32_t imr;
161b946a153Saliguori     int mmio_index;
162d5b61dddSJan Kiszka     uint32_t vlan_header;
163930c8682Spbrook     uint32_t tx_queue[2];
164930c8682Spbrook     uint32_t rx_queue[4];
165930c8682Spbrook     uint32_t frx_queue[4];
166930c8682Spbrook     uint32_t cur_rx[4];
1673a94dd18SMark McLoughlin     NICState *nic;
1684c91cd28SGerd Hoffmann     NICConf conf;
16924859b68Sbalrog } mv88w8618_eth_state;
17024859b68Sbalrog 
171930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
172930c8682Spbrook {
173930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
174930c8682Spbrook     cpu_to_le16s(&desc->bytes);
175930c8682Spbrook     cpu_to_le16s(&desc->buffer_size);
176930c8682Spbrook     cpu_to_le32s(&desc->buffer);
177930c8682Spbrook     cpu_to_le32s(&desc->next);
178e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
179930c8682Spbrook }
180930c8682Spbrook 
181930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
182930c8682Spbrook {
183e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
184930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
185930c8682Spbrook     le16_to_cpus(&desc->bytes);
186930c8682Spbrook     le16_to_cpus(&desc->buffer_size);
187930c8682Spbrook     le32_to_cpus(&desc->buffer);
188930c8682Spbrook     le32_to_cpus(&desc->next);
189930c8682Spbrook }
190930c8682Spbrook 
1914e68f7a0SStefan Hajnoczi static int eth_can_receive(NetClientState *nc)
19224859b68Sbalrog {
19324859b68Sbalrog     return 1;
19424859b68Sbalrog }
19524859b68Sbalrog 
1964e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
19724859b68Sbalrog {
198cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
199930c8682Spbrook     uint32_t desc_addr;
200930c8682Spbrook     mv88w8618_rx_desc desc;
20124859b68Sbalrog     int i;
20224859b68Sbalrog 
20324859b68Sbalrog     for (i = 0; i < 4; i++) {
204930c8682Spbrook         desc_addr = s->cur_rx[i];
20549fedd0dSJan Kiszka         if (!desc_addr) {
20624859b68Sbalrog             continue;
20749fedd0dSJan Kiszka         }
20824859b68Sbalrog         do {
209930c8682Spbrook             eth_rx_desc_get(desc_addr, &desc);
210930c8682Spbrook             if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
211930c8682Spbrook                 cpu_physical_memory_write(desc.buffer + s->vlan_header,
21224859b68Sbalrog                                           buf, size);
213930c8682Spbrook                 desc.bytes = size + s->vlan_header;
214930c8682Spbrook                 desc.cmdstat &= ~MP_ETH_RX_OWN;
215930c8682Spbrook                 s->cur_rx[i] = desc.next;
21624859b68Sbalrog 
21724859b68Sbalrog                 s->icr |= MP_ETH_IRQ_RX;
21849fedd0dSJan Kiszka                 if (s->icr & s->imr) {
21924859b68Sbalrog                     qemu_irq_raise(s->irq);
22049fedd0dSJan Kiszka                 }
221930c8682Spbrook                 eth_rx_desc_put(desc_addr, &desc);
2224f1c942bSMark McLoughlin                 return size;
22324859b68Sbalrog             }
224930c8682Spbrook             desc_addr = desc.next;
225930c8682Spbrook         } while (desc_addr != s->rx_queue[i]);
22624859b68Sbalrog     }
2274f1c942bSMark McLoughlin     return size;
22824859b68Sbalrog }
22924859b68Sbalrog 
230930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
231930c8682Spbrook {
232930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
233930c8682Spbrook     cpu_to_le16s(&desc->res);
234930c8682Spbrook     cpu_to_le16s(&desc->bytes);
235930c8682Spbrook     cpu_to_le32s(&desc->buffer);
236930c8682Spbrook     cpu_to_le32s(&desc->next);
237e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
238930c8682Spbrook }
239930c8682Spbrook 
240930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
241930c8682Spbrook {
242e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
243930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
244930c8682Spbrook     le16_to_cpus(&desc->res);
245930c8682Spbrook     le16_to_cpus(&desc->bytes);
246930c8682Spbrook     le32_to_cpus(&desc->buffer);
247930c8682Spbrook     le32_to_cpus(&desc->next);
248930c8682Spbrook }
249930c8682Spbrook 
25024859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index)
25124859b68Sbalrog {
252930c8682Spbrook     uint32_t desc_addr = s->tx_queue[queue_index];
253930c8682Spbrook     mv88w8618_tx_desc desc;
25407b064e9SJan Kiszka     uint32_t next_desc;
255930c8682Spbrook     uint8_t buf[2048];
256930c8682Spbrook     int len;
257930c8682Spbrook 
25824859b68Sbalrog     do {
259930c8682Spbrook         eth_tx_desc_get(desc_addr, &desc);
26007b064e9SJan Kiszka         next_desc = desc.next;
261930c8682Spbrook         if (desc.cmdstat & MP_ETH_TX_OWN) {
262930c8682Spbrook             len = desc.bytes;
263930c8682Spbrook             if (len < 2048) {
264930c8682Spbrook                 cpu_physical_memory_read(desc.buffer, buf, len);
265b356f76dSJason Wang                 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
26624859b68Sbalrog             }
267930c8682Spbrook             desc.cmdstat &= ~MP_ETH_TX_OWN;
268930c8682Spbrook             s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
269930c8682Spbrook             eth_tx_desc_put(desc_addr, &desc);
270930c8682Spbrook         }
27107b064e9SJan Kiszka         desc_addr = next_desc;
272930c8682Spbrook     } while (desc_addr != s->tx_queue[queue_index]);
27324859b68Sbalrog }
27424859b68Sbalrog 
275a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
27619b4a424SAvi Kivity                                    unsigned size)
27724859b68Sbalrog {
27824859b68Sbalrog     mv88w8618_eth_state *s = opaque;
27924859b68Sbalrog 
28024859b68Sbalrog     switch (offset) {
28124859b68Sbalrog     case MP_ETH_SMIR:
28224859b68Sbalrog         if (s->smir & MP_ETH_SMIR_OPCODE) {
28324859b68Sbalrog             switch (s->smir & MP_ETH_SMIR_ADDR) {
28424859b68Sbalrog             case MP_ETH_PHY1_BMSR:
28524859b68Sbalrog                 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
28624859b68Sbalrog                        MP_ETH_SMIR_RDVALID;
28724859b68Sbalrog             case MP_ETH_PHY1_PHYSID1:
28824859b68Sbalrog                 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
28924859b68Sbalrog             case MP_ETH_PHY1_PHYSID2:
29024859b68Sbalrog                 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
29124859b68Sbalrog             default:
29224859b68Sbalrog                 return MP_ETH_SMIR_RDVALID;
29324859b68Sbalrog             }
29424859b68Sbalrog         }
29524859b68Sbalrog         return 0;
29624859b68Sbalrog 
29724859b68Sbalrog     case MP_ETH_ICR:
29824859b68Sbalrog         return s->icr;
29924859b68Sbalrog 
30024859b68Sbalrog     case MP_ETH_IMR:
30124859b68Sbalrog         return s->imr;
30224859b68Sbalrog 
30324859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
304930c8682Spbrook         return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
30524859b68Sbalrog 
30624859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
307930c8682Spbrook         return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
30824859b68Sbalrog 
309*cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
310930c8682Spbrook         return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
31124859b68Sbalrog 
31224859b68Sbalrog     default:
31324859b68Sbalrog         return 0;
31424859b68Sbalrog     }
31524859b68Sbalrog }
31624859b68Sbalrog 
317a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset,
31819b4a424SAvi Kivity                                 uint64_t value, unsigned size)
31924859b68Sbalrog {
32024859b68Sbalrog     mv88w8618_eth_state *s = opaque;
32124859b68Sbalrog 
32224859b68Sbalrog     switch (offset) {
32324859b68Sbalrog     case MP_ETH_SMIR:
32424859b68Sbalrog         s->smir = value;
32524859b68Sbalrog         break;
32624859b68Sbalrog 
32724859b68Sbalrog     case MP_ETH_PCXR:
32824859b68Sbalrog         s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
32924859b68Sbalrog         break;
33024859b68Sbalrog 
33124859b68Sbalrog     case MP_ETH_SDCMR:
33249fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXHI) {
33324859b68Sbalrog             eth_send(s, 1);
33449fedd0dSJan Kiszka         }
33549fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXLO) {
33624859b68Sbalrog             eth_send(s, 0);
33749fedd0dSJan Kiszka         }
33849fedd0dSJan Kiszka         if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
33924859b68Sbalrog             qemu_irq_raise(s->irq);
34049fedd0dSJan Kiszka         }
34124859b68Sbalrog         break;
34224859b68Sbalrog 
34324859b68Sbalrog     case MP_ETH_ICR:
34424859b68Sbalrog         s->icr &= value;
34524859b68Sbalrog         break;
34624859b68Sbalrog 
34724859b68Sbalrog     case MP_ETH_IMR:
34824859b68Sbalrog         s->imr = value;
34949fedd0dSJan Kiszka         if (s->icr & s->imr) {
35024859b68Sbalrog             qemu_irq_raise(s->irq);
35149fedd0dSJan Kiszka         }
35224859b68Sbalrog         break;
35324859b68Sbalrog 
35424859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
355930c8682Spbrook         s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
35624859b68Sbalrog         break;
35724859b68Sbalrog 
35824859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
35924859b68Sbalrog         s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
360930c8682Spbrook             s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
36124859b68Sbalrog         break;
36224859b68Sbalrog 
363*cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
364930c8682Spbrook         s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
36524859b68Sbalrog         break;
36624859b68Sbalrog     }
36724859b68Sbalrog }
36824859b68Sbalrog 
36919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = {
37019b4a424SAvi Kivity     .read = mv88w8618_eth_read,
37119b4a424SAvi Kivity     .write = mv88w8618_eth_write,
37219b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
37324859b68Sbalrog };
37424859b68Sbalrog 
3754e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc)
376b946a153Saliguori {
377cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
378b946a153Saliguori 
3793a94dd18SMark McLoughlin     s->nic = NULL;
380b946a153Saliguori }
381b946a153Saliguori 
3823a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = {
3832be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
3843a94dd18SMark McLoughlin     .size = sizeof(NICState),
3853a94dd18SMark McLoughlin     .can_receive = eth_can_receive,
3863a94dd18SMark McLoughlin     .receive = eth_receive,
3873a94dd18SMark McLoughlin     .cleanup = eth_cleanup,
3883a94dd18SMark McLoughlin };
3893a94dd18SMark McLoughlin 
390a77d90e6SAndreas Färber static int mv88w8618_eth_init(SysBusDevice *sbd)
39124859b68Sbalrog {
392a77d90e6SAndreas Färber     DeviceState *dev = DEVICE(sbd);
393a77d90e6SAndreas Färber     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
39424859b68Sbalrog 
395a77d90e6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3963a94dd18SMark McLoughlin     s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
397a77d90e6SAndreas Färber                           object_get_typename(OBJECT(dev)), dev->id, s);
39864bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_eth_ops, s,
39964bde0f3SPaolo Bonzini                           "mv88w8618-eth", MP_ETH_SIZE);
400a77d90e6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
40181a322d4SGerd Hoffmann     return 0;
40224859b68Sbalrog }
40324859b68Sbalrog 
404d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = {
405d5b61dddSJan Kiszka     .name = "mv88w8618_eth",
406d5b61dddSJan Kiszka     .version_id = 1,
407d5b61dddSJan Kiszka     .minimum_version_id = 1,
408d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
409d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
410d5b61dddSJan Kiszka         VMSTATE_UINT32(smir, mv88w8618_eth_state),
411d5b61dddSJan Kiszka         VMSTATE_UINT32(icr, mv88w8618_eth_state),
412d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, mv88w8618_eth_state),
413d5b61dddSJan Kiszka         VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
414d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
415d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
416d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
417d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
418d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
419d5b61dddSJan Kiszka     }
420d5b61dddSJan Kiszka };
421d5b61dddSJan Kiszka 
422999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = {
4234c91cd28SGerd Hoffmann     DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
4244c91cd28SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
425999e12bbSAnthony Liguori };
426999e12bbSAnthony Liguori 
427999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
428999e12bbSAnthony Liguori {
42939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
430999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
431999e12bbSAnthony Liguori 
432999e12bbSAnthony Liguori     k->init = mv88w8618_eth_init;
43339bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_eth_vmsd;
43439bffca2SAnthony Liguori     dc->props = mv88w8618_eth_properties;
435999e12bbSAnthony Liguori }
436999e12bbSAnthony Liguori 
4378c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = {
438a77d90e6SAndreas Färber     .name          = TYPE_MV88W8618_ETH,
43939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
44039bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_eth_state),
441999e12bbSAnthony Liguori     .class_init    = mv88w8618_eth_class_init,
442d5b61dddSJan Kiszka };
443d5b61dddSJan Kiszka 
44424859b68Sbalrog /* LCD register offsets */
44524859b68Sbalrog #define MP_LCD_IRQCTRL          0x180
44624859b68Sbalrog #define MP_LCD_IRQSTAT          0x184
44724859b68Sbalrog #define MP_LCD_SPICTRL          0x1ac
44824859b68Sbalrog #define MP_LCD_INST             0x1bc
44924859b68Sbalrog #define MP_LCD_DATA             0x1c0
45024859b68Sbalrog 
45124859b68Sbalrog /* Mode magics */
45224859b68Sbalrog #define MP_LCD_SPI_DATA         0x00100011
45324859b68Sbalrog #define MP_LCD_SPI_CMD          0x00104011
45424859b68Sbalrog #define MP_LCD_SPI_INVALID      0x00000000
45524859b68Sbalrog 
45624859b68Sbalrog /* Commmands */
45724859b68Sbalrog #define MP_LCD_INST_SETPAGE0    0xB0
45824859b68Sbalrog /* ... */
45924859b68Sbalrog #define MP_LCD_INST_SETPAGE7    0xB7
46024859b68Sbalrog 
46124859b68Sbalrog #define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
46224859b68Sbalrog 
4632cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd"
4642cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \
4652cca58fdSAndreas Färber     OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD)
4662cca58fdSAndreas Färber 
46724859b68Sbalrog typedef struct musicpal_lcd_state {
4682cca58fdSAndreas Färber     /*< private >*/
4692cca58fdSAndreas Färber     SysBusDevice parent_obj;
4702cca58fdSAndreas Färber     /*< public >*/
4712cca58fdSAndreas Färber 
47219b4a424SAvi Kivity     MemoryRegion iomem;
473343ec8e4SBenoit Canet     uint32_t brightness;
47424859b68Sbalrog     uint32_t mode;
47524859b68Sbalrog     uint32_t irqctrl;
476d5b61dddSJan Kiszka     uint32_t page;
477d5b61dddSJan Kiszka     uint32_t page_off;
478c78f7137SGerd Hoffmann     QemuConsole *con;
47924859b68Sbalrog     uint8_t video_ram[128*64/8];
48024859b68Sbalrog } musicpal_lcd_state;
48124859b68Sbalrog 
482343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
48324859b68Sbalrog {
484343ec8e4SBenoit Canet     switch (s->brightness) {
485343ec8e4SBenoit Canet     case 7:
48624859b68Sbalrog         return col;
487343ec8e4SBenoit Canet     case 0:
488343ec8e4SBenoit Canet         return 0;
489343ec8e4SBenoit Canet     default:
490343ec8e4SBenoit Canet         return (col * s->brightness) / 7;
49124859b68Sbalrog     }
49224859b68Sbalrog }
49324859b68Sbalrog 
4940266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \
4950266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \
4960266f2c7Sbalrog         (musicpal_lcd_state *s, int x, int y, type col) \
4970266f2c7Sbalrog { \
4980266f2c7Sbalrog     int dx, dy; \
499c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con); \
500c78f7137SGerd Hoffmann     type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
5010266f2c7Sbalrog \
5020266f2c7Sbalrog     for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
5030266f2c7Sbalrog         for (dx = 0; dx < 3; dx++, pixel++) \
5040266f2c7Sbalrog             *pixel = col; \
5050266f2c7Sbalrog }
5060266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t)
5070266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t)
5080266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t)
50924859b68Sbalrog 
51024859b68Sbalrog static void lcd_refresh(void *opaque)
51124859b68Sbalrog {
51224859b68Sbalrog     musicpal_lcd_state *s = opaque;
513c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
5140266f2c7Sbalrog     int x, y, col;
51524859b68Sbalrog 
516c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
5170266f2c7Sbalrog     case 0:
5180266f2c7Sbalrog         return;
5190266f2c7Sbalrog #define LCD_REFRESH(depth, func) \
5200266f2c7Sbalrog     case depth: \
521343ec8e4SBenoit Canet         col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
522343ec8e4SBenoit Canet                    scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
523343ec8e4SBenoit Canet                    scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
52449fedd0dSJan Kiszka         for (x = 0; x < 128; x++) { \
52549fedd0dSJan Kiszka             for (y = 0; y < 64; y++) { \
52649fedd0dSJan Kiszka                 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
5270266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, col); \
52849fedd0dSJan Kiszka                 } else { \
5290266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, 0); \
53049fedd0dSJan Kiszka                 } \
53149fedd0dSJan Kiszka             } \
53249fedd0dSJan Kiszka         } \
5330266f2c7Sbalrog         break;
5340266f2c7Sbalrog     LCD_REFRESH(8, rgb_to_pixel8)
5350266f2c7Sbalrog     LCD_REFRESH(16, rgb_to_pixel16)
536c78f7137SGerd Hoffmann     LCD_REFRESH(32, (is_surface_bgr(surface) ?
537bf9b48afSaliguori                      rgb_to_pixel32bgr : rgb_to_pixel32))
5380266f2c7Sbalrog     default:
5392ac71179SPaul Brook         hw_error("unsupported colour depth %i\n",
540c78f7137SGerd Hoffmann                  surface_bits_per_pixel(surface));
5410266f2c7Sbalrog     }
54224859b68Sbalrog 
543c78f7137SGerd Hoffmann     dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
54424859b68Sbalrog }
54524859b68Sbalrog 
546167bc3d2Sbalrog static void lcd_invalidate(void *opaque)
547167bc3d2Sbalrog {
548167bc3d2Sbalrog }
549167bc3d2Sbalrog 
5502c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
551343ec8e4SBenoit Canet {
552243cd13cSJan Kiszka     musicpal_lcd_state *s = opaque;
553343ec8e4SBenoit Canet     s->brightness &= ~(1 << irq);
554343ec8e4SBenoit Canet     s->brightness |= level << irq;
555343ec8e4SBenoit Canet }
556343ec8e4SBenoit Canet 
557a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
55819b4a424SAvi Kivity                                   unsigned size)
55924859b68Sbalrog {
56024859b68Sbalrog     musicpal_lcd_state *s = opaque;
56124859b68Sbalrog 
56224859b68Sbalrog     switch (offset) {
56324859b68Sbalrog     case MP_LCD_IRQCTRL:
56424859b68Sbalrog         return s->irqctrl;
56524859b68Sbalrog 
56624859b68Sbalrog     default:
56724859b68Sbalrog         return 0;
56824859b68Sbalrog     }
56924859b68Sbalrog }
57024859b68Sbalrog 
571a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset,
57219b4a424SAvi Kivity                                uint64_t value, unsigned size)
57324859b68Sbalrog {
57424859b68Sbalrog     musicpal_lcd_state *s = opaque;
57524859b68Sbalrog 
57624859b68Sbalrog     switch (offset) {
57724859b68Sbalrog     case MP_LCD_IRQCTRL:
57824859b68Sbalrog         s->irqctrl = value;
57924859b68Sbalrog         break;
58024859b68Sbalrog 
58124859b68Sbalrog     case MP_LCD_SPICTRL:
58249fedd0dSJan Kiszka         if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
58324859b68Sbalrog             s->mode = value;
58449fedd0dSJan Kiszka         } else {
58524859b68Sbalrog             s->mode = MP_LCD_SPI_INVALID;
58649fedd0dSJan Kiszka         }
58724859b68Sbalrog         break;
58824859b68Sbalrog 
58924859b68Sbalrog     case MP_LCD_INST:
59024859b68Sbalrog         if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
59124859b68Sbalrog             s->page = value - MP_LCD_INST_SETPAGE0;
59224859b68Sbalrog             s->page_off = 0;
59324859b68Sbalrog         }
59424859b68Sbalrog         break;
59524859b68Sbalrog 
59624859b68Sbalrog     case MP_LCD_DATA:
59724859b68Sbalrog         if (s->mode == MP_LCD_SPI_CMD) {
59824859b68Sbalrog             if (value >= MP_LCD_INST_SETPAGE0 &&
59924859b68Sbalrog                 value <= MP_LCD_INST_SETPAGE7) {
60024859b68Sbalrog                 s->page = value - MP_LCD_INST_SETPAGE0;
60124859b68Sbalrog                 s->page_off = 0;
60224859b68Sbalrog             }
60324859b68Sbalrog         } else if (s->mode == MP_LCD_SPI_DATA) {
60424859b68Sbalrog             s->video_ram[s->page*128 + s->page_off] = value;
60524859b68Sbalrog             s->page_off = (s->page_off + 1) & 127;
60624859b68Sbalrog         }
60724859b68Sbalrog         break;
60824859b68Sbalrog     }
60924859b68Sbalrog }
61024859b68Sbalrog 
61119b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = {
61219b4a424SAvi Kivity     .read = musicpal_lcd_read,
61319b4a424SAvi Kivity     .write = musicpal_lcd_write,
61419b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
61524859b68Sbalrog };
61624859b68Sbalrog 
617380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = {
618380cd056SGerd Hoffmann     .invalidate  = lcd_invalidate,
619380cd056SGerd Hoffmann     .gfx_update  = lcd_refresh,
620380cd056SGerd Hoffmann };
621380cd056SGerd Hoffmann 
6222cca58fdSAndreas Färber static int musicpal_lcd_init(SysBusDevice *sbd)
62324859b68Sbalrog {
6242cca58fdSAndreas Färber     DeviceState *dev = DEVICE(sbd);
6252cca58fdSAndreas Färber     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
62624859b68Sbalrog 
627343ec8e4SBenoit Canet     s->brightness = 7;
628343ec8e4SBenoit Canet 
62964bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_lcd_ops, s,
63019b4a424SAvi Kivity                           "musicpal-lcd", MP_LCD_SIZE);
6312cca58fdSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
63224859b68Sbalrog 
6332cca58fdSAndreas Färber     s->con = graphic_console_init(dev, &musicpal_gfx_ops, s);
634c78f7137SGerd Hoffmann     qemu_console_resize(s->con, 128*3, 64*3);
635343ec8e4SBenoit Canet 
6362cca58fdSAndreas Färber     qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
63781a322d4SGerd Hoffmann 
63881a322d4SGerd Hoffmann     return 0;
63924859b68Sbalrog }
64024859b68Sbalrog 
641d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = {
642d5b61dddSJan Kiszka     .name = "musicpal_lcd",
643d5b61dddSJan Kiszka     .version_id = 1,
644d5b61dddSJan Kiszka     .minimum_version_id = 1,
645d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
646d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
647d5b61dddSJan Kiszka         VMSTATE_UINT32(brightness, musicpal_lcd_state),
648d5b61dddSJan Kiszka         VMSTATE_UINT32(mode, musicpal_lcd_state),
649d5b61dddSJan Kiszka         VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
650d5b61dddSJan Kiszka         VMSTATE_UINT32(page, musicpal_lcd_state),
651d5b61dddSJan Kiszka         VMSTATE_UINT32(page_off, musicpal_lcd_state),
652d5b61dddSJan Kiszka         VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
653d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
654d5b61dddSJan Kiszka     }
655d5b61dddSJan Kiszka };
656d5b61dddSJan Kiszka 
657999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
658999e12bbSAnthony Liguori {
65939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
660999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
661999e12bbSAnthony Liguori 
662999e12bbSAnthony Liguori     k->init = musicpal_lcd_init;
66339bffca2SAnthony Liguori     dc->vmsd = &musicpal_lcd_vmsd;
664999e12bbSAnthony Liguori }
665999e12bbSAnthony Liguori 
6668c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = {
6672cca58fdSAndreas Färber     .name          = TYPE_MUSICPAL_LCD,
66839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
66939bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_lcd_state),
670999e12bbSAnthony Liguori     .class_init    = musicpal_lcd_class_init,
671d5b61dddSJan Kiszka };
672d5b61dddSJan Kiszka 
67324859b68Sbalrog /* PIC register offsets */
67424859b68Sbalrog #define MP_PIC_STATUS           0x00
67524859b68Sbalrog #define MP_PIC_ENABLE_SET       0x08
67624859b68Sbalrog #define MP_PIC_ENABLE_CLR       0x0C
67724859b68Sbalrog 
678c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic"
679c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \
680c7bd0fd9SAndreas Färber     OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC)
681c7bd0fd9SAndreas Färber 
682c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state {
683c7bd0fd9SAndreas Färber     /*< private >*/
684c7bd0fd9SAndreas Färber     SysBusDevice parent_obj;
685c7bd0fd9SAndreas Färber     /*< public >*/
686c7bd0fd9SAndreas Färber 
68719b4a424SAvi Kivity     MemoryRegion iomem;
68824859b68Sbalrog     uint32_t level;
68924859b68Sbalrog     uint32_t enabled;
69024859b68Sbalrog     qemu_irq parent_irq;
69124859b68Sbalrog } mv88w8618_pic_state;
69224859b68Sbalrog 
69324859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s)
69424859b68Sbalrog {
69524859b68Sbalrog     qemu_set_irq(s->parent_irq, (s->level & s->enabled));
69624859b68Sbalrog }
69724859b68Sbalrog 
69824859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
69924859b68Sbalrog {
70024859b68Sbalrog     mv88w8618_pic_state *s = opaque;
70124859b68Sbalrog 
70249fedd0dSJan Kiszka     if (level) {
70324859b68Sbalrog         s->level |= 1 << irq;
70449fedd0dSJan Kiszka     } else {
70524859b68Sbalrog         s->level &= ~(1 << irq);
70649fedd0dSJan Kiszka     }
70724859b68Sbalrog     mv88w8618_pic_update(s);
70824859b68Sbalrog }
70924859b68Sbalrog 
710a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
71119b4a424SAvi Kivity                                    unsigned size)
71224859b68Sbalrog {
71324859b68Sbalrog     mv88w8618_pic_state *s = opaque;
71424859b68Sbalrog 
71524859b68Sbalrog     switch (offset) {
71624859b68Sbalrog     case MP_PIC_STATUS:
71724859b68Sbalrog         return s->level & s->enabled;
71824859b68Sbalrog 
71924859b68Sbalrog     default:
72024859b68Sbalrog         return 0;
72124859b68Sbalrog     }
72224859b68Sbalrog }
72324859b68Sbalrog 
724a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset,
72519b4a424SAvi Kivity                                 uint64_t value, unsigned size)
72624859b68Sbalrog {
72724859b68Sbalrog     mv88w8618_pic_state *s = opaque;
72824859b68Sbalrog 
72924859b68Sbalrog     switch (offset) {
73024859b68Sbalrog     case MP_PIC_ENABLE_SET:
73124859b68Sbalrog         s->enabled |= value;
73224859b68Sbalrog         break;
73324859b68Sbalrog 
73424859b68Sbalrog     case MP_PIC_ENABLE_CLR:
73524859b68Sbalrog         s->enabled &= ~value;
73624859b68Sbalrog         s->level &= ~value;
73724859b68Sbalrog         break;
73824859b68Sbalrog     }
73924859b68Sbalrog     mv88w8618_pic_update(s);
74024859b68Sbalrog }
74124859b68Sbalrog 
742d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d)
74324859b68Sbalrog {
744c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(d);
74524859b68Sbalrog 
74624859b68Sbalrog     s->level = 0;
74724859b68Sbalrog     s->enabled = 0;
74824859b68Sbalrog }
74924859b68Sbalrog 
75019b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = {
75119b4a424SAvi Kivity     .read = mv88w8618_pic_read,
75219b4a424SAvi Kivity     .write = mv88w8618_pic_write,
75319b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
75424859b68Sbalrog };
75524859b68Sbalrog 
75681a322d4SGerd Hoffmann static int mv88w8618_pic_init(SysBusDevice *dev)
75724859b68Sbalrog {
758c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(dev);
75924859b68Sbalrog 
760c7bd0fd9SAndreas Färber     qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
761b47b50faSPaul Brook     sysbus_init_irq(dev, &s->parent_irq);
76264bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pic_ops, s,
76319b4a424SAvi Kivity                           "musicpal-pic", MP_PIC_SIZE);
764750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
76581a322d4SGerd Hoffmann     return 0;
76624859b68Sbalrog }
76724859b68Sbalrog 
768d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = {
769d5b61dddSJan Kiszka     .name = "mv88w8618_pic",
770d5b61dddSJan Kiszka     .version_id = 1,
771d5b61dddSJan Kiszka     .minimum_version_id = 1,
772d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
773d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
774d5b61dddSJan Kiszka         VMSTATE_UINT32(level, mv88w8618_pic_state),
775d5b61dddSJan Kiszka         VMSTATE_UINT32(enabled, mv88w8618_pic_state),
776d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
777d5b61dddSJan Kiszka     }
778d5b61dddSJan Kiszka };
779d5b61dddSJan Kiszka 
780999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
781999e12bbSAnthony Liguori {
78239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
783999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
784999e12bbSAnthony Liguori 
785999e12bbSAnthony Liguori     k->init = mv88w8618_pic_init;
78639bffca2SAnthony Liguori     dc->reset = mv88w8618_pic_reset;
78739bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pic_vmsd;
788999e12bbSAnthony Liguori }
789999e12bbSAnthony Liguori 
7908c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = {
791c7bd0fd9SAndreas Färber     .name          = TYPE_MV88W8618_PIC,
79239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
79339bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pic_state),
794999e12bbSAnthony Liguori     .class_init    = mv88w8618_pic_class_init,
795d5b61dddSJan Kiszka };
796d5b61dddSJan Kiszka 
79724859b68Sbalrog /* PIT register offsets */
79824859b68Sbalrog #define MP_PIT_TIMER1_LENGTH    0x00
79924859b68Sbalrog /* ... */
80024859b68Sbalrog #define MP_PIT_TIMER4_LENGTH    0x0C
80124859b68Sbalrog #define MP_PIT_CONTROL          0x10
80224859b68Sbalrog #define MP_PIT_TIMER1_VALUE     0x14
80324859b68Sbalrog /* ... */
80424859b68Sbalrog #define MP_PIT_TIMER4_VALUE     0x20
80524859b68Sbalrog #define MP_BOARD_RESET          0x34
80624859b68Sbalrog 
80724859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */
80824859b68Sbalrog #define MP_BOARD_RESET_MAGIC    0x10000
80924859b68Sbalrog 
81024859b68Sbalrog typedef struct mv88w8618_timer_state {
811b47b50faSPaul Brook     ptimer_state *ptimer;
81224859b68Sbalrog     uint32_t limit;
81324859b68Sbalrog     int freq;
81424859b68Sbalrog     qemu_irq irq;
81524859b68Sbalrog } mv88w8618_timer_state;
81624859b68Sbalrog 
8174adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit"
8184adc8541SAndreas Färber #define MV88W8618_PIT(obj) \
8194adc8541SAndreas Färber     OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT)
8204adc8541SAndreas Färber 
82124859b68Sbalrog typedef struct mv88w8618_pit_state {
8224adc8541SAndreas Färber     /*< private >*/
8234adc8541SAndreas Färber     SysBusDevice parent_obj;
8244adc8541SAndreas Färber     /*< public >*/
8254adc8541SAndreas Färber 
82619b4a424SAvi Kivity     MemoryRegion iomem;
827b47b50faSPaul Brook     mv88w8618_timer_state timer[4];
82824859b68Sbalrog } mv88w8618_pit_state;
82924859b68Sbalrog 
83024859b68Sbalrog static void mv88w8618_timer_tick(void *opaque)
83124859b68Sbalrog {
83224859b68Sbalrog     mv88w8618_timer_state *s = opaque;
83324859b68Sbalrog 
83424859b68Sbalrog     qemu_irq_raise(s->irq);
83524859b68Sbalrog }
83624859b68Sbalrog 
837b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
838b47b50faSPaul Brook                                  uint32_t freq)
83924859b68Sbalrog {
84024859b68Sbalrog     QEMUBH *bh;
84124859b68Sbalrog 
842b47b50faSPaul Brook     sysbus_init_irq(dev, &s->irq);
84324859b68Sbalrog     s->freq = freq;
84424859b68Sbalrog 
84524859b68Sbalrog     bh = qemu_bh_new(mv88w8618_timer_tick, s);
846b47b50faSPaul Brook     s->ptimer = ptimer_init(bh);
84724859b68Sbalrog }
84824859b68Sbalrog 
849a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
85019b4a424SAvi Kivity                                    unsigned size)
85124859b68Sbalrog {
85224859b68Sbalrog     mv88w8618_pit_state *s = opaque;
85324859b68Sbalrog     mv88w8618_timer_state *t;
85424859b68Sbalrog 
85524859b68Sbalrog     switch (offset) {
85624859b68Sbalrog     case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
857b47b50faSPaul Brook         t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
858b47b50faSPaul Brook         return ptimer_get_count(t->ptimer);
85924859b68Sbalrog 
86024859b68Sbalrog     default:
86124859b68Sbalrog         return 0;
86224859b68Sbalrog     }
86324859b68Sbalrog }
86424859b68Sbalrog 
865a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset,
86619b4a424SAvi Kivity                                 uint64_t value, unsigned size)
86724859b68Sbalrog {
86824859b68Sbalrog     mv88w8618_pit_state *s = opaque;
86924859b68Sbalrog     mv88w8618_timer_state *t;
87024859b68Sbalrog     int i;
87124859b68Sbalrog 
87224859b68Sbalrog     switch (offset) {
87324859b68Sbalrog     case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
874b47b50faSPaul Brook         t = &s->timer[offset >> 2];
87524859b68Sbalrog         t->limit = value;
876c88d6bdeSJan Kiszka         if (t->limit > 0) {
877b47b50faSPaul Brook             ptimer_set_limit(t->ptimer, t->limit, 1);
878c88d6bdeSJan Kiszka         } else {
879c88d6bdeSJan Kiszka             ptimer_stop(t->ptimer);
880c88d6bdeSJan Kiszka         }
88124859b68Sbalrog         break;
88224859b68Sbalrog 
88324859b68Sbalrog     case MP_PIT_CONTROL:
88424859b68Sbalrog         for (i = 0; i < 4; i++) {
885b47b50faSPaul Brook             t = &s->timer[i];
886c88d6bdeSJan Kiszka             if (value & 0xf && t->limit > 0) {
887b47b50faSPaul Brook                 ptimer_set_limit(t->ptimer, t->limit, 0);
888b47b50faSPaul Brook                 ptimer_set_freq(t->ptimer, t->freq);
889b47b50faSPaul Brook                 ptimer_run(t->ptimer, 0);
890c88d6bdeSJan Kiszka             } else {
891c88d6bdeSJan Kiszka                 ptimer_stop(t->ptimer);
89224859b68Sbalrog             }
89324859b68Sbalrog             value >>= 4;
89424859b68Sbalrog         }
89524859b68Sbalrog         break;
89624859b68Sbalrog 
89724859b68Sbalrog     case MP_BOARD_RESET:
89849fedd0dSJan Kiszka         if (value == MP_BOARD_RESET_MAGIC) {
89924859b68Sbalrog             qemu_system_reset_request();
90049fedd0dSJan Kiszka         }
90124859b68Sbalrog         break;
90224859b68Sbalrog     }
90324859b68Sbalrog }
90424859b68Sbalrog 
905d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d)
906c88d6bdeSJan Kiszka {
9074adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(d);
908c88d6bdeSJan Kiszka     int i;
909c88d6bdeSJan Kiszka 
910c88d6bdeSJan Kiszka     for (i = 0; i < 4; i++) {
911c88d6bdeSJan Kiszka         ptimer_stop(s->timer[i].ptimer);
912c88d6bdeSJan Kiszka         s->timer[i].limit = 0;
913c88d6bdeSJan Kiszka     }
914c88d6bdeSJan Kiszka }
915c88d6bdeSJan Kiszka 
91619b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = {
91719b4a424SAvi Kivity     .read = mv88w8618_pit_read,
91819b4a424SAvi Kivity     .write = mv88w8618_pit_write,
91919b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
92024859b68Sbalrog };
92124859b68Sbalrog 
92281a322d4SGerd Hoffmann static int mv88w8618_pit_init(SysBusDevice *dev)
92324859b68Sbalrog {
9244adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(dev);
925b47b50faSPaul Brook     int i;
92624859b68Sbalrog 
92724859b68Sbalrog     /* Letting them all run at 1 MHz is likely just a pragmatic
92824859b68Sbalrog      * simplification. */
929b47b50faSPaul Brook     for (i = 0; i < 4; i++) {
930b47b50faSPaul Brook         mv88w8618_timer_init(dev, &s->timer[i], 1000000);
931b47b50faSPaul Brook     }
93224859b68Sbalrog 
93364bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pit_ops, s,
93419b4a424SAvi Kivity                           "musicpal-pit", MP_PIT_SIZE);
935750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
93681a322d4SGerd Hoffmann     return 0;
93724859b68Sbalrog }
93824859b68Sbalrog 
939d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = {
940d5b61dddSJan Kiszka     .name = "timer",
941d5b61dddSJan Kiszka     .version_id = 1,
942d5b61dddSJan Kiszka     .minimum_version_id = 1,
943d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
944d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
945d5b61dddSJan Kiszka         VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
946d5b61dddSJan Kiszka         VMSTATE_UINT32(limit, mv88w8618_timer_state),
947d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
948d5b61dddSJan Kiszka     }
949d5b61dddSJan Kiszka };
950d5b61dddSJan Kiszka 
951d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = {
952d5b61dddSJan Kiszka     .name = "mv88w8618_pit",
953d5b61dddSJan Kiszka     .version_id = 1,
954d5b61dddSJan Kiszka     .minimum_version_id = 1,
955d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
956d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
957d5b61dddSJan Kiszka         VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
958d5b61dddSJan Kiszka                              mv88w8618_timer_vmsd, mv88w8618_timer_state),
959d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
960d5b61dddSJan Kiszka     }
961d5b61dddSJan Kiszka };
962d5b61dddSJan Kiszka 
963999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
964999e12bbSAnthony Liguori {
96539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
966999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
967999e12bbSAnthony Liguori 
968999e12bbSAnthony Liguori     k->init = mv88w8618_pit_init;
96939bffca2SAnthony Liguori     dc->reset = mv88w8618_pit_reset;
97039bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pit_vmsd;
971999e12bbSAnthony Liguori }
972999e12bbSAnthony Liguori 
9738c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = {
9744adc8541SAndreas Färber     .name          = TYPE_MV88W8618_PIT,
97539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
97639bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pit_state),
977999e12bbSAnthony Liguori     .class_init    = mv88w8618_pit_class_init,
978c88d6bdeSJan Kiszka };
979c88d6bdeSJan Kiszka 
98024859b68Sbalrog /* Flash config register offsets */
98124859b68Sbalrog #define MP_FLASHCFG_CFGR0    0x04
98224859b68Sbalrog 
9835952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
9845952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \
9855952b01cSAndreas Färber     OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG)
9865952b01cSAndreas Färber 
98724859b68Sbalrog typedef struct mv88w8618_flashcfg_state {
9885952b01cSAndreas Färber     /*< private >*/
9895952b01cSAndreas Färber     SysBusDevice parent_obj;
9905952b01cSAndreas Färber     /*< public >*/
9915952b01cSAndreas Färber 
99219b4a424SAvi Kivity     MemoryRegion iomem;
99324859b68Sbalrog     uint32_t cfgr0;
99424859b68Sbalrog } mv88w8618_flashcfg_state;
99524859b68Sbalrog 
99619b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque,
997a8170e5eSAvi Kivity                                         hwaddr offset,
99819b4a424SAvi Kivity                                         unsigned size)
99924859b68Sbalrog {
100024859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
100124859b68Sbalrog 
100224859b68Sbalrog     switch (offset) {
100324859b68Sbalrog     case MP_FLASHCFG_CFGR0:
100424859b68Sbalrog         return s->cfgr0;
100524859b68Sbalrog 
100624859b68Sbalrog     default:
100724859b68Sbalrog         return 0;
100824859b68Sbalrog     }
100924859b68Sbalrog }
101024859b68Sbalrog 
1011a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
101219b4a424SAvi Kivity                                      uint64_t value, unsigned size)
101324859b68Sbalrog {
101424859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
101524859b68Sbalrog 
101624859b68Sbalrog     switch (offset) {
101724859b68Sbalrog     case MP_FLASHCFG_CFGR0:
101824859b68Sbalrog         s->cfgr0 = value;
101924859b68Sbalrog         break;
102024859b68Sbalrog     }
102124859b68Sbalrog }
102224859b68Sbalrog 
102319b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = {
102419b4a424SAvi Kivity     .read = mv88w8618_flashcfg_read,
102519b4a424SAvi Kivity     .write = mv88w8618_flashcfg_write,
102619b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
102724859b68Sbalrog };
102824859b68Sbalrog 
102981a322d4SGerd Hoffmann static int mv88w8618_flashcfg_init(SysBusDevice *dev)
103024859b68Sbalrog {
10315952b01cSAndreas Färber     mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
103224859b68Sbalrog 
103324859b68Sbalrog     s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
103464bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_flashcfg_ops, s,
103519b4a424SAvi Kivity                           "musicpal-flashcfg", MP_FLASHCFG_SIZE);
1036750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
103781a322d4SGerd Hoffmann     return 0;
103824859b68Sbalrog }
103924859b68Sbalrog 
1040d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1041d5b61dddSJan Kiszka     .name = "mv88w8618_flashcfg",
1042d5b61dddSJan Kiszka     .version_id = 1,
1043d5b61dddSJan Kiszka     .minimum_version_id = 1,
1044d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
1045d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1046d5b61dddSJan Kiszka         VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1047d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1048d5b61dddSJan Kiszka     }
1049d5b61dddSJan Kiszka };
1050d5b61dddSJan Kiszka 
1051999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1052999e12bbSAnthony Liguori {
105339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1054999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1055999e12bbSAnthony Liguori 
1056999e12bbSAnthony Liguori     k->init = mv88w8618_flashcfg_init;
105739bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_flashcfg_vmsd;
1058999e12bbSAnthony Liguori }
1059999e12bbSAnthony Liguori 
10608c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = {
10615952b01cSAndreas Färber     .name          = TYPE_MV88W8618_FLASHCFG,
106239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
106339bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_flashcfg_state),
1064999e12bbSAnthony Liguori     .class_init    = mv88w8618_flashcfg_class_init,
1065d5b61dddSJan Kiszka };
1066d5b61dddSJan Kiszka 
1067718ec0beSmalc /* Misc register offsets */
1068718ec0beSmalc #define MP_MISC_BOARD_REVISION  0x18
106924859b68Sbalrog 
1070718ec0beSmalc #define MP_BOARD_REVISION       0x31
107124859b68Sbalrog 
1072a86f200aSPeter Maydell typedef struct {
1073a86f200aSPeter Maydell     SysBusDevice parent_obj;
1074a86f200aSPeter Maydell     MemoryRegion iomem;
1075a86f200aSPeter Maydell } MusicPalMiscState;
1076a86f200aSPeter Maydell 
1077a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc"
1078a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \
1079a86f200aSPeter Maydell      OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1080a86f200aSPeter Maydell 
1081a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
108219b4a424SAvi Kivity                                    unsigned size)
1083718ec0beSmalc {
1084718ec0beSmalc     switch (offset) {
1085718ec0beSmalc     case MP_MISC_BOARD_REVISION:
1086718ec0beSmalc         return MP_BOARD_REVISION;
1087718ec0beSmalc 
1088718ec0beSmalc     default:
1089718ec0beSmalc         return 0;
1090718ec0beSmalc     }
1091718ec0beSmalc }
1092718ec0beSmalc 
1093a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset,
109419b4a424SAvi Kivity                                 uint64_t value, unsigned size)
1095718ec0beSmalc {
1096718ec0beSmalc }
1097718ec0beSmalc 
109819b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = {
109919b4a424SAvi Kivity     .read = musicpal_misc_read,
110019b4a424SAvi Kivity     .write = musicpal_misc_write,
110119b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1102718ec0beSmalc };
1103718ec0beSmalc 
1104a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj)
1105718ec0beSmalc {
1106a86f200aSPeter Maydell     SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1107a86f200aSPeter Maydell     MusicPalMiscState *s = MUSICPAL_MISC(obj);
1108718ec0beSmalc 
110964bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
111019b4a424SAvi Kivity                           "musicpal-misc", MP_MISC_SIZE);
1111a86f200aSPeter Maydell     sysbus_init_mmio(sd, &s->iomem);
1112718ec0beSmalc }
1113718ec0beSmalc 
1114a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = {
1115a86f200aSPeter Maydell     .name = TYPE_MUSICPAL_MISC,
1116a86f200aSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
1117a86f200aSPeter Maydell     .instance_init = musicpal_misc_init,
1118a86f200aSPeter Maydell     .instance_size = sizeof(MusicPalMiscState),
1119a86f200aSPeter Maydell };
1120a86f200aSPeter Maydell 
1121718ec0beSmalc /* WLAN register offsets */
1122718ec0beSmalc #define MP_WLAN_MAGIC1          0x11c
1123718ec0beSmalc #define MP_WLAN_MAGIC2          0x124
1124718ec0beSmalc 
1125a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
112619b4a424SAvi Kivity                                     unsigned size)
1127718ec0beSmalc {
1128718ec0beSmalc     switch (offset) {
1129718ec0beSmalc     /* Workaround to allow loading the binary-only wlandrv.ko crap
1130718ec0beSmalc      * from the original Freecom firmware. */
1131718ec0beSmalc     case MP_WLAN_MAGIC1:
1132718ec0beSmalc         return ~3;
1133718ec0beSmalc     case MP_WLAN_MAGIC2:
1134718ec0beSmalc         return -1;
1135718ec0beSmalc 
1136718ec0beSmalc     default:
1137718ec0beSmalc         return 0;
1138718ec0beSmalc     }
1139718ec0beSmalc }
1140718ec0beSmalc 
1141a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
114219b4a424SAvi Kivity                                  uint64_t value, unsigned size)
1143718ec0beSmalc {
1144718ec0beSmalc }
1145718ec0beSmalc 
114619b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = {
114719b4a424SAvi Kivity     .read = mv88w8618_wlan_read,
114819b4a424SAvi Kivity     .write =mv88w8618_wlan_write,
114919b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1150718ec0beSmalc };
1151718ec0beSmalc 
115281a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev)
1153718ec0beSmalc {
115419b4a424SAvi Kivity     MemoryRegion *iomem = g_new(MemoryRegion, 1);
1155718ec0beSmalc 
115664bde0f3SPaolo Bonzini     memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
115719b4a424SAvi Kivity                           "musicpal-wlan", MP_WLAN_SIZE);
1158750ecd44SAvi Kivity     sysbus_init_mmio(dev, iomem);
115981a322d4SGerd Hoffmann     return 0;
1160718ec0beSmalc }
1161718ec0beSmalc 
1162718ec0beSmalc /* GPIO register offsets */
1163718ec0beSmalc #define MP_GPIO_OE_LO           0x008
1164718ec0beSmalc #define MP_GPIO_OUT_LO          0x00c
1165718ec0beSmalc #define MP_GPIO_IN_LO           0x010
1166708afdf3SJan Kiszka #define MP_GPIO_IER_LO          0x014
1167708afdf3SJan Kiszka #define MP_GPIO_IMR_LO          0x018
1168718ec0beSmalc #define MP_GPIO_ISR_LO          0x020
1169718ec0beSmalc #define MP_GPIO_OE_HI           0x508
1170718ec0beSmalc #define MP_GPIO_OUT_HI          0x50c
1171718ec0beSmalc #define MP_GPIO_IN_HI           0x510
1172708afdf3SJan Kiszka #define MP_GPIO_IER_HI          0x514
1173708afdf3SJan Kiszka #define MP_GPIO_IMR_HI          0x518
1174718ec0beSmalc #define MP_GPIO_ISR_HI          0x520
117524859b68Sbalrog 
117624859b68Sbalrog /* GPIO bits & masks */
117724859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS  0x00070000
117824859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT    29
117924859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT   30
118024859b68Sbalrog 
118124859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */
118224859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS    0x0007
118324859b68Sbalrog 
11847012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio"
11857012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \
11867012d4b4SAndreas Färber     OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO)
11877012d4b4SAndreas Färber 
1188343ec8e4SBenoit Canet typedef struct musicpal_gpio_state {
11897012d4b4SAndreas Färber     /*< private >*/
11907012d4b4SAndreas Färber     SysBusDevice parent_obj;
11917012d4b4SAndreas Färber     /*< public >*/
11927012d4b4SAndreas Färber 
119319b4a424SAvi Kivity     MemoryRegion iomem;
1194343ec8e4SBenoit Canet     uint32_t lcd_brightness;
1195343ec8e4SBenoit Canet     uint32_t out_state;
1196343ec8e4SBenoit Canet     uint32_t in_state;
1197708afdf3SJan Kiszka     uint32_t ier;
1198708afdf3SJan Kiszka     uint32_t imr;
1199343ec8e4SBenoit Canet     uint32_t isr;
1200343ec8e4SBenoit Canet     qemu_irq irq;
1201708afdf3SJan Kiszka     qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1202343ec8e4SBenoit Canet } musicpal_gpio_state;
1203343ec8e4SBenoit Canet 
1204343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1205343ec8e4SBenoit Canet     int i;
1206343ec8e4SBenoit Canet     uint32_t brightness;
1207343ec8e4SBenoit Canet 
1208343ec8e4SBenoit Canet     /* compute brightness ratio */
1209343ec8e4SBenoit Canet     switch (s->lcd_brightness) {
1210343ec8e4SBenoit Canet     case 0x00000007:
1211343ec8e4SBenoit Canet         brightness = 0;
1212343ec8e4SBenoit Canet         break;
1213343ec8e4SBenoit Canet 
1214343ec8e4SBenoit Canet     case 0x00020000:
1215343ec8e4SBenoit Canet         brightness = 1;
1216343ec8e4SBenoit Canet         break;
1217343ec8e4SBenoit Canet 
1218343ec8e4SBenoit Canet     case 0x00020001:
1219343ec8e4SBenoit Canet         brightness = 2;
1220343ec8e4SBenoit Canet         break;
1221343ec8e4SBenoit Canet 
1222343ec8e4SBenoit Canet     case 0x00040000:
1223343ec8e4SBenoit Canet         brightness = 3;
1224343ec8e4SBenoit Canet         break;
1225343ec8e4SBenoit Canet 
1226343ec8e4SBenoit Canet     case 0x00010006:
1227343ec8e4SBenoit Canet         brightness = 4;
1228343ec8e4SBenoit Canet         break;
1229343ec8e4SBenoit Canet 
1230343ec8e4SBenoit Canet     case 0x00020005:
1231343ec8e4SBenoit Canet         brightness = 5;
1232343ec8e4SBenoit Canet         break;
1233343ec8e4SBenoit Canet 
1234343ec8e4SBenoit Canet     case 0x00040003:
1235343ec8e4SBenoit Canet         brightness = 6;
1236343ec8e4SBenoit Canet         break;
1237343ec8e4SBenoit Canet 
1238343ec8e4SBenoit Canet     case 0x00030004:
1239343ec8e4SBenoit Canet     default:
1240343ec8e4SBenoit Canet         brightness = 7;
1241343ec8e4SBenoit Canet     }
1242343ec8e4SBenoit Canet 
1243343ec8e4SBenoit Canet     /* set lcd brightness GPIOs  */
124449fedd0dSJan Kiszka     for (i = 0; i <= 2; i++) {
1245343ec8e4SBenoit Canet         qemu_set_irq(s->out[i], (brightness >> i) & 1);
1246343ec8e4SBenoit Canet     }
124749fedd0dSJan Kiszka }
1248343ec8e4SBenoit Canet 
1249708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1250343ec8e4SBenoit Canet {
1251243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1252708afdf3SJan Kiszka     uint32_t mask = 1 << pin;
1253708afdf3SJan Kiszka     uint32_t delta = level << pin;
1254708afdf3SJan Kiszka     uint32_t old = s->in_state & mask;
1255343ec8e4SBenoit Canet 
1256708afdf3SJan Kiszka     s->in_state &= ~mask;
1257708afdf3SJan Kiszka     s->in_state |= delta;
1258708afdf3SJan Kiszka 
1259708afdf3SJan Kiszka     if ((old ^ delta) &&
1260708afdf3SJan Kiszka         ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1261708afdf3SJan Kiszka         s->isr = mask;
1262708afdf3SJan Kiszka         qemu_irq_raise(s->irq);
1263d074769cSAndrzej Zaborowski     }
1264343ec8e4SBenoit Canet }
1265343ec8e4SBenoit Canet 
1266a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
126719b4a424SAvi Kivity                                    unsigned size)
126824859b68Sbalrog {
1269243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1270343ec8e4SBenoit Canet 
127124859b68Sbalrog     switch (offset) {
127224859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1273343ec8e4SBenoit Canet         return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
127424859b68Sbalrog 
127524859b68Sbalrog     case MP_GPIO_OUT_LO:
1276343ec8e4SBenoit Canet         return s->out_state & 0xFFFF;
127724859b68Sbalrog     case MP_GPIO_OUT_HI:
1278343ec8e4SBenoit Canet         return s->out_state >> 16;
127924859b68Sbalrog 
128024859b68Sbalrog     case MP_GPIO_IN_LO:
1281343ec8e4SBenoit Canet         return s->in_state & 0xFFFF;
128224859b68Sbalrog     case MP_GPIO_IN_HI:
1283343ec8e4SBenoit Canet         return s->in_state >> 16;
128424859b68Sbalrog 
1285708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1286708afdf3SJan Kiszka         return s->ier & 0xFFFF;
1287708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1288708afdf3SJan Kiszka         return s->ier >> 16;
1289708afdf3SJan Kiszka 
1290708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1291708afdf3SJan Kiszka         return s->imr & 0xFFFF;
1292708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1293708afdf3SJan Kiszka         return s->imr >> 16;
1294708afdf3SJan Kiszka 
129524859b68Sbalrog     case MP_GPIO_ISR_LO:
1296343ec8e4SBenoit Canet         return s->isr & 0xFFFF;
129724859b68Sbalrog     case MP_GPIO_ISR_HI:
1298343ec8e4SBenoit Canet         return s->isr >> 16;
129924859b68Sbalrog 
130024859b68Sbalrog     default:
130124859b68Sbalrog         return 0;
130224859b68Sbalrog     }
130324859b68Sbalrog }
130424859b68Sbalrog 
1305a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset,
130619b4a424SAvi Kivity                                 uint64_t value, unsigned size)
130724859b68Sbalrog {
1308243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
130924859b68Sbalrog     switch (offset) {
131024859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1311343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
131224859b68Sbalrog                          (value & MP_OE_LCD_BRIGHTNESS);
1313343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
131424859b68Sbalrog         break;
131524859b68Sbalrog 
131624859b68Sbalrog     case MP_GPIO_OUT_LO:
1317343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
131824859b68Sbalrog         break;
131924859b68Sbalrog     case MP_GPIO_OUT_HI:
1320343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1321343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1322343ec8e4SBenoit Canet                             (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1323343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
1324d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1325d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
132624859b68Sbalrog         break;
132724859b68Sbalrog 
1328708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1329708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1330708afdf3SJan Kiszka         break;
1331708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1332708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF) | (value << 16);
1333708afdf3SJan Kiszka         break;
1334708afdf3SJan Kiszka 
1335708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1336708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1337708afdf3SJan Kiszka         break;
1338708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1339708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF) | (value << 16);
1340708afdf3SJan Kiszka         break;
134124859b68Sbalrog     }
134224859b68Sbalrog }
134324859b68Sbalrog 
134419b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = {
134519b4a424SAvi Kivity     .read = musicpal_gpio_read,
134619b4a424SAvi Kivity     .write = musicpal_gpio_write,
134719b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1348718ec0beSmalc };
1349718ec0beSmalc 
1350d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d)
1351718ec0beSmalc {
13527012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(d);
135330624c92SJan Kiszka 
135430624c92SJan Kiszka     s->lcd_brightness = 0;
135530624c92SJan Kiszka     s->out_state = 0;
1356343ec8e4SBenoit Canet     s->in_state = 0xffffffff;
1357708afdf3SJan Kiszka     s->ier = 0;
1358708afdf3SJan Kiszka     s->imr = 0;
1359343ec8e4SBenoit Canet     s->isr = 0;
1360343ec8e4SBenoit Canet }
1361343ec8e4SBenoit Canet 
13627012d4b4SAndreas Färber static int musicpal_gpio_init(SysBusDevice *sbd)
1363343ec8e4SBenoit Canet {
13647012d4b4SAndreas Färber     DeviceState *dev = DEVICE(sbd);
13657012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
1366718ec0beSmalc 
13677012d4b4SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
1368343ec8e4SBenoit Canet 
136964bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_gpio_ops, s,
137019b4a424SAvi Kivity                           "musicpal-gpio", MP_GPIO_SIZE);
13717012d4b4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1372343ec8e4SBenoit Canet 
13737012d4b4SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1374708afdf3SJan Kiszka 
13757012d4b4SAndreas Färber     qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
137681a322d4SGerd Hoffmann 
137781a322d4SGerd Hoffmann     return 0;
1378718ec0beSmalc }
1379718ec0beSmalc 
1380d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = {
1381d5b61dddSJan Kiszka     .name = "musicpal_gpio",
1382d5b61dddSJan Kiszka     .version_id = 1,
1383d5b61dddSJan Kiszka     .minimum_version_id = 1,
1384d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
1385d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1386d5b61dddSJan Kiszka         VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1387d5b61dddSJan Kiszka         VMSTATE_UINT32(out_state, musicpal_gpio_state),
1388d5b61dddSJan Kiszka         VMSTATE_UINT32(in_state, musicpal_gpio_state),
1389d5b61dddSJan Kiszka         VMSTATE_UINT32(ier, musicpal_gpio_state),
1390d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, musicpal_gpio_state),
1391d5b61dddSJan Kiszka         VMSTATE_UINT32(isr, musicpal_gpio_state),
1392d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1393d5b61dddSJan Kiszka     }
1394d5b61dddSJan Kiszka };
1395d5b61dddSJan Kiszka 
1396999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1397999e12bbSAnthony Liguori {
139839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1399999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1400999e12bbSAnthony Liguori 
1401999e12bbSAnthony Liguori     k->init = musicpal_gpio_init;
140239bffca2SAnthony Liguori     dc->reset = musicpal_gpio_reset;
140339bffca2SAnthony Liguori     dc->vmsd = &musicpal_gpio_vmsd;
1404999e12bbSAnthony Liguori }
1405999e12bbSAnthony Liguori 
14068c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = {
14077012d4b4SAndreas Färber     .name          = TYPE_MUSICPAL_GPIO,
140839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
140939bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_gpio_state),
1410999e12bbSAnthony Liguori     .class_init    = musicpal_gpio_class_init,
141130624c92SJan Kiszka };
141230624c92SJan Kiszka 
141324859b68Sbalrog /* Keyboard codes & masks */
14147c6ce4baSbalrog #define KEY_RELEASED            0x80
141524859b68Sbalrog #define KEY_CODE                0x7f
141624859b68Sbalrog 
141724859b68Sbalrog #define KEYCODE_TAB             0x0f
141824859b68Sbalrog #define KEYCODE_ENTER           0x1c
141924859b68Sbalrog #define KEYCODE_F               0x21
142024859b68Sbalrog #define KEYCODE_M               0x32
142124859b68Sbalrog 
142224859b68Sbalrog #define KEYCODE_EXTENDED        0xe0
142324859b68Sbalrog #define KEYCODE_UP              0x48
142424859b68Sbalrog #define KEYCODE_DOWN            0x50
142524859b68Sbalrog #define KEYCODE_LEFT            0x4b
142624859b68Sbalrog #define KEYCODE_RIGHT           0x4d
142724859b68Sbalrog 
1428708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL       (1 << 0)
1429343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV   (1 << 1)
1430343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV       (1 << 2)
1431343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV   (1 << 3)
1432343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS    (1 << 4)
1433343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU        (1 << 5)
1434343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME      (1 << 6)
1435343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION  (1 << 7)
1436343ec8e4SBenoit Canet 
14373bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key"
14383bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \
14393bdf5327SAndreas Färber     OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY)
14403bdf5327SAndreas Färber 
1441343ec8e4SBenoit Canet typedef struct musicpal_key_state {
14423bdf5327SAndreas Färber     /*< private >*/
14433bdf5327SAndreas Färber     SysBusDevice parent_obj;
14443bdf5327SAndreas Färber     /*< public >*/
14453bdf5327SAndreas Färber 
14464f5c9479SAvi Kivity     MemoryRegion iomem;
1447343ec8e4SBenoit Canet     uint32_t kbd_extended;
1448708afdf3SJan Kiszka     uint32_t pressed_keys;
1449708afdf3SJan Kiszka     qemu_irq out[8];
1450343ec8e4SBenoit Canet } musicpal_key_state;
1451343ec8e4SBenoit Canet 
145224859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode)
145324859b68Sbalrog {
1454243cd13cSJan Kiszka     musicpal_key_state *s = opaque;
145524859b68Sbalrog     uint32_t event = 0;
1456343ec8e4SBenoit Canet     int i;
145724859b68Sbalrog 
145824859b68Sbalrog     if (keycode == KEYCODE_EXTENDED) {
1459343ec8e4SBenoit Canet         s->kbd_extended = 1;
146024859b68Sbalrog         return;
146124859b68Sbalrog     }
146224859b68Sbalrog 
146349fedd0dSJan Kiszka     if (s->kbd_extended) {
146424859b68Sbalrog         switch (keycode & KEY_CODE) {
146524859b68Sbalrog         case KEYCODE_UP:
1466343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
146724859b68Sbalrog             break;
146824859b68Sbalrog 
146924859b68Sbalrog         case KEYCODE_DOWN:
1470343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV;
147124859b68Sbalrog             break;
147224859b68Sbalrog 
147324859b68Sbalrog         case KEYCODE_LEFT:
1474343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
147524859b68Sbalrog             break;
147624859b68Sbalrog 
147724859b68Sbalrog         case KEYCODE_RIGHT:
1478343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL;
147924859b68Sbalrog             break;
148024859b68Sbalrog         }
148149fedd0dSJan Kiszka     } else {
148224859b68Sbalrog         switch (keycode & KEY_CODE) {
148324859b68Sbalrog         case KEYCODE_F:
1484343ec8e4SBenoit Canet             event = MP_KEY_BTN_FAVORITS;
148524859b68Sbalrog             break;
148624859b68Sbalrog 
148724859b68Sbalrog         case KEYCODE_TAB:
1488343ec8e4SBenoit Canet             event = MP_KEY_BTN_VOLUME;
148924859b68Sbalrog             break;
149024859b68Sbalrog 
149124859b68Sbalrog         case KEYCODE_ENTER:
1492343ec8e4SBenoit Canet             event = MP_KEY_BTN_NAVIGATION;
149324859b68Sbalrog             break;
149424859b68Sbalrog 
149524859b68Sbalrog         case KEYCODE_M:
1496343ec8e4SBenoit Canet             event = MP_KEY_BTN_MENU;
149724859b68Sbalrog             break;
149824859b68Sbalrog         }
14997c6ce4baSbalrog         /* Do not repeat already pressed buttons */
1500708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
15017c6ce4baSbalrog             event = 0;
15027c6ce4baSbalrog         }
1503708afdf3SJan Kiszka     }
150424859b68Sbalrog 
15057c6ce4baSbalrog     if (event) {
1506708afdf3SJan Kiszka         /* Raise GPIO pin first if repeating a key */
1507708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1508708afdf3SJan Kiszka             for (i = 0; i <= 7; i++) {
1509708afdf3SJan Kiszka                 if (event & (1 << i)) {
1510708afdf3SJan Kiszka                     qemu_set_irq(s->out[i], 1);
15117c6ce4baSbalrog                 }
1512708afdf3SJan Kiszka             }
1513708afdf3SJan Kiszka         }
1514708afdf3SJan Kiszka         for (i = 0; i <= 7; i++) {
1515708afdf3SJan Kiszka             if (event & (1 << i)) {
1516708afdf3SJan Kiszka                 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1517708afdf3SJan Kiszka             }
1518708afdf3SJan Kiszka         }
1519708afdf3SJan Kiszka         if (keycode & KEY_RELEASED) {
1520708afdf3SJan Kiszka             s->pressed_keys &= ~event;
1521708afdf3SJan Kiszka         } else {
1522708afdf3SJan Kiszka             s->pressed_keys |= event;
1523708afdf3SJan Kiszka         }
1524343ec8e4SBenoit Canet     }
1525343ec8e4SBenoit Canet 
1526343ec8e4SBenoit Canet     s->kbd_extended = 0;
1527343ec8e4SBenoit Canet }
1528343ec8e4SBenoit Canet 
15293bdf5327SAndreas Färber static int musicpal_key_init(SysBusDevice *sbd)
1530343ec8e4SBenoit Canet {
15313bdf5327SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15323bdf5327SAndreas Färber     musicpal_key_state *s = MUSICPAL_KEY(dev);
1533343ec8e4SBenoit Canet 
153464bde0f3SPaolo Bonzini     memory_region_init(&s->iomem, OBJECT(s), "dummy", 0);
15353bdf5327SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1536343ec8e4SBenoit Canet 
1537343ec8e4SBenoit Canet     s->kbd_extended = 0;
1538708afdf3SJan Kiszka     s->pressed_keys = 0;
1539343ec8e4SBenoit Canet 
15403bdf5327SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1541343ec8e4SBenoit Canet 
1542343ec8e4SBenoit Canet     qemu_add_kbd_event_handler(musicpal_key_event, s);
154381a322d4SGerd Hoffmann 
154481a322d4SGerd Hoffmann     return 0;
154524859b68Sbalrog }
154624859b68Sbalrog 
1547d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = {
1548d5b61dddSJan Kiszka     .name = "musicpal_key",
1549d5b61dddSJan Kiszka     .version_id = 1,
1550d5b61dddSJan Kiszka     .minimum_version_id = 1,
1551d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
1552d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1553d5b61dddSJan Kiszka         VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1554d5b61dddSJan Kiszka         VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1555d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1556d5b61dddSJan Kiszka     }
1557d5b61dddSJan Kiszka };
1558d5b61dddSJan Kiszka 
1559999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data)
1560999e12bbSAnthony Liguori {
156139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1562999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1563999e12bbSAnthony Liguori 
1564999e12bbSAnthony Liguori     k->init = musicpal_key_init;
156539bffca2SAnthony Liguori     dc->vmsd = &musicpal_key_vmsd;
1566999e12bbSAnthony Liguori }
1567999e12bbSAnthony Liguori 
15688c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = {
15693bdf5327SAndreas Färber     .name          = TYPE_MUSICPAL_KEY,
157039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
157139bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_key_state),
1572999e12bbSAnthony Liguori     .class_init    = musicpal_key_class_init,
1573d5b61dddSJan Kiszka };
1574d5b61dddSJan Kiszka 
157524859b68Sbalrog static struct arm_boot_info musicpal_binfo = {
157624859b68Sbalrog     .loader_start = 0x0,
157724859b68Sbalrog     .board_id = 0x20e,
157824859b68Sbalrog };
157924859b68Sbalrog 
15805f072e1fSEduardo Habkost static void musicpal_init(QEMUMachineInitArgs *args)
158124859b68Sbalrog {
15825f072e1fSEduardo Habkost     const char *cpu_model = args->cpu_model;
15835f072e1fSEduardo Habkost     const char *kernel_filename = args->kernel_filename;
15845f072e1fSEduardo Habkost     const char *kernel_cmdline = args->kernel_cmdline;
15855f072e1fSEduardo Habkost     const char *initrd_filename = args->initrd_filename;
1586f25608e9SAndreas Färber     ARMCPU *cpu;
1587b47b50faSPaul Brook     qemu_irq pic[32];
1588b47b50faSPaul Brook     DeviceState *dev;
1589d074769cSAndrzej Zaborowski     DeviceState *i2c_dev;
1590343ec8e4SBenoit Canet     DeviceState *lcd_dev;
1591343ec8e4SBenoit Canet     DeviceState *key_dev;
1592d074769cSAndrzej Zaborowski     DeviceState *wm8750_dev;
1593d074769cSAndrzej Zaborowski     SysBusDevice *s;
1594a5c82852SAndreas Färber     I2CBus *i2c;
1595b47b50faSPaul Brook     int i;
159624859b68Sbalrog     unsigned long flash_size;
1597751c6a17SGerd Hoffmann     DriveInfo *dinfo;
159819b4a424SAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
159919b4a424SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
160019b4a424SAvi Kivity     MemoryRegion *sram = g_new(MemoryRegion, 1);
160124859b68Sbalrog 
160249fedd0dSJan Kiszka     if (!cpu_model) {
160324859b68Sbalrog         cpu_model = "arm926";
160449fedd0dSJan Kiszka     }
1605f25608e9SAndreas Färber     cpu = cpu_arm_init(cpu_model);
1606f25608e9SAndreas Färber     if (!cpu) {
160724859b68Sbalrog         fprintf(stderr, "Unable to find CPU definition\n");
160824859b68Sbalrog         exit(1);
160924859b68Sbalrog     }
161024859b68Sbalrog 
161124859b68Sbalrog     /* For now we use a fixed - the original - RAM size */
16122c9b15caSPaolo Bonzini     memory_region_init_ram(ram, NULL, "musicpal.ram", MP_RAM_DEFAULT_SIZE);
1613c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
161419b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
161524859b68Sbalrog 
16162c9b15caSPaolo Bonzini     memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE);
1617c5705a77SAvi Kivity     vmstate_register_ram_global(sram);
161819b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
161924859b68Sbalrog 
1620c7bd0fd9SAndreas Färber     dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
1621fcef61ecSPeter Maydell                                qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
1622b47b50faSPaul Brook     for (i = 0; i < 32; i++) {
1623067a3ddcSPaul Brook         pic[i] = qdev_get_gpio_in(dev, i);
1624b47b50faSPaul Brook     }
16254adc8541SAndreas Färber     sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1626b47b50faSPaul Brook                           pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1627b47b50faSPaul Brook                           pic[MP_TIMER4_IRQ], NULL);
162824859b68Sbalrog 
162949fedd0dSJan Kiszka     if (serial_hds[0]) {
163039186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
163139186d8aSRichard Henderson                        1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
163249fedd0dSJan Kiszka     }
163349fedd0dSJan Kiszka     if (serial_hds[1]) {
163439186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
163539186d8aSRichard Henderson                        1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
163649fedd0dSJan Kiszka     }
163724859b68Sbalrog 
163824859b68Sbalrog     /* Register flash */
1639751c6a17SGerd Hoffmann     dinfo = drive_get(IF_PFLASH, 0, 0);
1640751c6a17SGerd Hoffmann     if (dinfo) {
1641751c6a17SGerd Hoffmann         flash_size = bdrv_getlength(dinfo->bdrv);
164224859b68Sbalrog         if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
164324859b68Sbalrog             flash_size != 32*1024*1024) {
164424859b68Sbalrog             fprintf(stderr, "Invalid flash image size\n");
164524859b68Sbalrog             exit(1);
164624859b68Sbalrog         }
164724859b68Sbalrog 
164824859b68Sbalrog         /*
164924859b68Sbalrog          * The original U-Boot accesses the flash at 0xFE000000 instead of
165024859b68Sbalrog          * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
165124859b68Sbalrog          * image is smaller than 32 MB.
165224859b68Sbalrog          */
16535f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN
16540c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1655cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
1656751c6a17SGerd Hoffmann                               dinfo->bdrv, 0x10000,
165724859b68Sbalrog                               (flash_size + 0xffff) >> 16,
165824859b68Sbalrog                               MP_FLASH_SIZE_MAX / flash_size,
165924859b68Sbalrog                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
166001e0451aSAnthony Liguori                               0x5555, 0x2AAA, 1);
16615f9fc5adSBlue Swirl #else
16620c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1663cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
16645f9fc5adSBlue Swirl                               dinfo->bdrv, 0x10000,
16655f9fc5adSBlue Swirl                               (flash_size + 0xffff) >> 16,
16665f9fc5adSBlue Swirl                               MP_FLASH_SIZE_MAX / flash_size,
16675f9fc5adSBlue Swirl                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
166801e0451aSAnthony Liguori                               0x5555, 0x2AAA, 0);
16695f9fc5adSBlue Swirl #endif
16705f9fc5adSBlue Swirl 
167124859b68Sbalrog     }
16725952b01cSAndreas Färber     sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
167324859b68Sbalrog 
1674b47b50faSPaul Brook     qemu_check_nic_model(&nd_table[0], "mv88w8618");
1675a77d90e6SAndreas Färber     dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
16764c91cd28SGerd Hoffmann     qdev_set_nic_properties(dev, &nd_table[0]);
1677e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
16781356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
16791356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
168024859b68Sbalrog 
1681b47b50faSPaul Brook     sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1682718ec0beSmalc 
1683a86f200aSPeter Maydell     sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
1684343ec8e4SBenoit Canet 
16857012d4b4SAndreas Färber     dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
16867012d4b4SAndreas Färber                                pic[MP_GPIO_IRQ]);
1687d04fba94SJan Kiszka     i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
1688a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
1689d074769cSAndrzej Zaborowski 
16902cca58fdSAndreas Färber     lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
16913bdf5327SAndreas Färber     key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
1692343ec8e4SBenoit Canet 
1693d074769cSAndrzej Zaborowski     /* I2C read data */
1694708afdf3SJan Kiszka     qdev_connect_gpio_out(i2c_dev, 0,
1695708afdf3SJan Kiszka                           qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1696d074769cSAndrzej Zaborowski     /* I2C data */
1697d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1698d074769cSAndrzej Zaborowski     /* I2C clock */
1699d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1700d074769cSAndrzej Zaborowski 
170149fedd0dSJan Kiszka     for (i = 0; i < 3; i++) {
1702343ec8e4SBenoit Canet         qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
170349fedd0dSJan Kiszka     }
1704708afdf3SJan Kiszka     for (i = 0; i < 4; i++) {
1705708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1706708afdf3SJan Kiszka     }
1707708afdf3SJan Kiszka     for (i = 4; i < 8; i++) {
1708708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1709708afdf3SJan Kiszka     }
171024859b68Sbalrog 
1711d074769cSAndrzej Zaborowski     wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1712d074769cSAndrzej Zaborowski     dev = qdev_create(NULL, "mv88w8618_audio");
17131356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1714d074769cSAndrzej Zaborowski     qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1715e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
1716d074769cSAndrzej Zaborowski     sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1717d074769cSAndrzej Zaborowski     sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1718d074769cSAndrzej Zaborowski 
171924859b68Sbalrog     musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
172024859b68Sbalrog     musicpal_binfo.kernel_filename = kernel_filename;
172124859b68Sbalrog     musicpal_binfo.kernel_cmdline = kernel_cmdline;
172224859b68Sbalrog     musicpal_binfo.initrd_filename = initrd_filename;
17233aaa8dfaSAndreas Färber     arm_load_kernel(cpu, &musicpal_binfo);
172424859b68Sbalrog }
172524859b68Sbalrog 
1726f80f9ec9SAnthony Liguori static QEMUMachine musicpal_machine = {
17274b32e168Saliguori     .name = "musicpal",
17284b32e168Saliguori     .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
17294b32e168Saliguori     .init = musicpal_init,
173024859b68Sbalrog };
1731b47b50faSPaul Brook 
1732f80f9ec9SAnthony Liguori static void musicpal_machine_init(void)
1733f80f9ec9SAnthony Liguori {
1734f80f9ec9SAnthony Liguori     qemu_register_machine(&musicpal_machine);
1735f80f9ec9SAnthony Liguori }
1736f80f9ec9SAnthony Liguori 
1737f80f9ec9SAnthony Liguori machine_init(musicpal_machine_init);
1738f80f9ec9SAnthony Liguori 
1739999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1740999e12bbSAnthony Liguori {
1741999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1742999e12bbSAnthony Liguori 
1743999e12bbSAnthony Liguori     sdc->init = mv88w8618_wlan_init;
1744999e12bbSAnthony Liguori }
1745999e12bbSAnthony Liguori 
17468c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = {
1747999e12bbSAnthony Liguori     .name          = "mv88w8618_wlan",
174839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
174939bffca2SAnthony Liguori     .instance_size = sizeof(SysBusDevice),
1750999e12bbSAnthony Liguori     .class_init    = mv88w8618_wlan_class_init,
1751999e12bbSAnthony Liguori };
1752999e12bbSAnthony Liguori 
175383f7d43aSAndreas Färber static void musicpal_register_types(void)
1754b47b50faSPaul Brook {
175539bffca2SAnthony Liguori     type_register_static(&mv88w8618_pic_info);
175639bffca2SAnthony Liguori     type_register_static(&mv88w8618_pit_info);
175739bffca2SAnthony Liguori     type_register_static(&mv88w8618_flashcfg_info);
175839bffca2SAnthony Liguori     type_register_static(&mv88w8618_eth_info);
175939bffca2SAnthony Liguori     type_register_static(&mv88w8618_wlan_info);
176039bffca2SAnthony Liguori     type_register_static(&musicpal_lcd_info);
176139bffca2SAnthony Liguori     type_register_static(&musicpal_gpio_info);
176239bffca2SAnthony Liguori     type_register_static(&musicpal_key_info);
1763a86f200aSPeter Maydell     type_register_static(&musicpal_misc_info);
1764b47b50faSPaul Brook }
1765b47b50faSPaul Brook 
176683f7d43aSAndreas Färber type_init(musicpal_register_types)
1767