xref: /qemu/hw/arm/musicpal.c (revision c0dbca36dca9077184bfaedf6943982d4bc6d630)
124859b68Sbalrog /*
224859b68Sbalrog  * Marvell MV88W8618 / Freecom MusicPal emulation.
324859b68Sbalrog  *
424859b68Sbalrog  * Copyright (c) 2008 Jan Kiszka
524859b68Sbalrog  *
68e31bf38SMatthew Fernandez  * This code is licensed under the GNU GPL v2.
76b620ca3SPaolo Bonzini  *
86b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
96b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
1024859b68Sbalrog  */
1124859b68Sbalrog 
1212b16722SPeter Maydell #include "qemu/osdep.h"
13da34e65cSMarkus Armbruster #include "qapi/error.h"
144771d756SPaolo Bonzini #include "qemu-common.h"
154771d756SPaolo Bonzini #include "cpu.h"
1683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
17bd2be150SPeter Maydell #include "hw/arm/arm.h"
18bd2be150SPeter Maydell #include "hw/devices.h"
191422e32dSPaolo Bonzini #include "net/net.h"
209c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2183c9f4caSPaolo Bonzini #include "hw/boards.h"
220d09e41aSPaolo Bonzini #include "hw/char/serial.h"
231de7afc9SPaolo Bonzini #include "qemu/timer.h"
2483c9f4caSPaolo Bonzini #include "hw/ptimer.h"
250d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2628ecbaeeSPaolo Bonzini #include "ui/console.h"
270d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
287ab14c5aSPhilippe Mathieu-Daudé #include "hw/audio/wm8750.h"
29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
30022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
3128ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
3224859b68Sbalrog 
33718ec0beSmalc #define MP_MISC_BASE            0x80002000
34718ec0beSmalc #define MP_MISC_SIZE            0x00001000
35718ec0beSmalc 
3624859b68Sbalrog #define MP_ETH_BASE             0x80008000
3724859b68Sbalrog #define MP_ETH_SIZE             0x00001000
3824859b68Sbalrog 
39718ec0beSmalc #define MP_WLAN_BASE            0x8000C000
40718ec0beSmalc #define MP_WLAN_SIZE            0x00000800
41718ec0beSmalc 
4224859b68Sbalrog #define MP_UART1_BASE           0x8000C840
4324859b68Sbalrog #define MP_UART2_BASE           0x8000C940
4424859b68Sbalrog 
45718ec0beSmalc #define MP_GPIO_BASE            0x8000D000
46718ec0beSmalc #define MP_GPIO_SIZE            0x00001000
47718ec0beSmalc 
4824859b68Sbalrog #define MP_FLASHCFG_BASE        0x90006000
4924859b68Sbalrog #define MP_FLASHCFG_SIZE        0x00001000
5024859b68Sbalrog 
5124859b68Sbalrog #define MP_AUDIO_BASE           0x90007000
5224859b68Sbalrog 
5324859b68Sbalrog #define MP_PIC_BASE             0x90008000
5424859b68Sbalrog #define MP_PIC_SIZE             0x00001000
5524859b68Sbalrog 
5624859b68Sbalrog #define MP_PIT_BASE             0x90009000
5724859b68Sbalrog #define MP_PIT_SIZE             0x00001000
5824859b68Sbalrog 
5924859b68Sbalrog #define MP_LCD_BASE             0x9000c000
6024859b68Sbalrog #define MP_LCD_SIZE             0x00001000
6124859b68Sbalrog 
6224859b68Sbalrog #define MP_SRAM_BASE            0xC0000000
6324859b68Sbalrog #define MP_SRAM_SIZE            0x00020000
6424859b68Sbalrog 
6524859b68Sbalrog #define MP_RAM_DEFAULT_SIZE     32*1024*1024
6624859b68Sbalrog #define MP_FLASH_SIZE_MAX       32*1024*1024
6724859b68Sbalrog 
6824859b68Sbalrog #define MP_TIMER1_IRQ           4
69b47b50faSPaul Brook #define MP_TIMER2_IRQ           5
70b47b50faSPaul Brook #define MP_TIMER3_IRQ           6
7124859b68Sbalrog #define MP_TIMER4_IRQ           7
7224859b68Sbalrog #define MP_EHCI_IRQ             8
7324859b68Sbalrog #define MP_ETH_IRQ              9
7424859b68Sbalrog #define MP_UART1_IRQ            11
7524859b68Sbalrog #define MP_UART2_IRQ            11
7624859b68Sbalrog #define MP_GPIO_IRQ             12
7724859b68Sbalrog #define MP_RTC_IRQ              28
7824859b68Sbalrog #define MP_AUDIO_IRQ            30
7924859b68Sbalrog 
8024859b68Sbalrog /* Wolfson 8750 I2C address */
8164258229SJan Kiszka #define MP_WM_ADDR              0x1A
8224859b68Sbalrog 
8324859b68Sbalrog /* Ethernet register offsets */
8424859b68Sbalrog #define MP_ETH_SMIR             0x010
8524859b68Sbalrog #define MP_ETH_PCXR             0x408
8624859b68Sbalrog #define MP_ETH_SDCMR            0x448
8724859b68Sbalrog #define MP_ETH_ICR              0x450
8824859b68Sbalrog #define MP_ETH_IMR              0x458
8924859b68Sbalrog #define MP_ETH_FRDP0            0x480
9024859b68Sbalrog #define MP_ETH_FRDP1            0x484
9124859b68Sbalrog #define MP_ETH_FRDP2            0x488
9224859b68Sbalrog #define MP_ETH_FRDP3            0x48C
9324859b68Sbalrog #define MP_ETH_CRDP0            0x4A0
9424859b68Sbalrog #define MP_ETH_CRDP1            0x4A4
9524859b68Sbalrog #define MP_ETH_CRDP2            0x4A8
9624859b68Sbalrog #define MP_ETH_CRDP3            0x4AC
9724859b68Sbalrog #define MP_ETH_CTDP0            0x4E0
9824859b68Sbalrog #define MP_ETH_CTDP1            0x4E4
9924859b68Sbalrog 
10024859b68Sbalrog /* MII PHY access */
10124859b68Sbalrog #define MP_ETH_SMIR_DATA        0x0000FFFF
10224859b68Sbalrog #define MP_ETH_SMIR_ADDR        0x03FF0000
10324859b68Sbalrog #define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
10424859b68Sbalrog #define MP_ETH_SMIR_RDVALID     (1 << 27)
10524859b68Sbalrog 
10624859b68Sbalrog /* PHY registers */
10724859b68Sbalrog #define MP_ETH_PHY1_BMSR        0x00210000
10824859b68Sbalrog #define MP_ETH_PHY1_PHYSID1     0x00410000
10924859b68Sbalrog #define MP_ETH_PHY1_PHYSID2     0x00610000
11024859b68Sbalrog 
11124859b68Sbalrog #define MP_PHY_BMSR_LINK        0x0004
11224859b68Sbalrog #define MP_PHY_BMSR_AUTONEG     0x0008
11324859b68Sbalrog 
11424859b68Sbalrog #define MP_PHY_88E3015          0x01410E20
11524859b68Sbalrog 
11624859b68Sbalrog /* TX descriptor status */
1172b194951SPeter Maydell #define MP_ETH_TX_OWN           (1U << 31)
11824859b68Sbalrog 
11924859b68Sbalrog /* RX descriptor status */
1202b194951SPeter Maydell #define MP_ETH_RX_OWN           (1U << 31)
12124859b68Sbalrog 
12224859b68Sbalrog /* Interrupt cause/mask bits */
12324859b68Sbalrog #define MP_ETH_IRQ_RX_BIT       0
12424859b68Sbalrog #define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
12524859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT     2
12624859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT     3
12724859b68Sbalrog 
12824859b68Sbalrog /* Port config bits */
12924859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
13024859b68Sbalrog 
13124859b68Sbalrog /* SDMA command bits */
13224859b68Sbalrog #define MP_ETH_CMD_TXHI         (1 << 23)
13324859b68Sbalrog #define MP_ETH_CMD_TXLO         (1 << 22)
13424859b68Sbalrog 
13524859b68Sbalrog typedef struct mv88w8618_tx_desc {
13624859b68Sbalrog     uint32_t cmdstat;
13724859b68Sbalrog     uint16_t res;
13824859b68Sbalrog     uint16_t bytes;
13924859b68Sbalrog     uint32_t buffer;
14024859b68Sbalrog     uint32_t next;
14124859b68Sbalrog } mv88w8618_tx_desc;
14224859b68Sbalrog 
14324859b68Sbalrog typedef struct mv88w8618_rx_desc {
14424859b68Sbalrog     uint32_t cmdstat;
14524859b68Sbalrog     uint16_t bytes;
14624859b68Sbalrog     uint16_t buffer_size;
14724859b68Sbalrog     uint32_t buffer;
14824859b68Sbalrog     uint32_t next;
14924859b68Sbalrog } mv88w8618_rx_desc;
15024859b68Sbalrog 
151a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth"
152a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \
153a77d90e6SAndreas Färber     OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
154a77d90e6SAndreas Färber 
15524859b68Sbalrog typedef struct mv88w8618_eth_state {
156a77d90e6SAndreas Färber     /*< private >*/
157a77d90e6SAndreas Färber     SysBusDevice parent_obj;
158a77d90e6SAndreas Färber     /*< public >*/
159a77d90e6SAndreas Färber 
16019b4a424SAvi Kivity     MemoryRegion iomem;
16124859b68Sbalrog     qemu_irq irq;
16224859b68Sbalrog     uint32_t smir;
16324859b68Sbalrog     uint32_t icr;
16424859b68Sbalrog     uint32_t imr;
165b946a153Saliguori     int mmio_index;
166d5b61dddSJan Kiszka     uint32_t vlan_header;
167930c8682Spbrook     uint32_t tx_queue[2];
168930c8682Spbrook     uint32_t rx_queue[4];
169930c8682Spbrook     uint32_t frx_queue[4];
170930c8682Spbrook     uint32_t cur_rx[4];
1713a94dd18SMark McLoughlin     NICState *nic;
1724c91cd28SGerd Hoffmann     NICConf conf;
17324859b68Sbalrog } mv88w8618_eth_state;
17424859b68Sbalrog 
175930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
176930c8682Spbrook {
177930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
178930c8682Spbrook     cpu_to_le16s(&desc->bytes);
179930c8682Spbrook     cpu_to_le16s(&desc->buffer_size);
180930c8682Spbrook     cpu_to_le32s(&desc->buffer);
181930c8682Spbrook     cpu_to_le32s(&desc->next);
182e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
183930c8682Spbrook }
184930c8682Spbrook 
185930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
186930c8682Spbrook {
187e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
188930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
189930c8682Spbrook     le16_to_cpus(&desc->bytes);
190930c8682Spbrook     le16_to_cpus(&desc->buffer_size);
191930c8682Spbrook     le32_to_cpus(&desc->buffer);
192930c8682Spbrook     le32_to_cpus(&desc->next);
193930c8682Spbrook }
194930c8682Spbrook 
1954e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
19624859b68Sbalrog {
197cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
198930c8682Spbrook     uint32_t desc_addr;
199930c8682Spbrook     mv88w8618_rx_desc desc;
20024859b68Sbalrog     int i;
20124859b68Sbalrog 
20224859b68Sbalrog     for (i = 0; i < 4; i++) {
203930c8682Spbrook         desc_addr = s->cur_rx[i];
20449fedd0dSJan Kiszka         if (!desc_addr) {
20524859b68Sbalrog             continue;
20649fedd0dSJan Kiszka         }
20724859b68Sbalrog         do {
208930c8682Spbrook             eth_rx_desc_get(desc_addr, &desc);
209930c8682Spbrook             if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
210930c8682Spbrook                 cpu_physical_memory_write(desc.buffer + s->vlan_header,
21124859b68Sbalrog                                           buf, size);
212930c8682Spbrook                 desc.bytes = size + s->vlan_header;
213930c8682Spbrook                 desc.cmdstat &= ~MP_ETH_RX_OWN;
214930c8682Spbrook                 s->cur_rx[i] = desc.next;
21524859b68Sbalrog 
21624859b68Sbalrog                 s->icr |= MP_ETH_IRQ_RX;
21749fedd0dSJan Kiszka                 if (s->icr & s->imr) {
21824859b68Sbalrog                     qemu_irq_raise(s->irq);
21949fedd0dSJan Kiszka                 }
220930c8682Spbrook                 eth_rx_desc_put(desc_addr, &desc);
2214f1c942bSMark McLoughlin                 return size;
22224859b68Sbalrog             }
223930c8682Spbrook             desc_addr = desc.next;
224930c8682Spbrook         } while (desc_addr != s->rx_queue[i]);
22524859b68Sbalrog     }
2264f1c942bSMark McLoughlin     return size;
22724859b68Sbalrog }
22824859b68Sbalrog 
229930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
230930c8682Spbrook {
231930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
232930c8682Spbrook     cpu_to_le16s(&desc->res);
233930c8682Spbrook     cpu_to_le16s(&desc->bytes);
234930c8682Spbrook     cpu_to_le32s(&desc->buffer);
235930c8682Spbrook     cpu_to_le32s(&desc->next);
236e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
237930c8682Spbrook }
238930c8682Spbrook 
239930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
240930c8682Spbrook {
241e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
242930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
243930c8682Spbrook     le16_to_cpus(&desc->res);
244930c8682Spbrook     le16_to_cpus(&desc->bytes);
245930c8682Spbrook     le32_to_cpus(&desc->buffer);
246930c8682Spbrook     le32_to_cpus(&desc->next);
247930c8682Spbrook }
248930c8682Spbrook 
24924859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index)
25024859b68Sbalrog {
251930c8682Spbrook     uint32_t desc_addr = s->tx_queue[queue_index];
252930c8682Spbrook     mv88w8618_tx_desc desc;
25307b064e9SJan Kiszka     uint32_t next_desc;
254930c8682Spbrook     uint8_t buf[2048];
255930c8682Spbrook     int len;
256930c8682Spbrook 
25724859b68Sbalrog     do {
258930c8682Spbrook         eth_tx_desc_get(desc_addr, &desc);
25907b064e9SJan Kiszka         next_desc = desc.next;
260930c8682Spbrook         if (desc.cmdstat & MP_ETH_TX_OWN) {
261930c8682Spbrook             len = desc.bytes;
262930c8682Spbrook             if (len < 2048) {
263930c8682Spbrook                 cpu_physical_memory_read(desc.buffer, buf, len);
264b356f76dSJason Wang                 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
26524859b68Sbalrog             }
266930c8682Spbrook             desc.cmdstat &= ~MP_ETH_TX_OWN;
267930c8682Spbrook             s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
268930c8682Spbrook             eth_tx_desc_put(desc_addr, &desc);
269930c8682Spbrook         }
27007b064e9SJan Kiszka         desc_addr = next_desc;
271930c8682Spbrook     } while (desc_addr != s->tx_queue[queue_index]);
27224859b68Sbalrog }
27324859b68Sbalrog 
274a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
27519b4a424SAvi Kivity                                    unsigned size)
27624859b68Sbalrog {
27724859b68Sbalrog     mv88w8618_eth_state *s = opaque;
27824859b68Sbalrog 
27924859b68Sbalrog     switch (offset) {
28024859b68Sbalrog     case MP_ETH_SMIR:
28124859b68Sbalrog         if (s->smir & MP_ETH_SMIR_OPCODE) {
28224859b68Sbalrog             switch (s->smir & MP_ETH_SMIR_ADDR) {
28324859b68Sbalrog             case MP_ETH_PHY1_BMSR:
28424859b68Sbalrog                 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
28524859b68Sbalrog                        MP_ETH_SMIR_RDVALID;
28624859b68Sbalrog             case MP_ETH_PHY1_PHYSID1:
28724859b68Sbalrog                 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
28824859b68Sbalrog             case MP_ETH_PHY1_PHYSID2:
28924859b68Sbalrog                 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
29024859b68Sbalrog             default:
29124859b68Sbalrog                 return MP_ETH_SMIR_RDVALID;
29224859b68Sbalrog             }
29324859b68Sbalrog         }
29424859b68Sbalrog         return 0;
29524859b68Sbalrog 
29624859b68Sbalrog     case MP_ETH_ICR:
29724859b68Sbalrog         return s->icr;
29824859b68Sbalrog 
29924859b68Sbalrog     case MP_ETH_IMR:
30024859b68Sbalrog         return s->imr;
30124859b68Sbalrog 
30224859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
303930c8682Spbrook         return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
30424859b68Sbalrog 
30524859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
306930c8682Spbrook         return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
30724859b68Sbalrog 
308cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
309930c8682Spbrook         return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
31024859b68Sbalrog 
31124859b68Sbalrog     default:
31224859b68Sbalrog         return 0;
31324859b68Sbalrog     }
31424859b68Sbalrog }
31524859b68Sbalrog 
316a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset,
31719b4a424SAvi Kivity                                 uint64_t value, unsigned size)
31824859b68Sbalrog {
31924859b68Sbalrog     mv88w8618_eth_state *s = opaque;
32024859b68Sbalrog 
32124859b68Sbalrog     switch (offset) {
32224859b68Sbalrog     case MP_ETH_SMIR:
32324859b68Sbalrog         s->smir = value;
32424859b68Sbalrog         break;
32524859b68Sbalrog 
32624859b68Sbalrog     case MP_ETH_PCXR:
32724859b68Sbalrog         s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
32824859b68Sbalrog         break;
32924859b68Sbalrog 
33024859b68Sbalrog     case MP_ETH_SDCMR:
33149fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXHI) {
33224859b68Sbalrog             eth_send(s, 1);
33349fedd0dSJan Kiszka         }
33449fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXLO) {
33524859b68Sbalrog             eth_send(s, 0);
33649fedd0dSJan Kiszka         }
33749fedd0dSJan Kiszka         if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
33824859b68Sbalrog             qemu_irq_raise(s->irq);
33949fedd0dSJan Kiszka         }
34024859b68Sbalrog         break;
34124859b68Sbalrog 
34224859b68Sbalrog     case MP_ETH_ICR:
34324859b68Sbalrog         s->icr &= value;
34424859b68Sbalrog         break;
34524859b68Sbalrog 
34624859b68Sbalrog     case MP_ETH_IMR:
34724859b68Sbalrog         s->imr = value;
34849fedd0dSJan Kiszka         if (s->icr & s->imr) {
34924859b68Sbalrog             qemu_irq_raise(s->irq);
35049fedd0dSJan Kiszka         }
35124859b68Sbalrog         break;
35224859b68Sbalrog 
35324859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
354930c8682Spbrook         s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
35524859b68Sbalrog         break;
35624859b68Sbalrog 
35724859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
35824859b68Sbalrog         s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
359930c8682Spbrook             s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
36024859b68Sbalrog         break;
36124859b68Sbalrog 
362cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
363930c8682Spbrook         s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
36424859b68Sbalrog         break;
36524859b68Sbalrog     }
36624859b68Sbalrog }
36724859b68Sbalrog 
36819b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = {
36919b4a424SAvi Kivity     .read = mv88w8618_eth_read,
37019b4a424SAvi Kivity     .write = mv88w8618_eth_write,
37119b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
37224859b68Sbalrog };
37324859b68Sbalrog 
3744e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc)
375b946a153Saliguori {
376cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
377b946a153Saliguori 
3783a94dd18SMark McLoughlin     s->nic = NULL;
379b946a153Saliguori }
380b946a153Saliguori 
3813a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = {
382f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
3833a94dd18SMark McLoughlin     .size = sizeof(NICState),
3843a94dd18SMark McLoughlin     .receive = eth_receive,
3853a94dd18SMark McLoughlin     .cleanup = eth_cleanup,
3863a94dd18SMark McLoughlin };
3873a94dd18SMark McLoughlin 
388ece71994Sxiaoqiang zhao static void mv88w8618_eth_init(Object *obj)
38924859b68Sbalrog {
390ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
391a77d90e6SAndreas Färber     DeviceState *dev = DEVICE(sbd);
392a77d90e6SAndreas Färber     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
39324859b68Sbalrog 
394a77d90e6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
395ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s,
39664bde0f3SPaolo Bonzini                           "mv88w8618-eth", MP_ETH_SIZE);
397a77d90e6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
398ece71994Sxiaoqiang zhao }
399ece71994Sxiaoqiang zhao 
400ece71994Sxiaoqiang zhao static void mv88w8618_eth_realize(DeviceState *dev, Error **errp)
401ece71994Sxiaoqiang zhao {
402ece71994Sxiaoqiang zhao     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
403ece71994Sxiaoqiang zhao 
404ece71994Sxiaoqiang zhao     s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
405ece71994Sxiaoqiang zhao                           object_get_typename(OBJECT(dev)), dev->id, s);
40624859b68Sbalrog }
40724859b68Sbalrog 
408d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = {
409d5b61dddSJan Kiszka     .name = "mv88w8618_eth",
410d5b61dddSJan Kiszka     .version_id = 1,
411d5b61dddSJan Kiszka     .minimum_version_id = 1,
412d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
413d5b61dddSJan Kiszka         VMSTATE_UINT32(smir, mv88w8618_eth_state),
414d5b61dddSJan Kiszka         VMSTATE_UINT32(icr, mv88w8618_eth_state),
415d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, mv88w8618_eth_state),
416d5b61dddSJan Kiszka         VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
417d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
418d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
419d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
420d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
421d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
422d5b61dddSJan Kiszka     }
423d5b61dddSJan Kiszka };
424d5b61dddSJan Kiszka 
425999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = {
4264c91cd28SGerd Hoffmann     DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
4274c91cd28SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
428999e12bbSAnthony Liguori };
429999e12bbSAnthony Liguori 
430999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
431999e12bbSAnthony Liguori {
43239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
433999e12bbSAnthony Liguori 
43439bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_eth_vmsd;
43539bffca2SAnthony Liguori     dc->props = mv88w8618_eth_properties;
436ece71994Sxiaoqiang zhao     dc->realize = mv88w8618_eth_realize;
437999e12bbSAnthony Liguori }
438999e12bbSAnthony Liguori 
4398c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = {
440a77d90e6SAndreas Färber     .name          = TYPE_MV88W8618_ETH,
44139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
44239bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_eth_state),
443ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_eth_init,
444999e12bbSAnthony Liguori     .class_init    = mv88w8618_eth_class_init,
445d5b61dddSJan Kiszka };
446d5b61dddSJan Kiszka 
44724859b68Sbalrog /* LCD register offsets */
44824859b68Sbalrog #define MP_LCD_IRQCTRL          0x180
44924859b68Sbalrog #define MP_LCD_IRQSTAT          0x184
45024859b68Sbalrog #define MP_LCD_SPICTRL          0x1ac
45124859b68Sbalrog #define MP_LCD_INST             0x1bc
45224859b68Sbalrog #define MP_LCD_DATA             0x1c0
45324859b68Sbalrog 
45424859b68Sbalrog /* Mode magics */
45524859b68Sbalrog #define MP_LCD_SPI_DATA         0x00100011
45624859b68Sbalrog #define MP_LCD_SPI_CMD          0x00104011
45724859b68Sbalrog #define MP_LCD_SPI_INVALID      0x00000000
45824859b68Sbalrog 
45924859b68Sbalrog /* Commmands */
46024859b68Sbalrog #define MP_LCD_INST_SETPAGE0    0xB0
46124859b68Sbalrog /* ... */
46224859b68Sbalrog #define MP_LCD_INST_SETPAGE7    0xB7
46324859b68Sbalrog 
46424859b68Sbalrog #define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
46524859b68Sbalrog 
4662cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd"
4672cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \
4682cca58fdSAndreas Färber     OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD)
4692cca58fdSAndreas Färber 
47024859b68Sbalrog typedef struct musicpal_lcd_state {
4712cca58fdSAndreas Färber     /*< private >*/
4722cca58fdSAndreas Färber     SysBusDevice parent_obj;
4732cca58fdSAndreas Färber     /*< public >*/
4742cca58fdSAndreas Färber 
47519b4a424SAvi Kivity     MemoryRegion iomem;
476343ec8e4SBenoit Canet     uint32_t brightness;
47724859b68Sbalrog     uint32_t mode;
47824859b68Sbalrog     uint32_t irqctrl;
479d5b61dddSJan Kiszka     uint32_t page;
480d5b61dddSJan Kiszka     uint32_t page_off;
481c78f7137SGerd Hoffmann     QemuConsole *con;
48224859b68Sbalrog     uint8_t video_ram[128*64/8];
48324859b68Sbalrog } musicpal_lcd_state;
48424859b68Sbalrog 
485343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
48624859b68Sbalrog {
487343ec8e4SBenoit Canet     switch (s->brightness) {
488343ec8e4SBenoit Canet     case 7:
48924859b68Sbalrog         return col;
490343ec8e4SBenoit Canet     case 0:
491343ec8e4SBenoit Canet         return 0;
492343ec8e4SBenoit Canet     default:
493343ec8e4SBenoit Canet         return (col * s->brightness) / 7;
49424859b68Sbalrog     }
49524859b68Sbalrog }
49624859b68Sbalrog 
4970266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \
4980266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \
4990266f2c7Sbalrog         (musicpal_lcd_state *s, int x, int y, type col) \
5000266f2c7Sbalrog { \
5010266f2c7Sbalrog     int dx, dy; \
502c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con); \
503c78f7137SGerd Hoffmann     type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
5040266f2c7Sbalrog \
5050266f2c7Sbalrog     for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
5060266f2c7Sbalrog         for (dx = 0; dx < 3; dx++, pixel++) \
5070266f2c7Sbalrog             *pixel = col; \
5080266f2c7Sbalrog }
5090266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t)
5100266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t)
5110266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t)
51224859b68Sbalrog 
51324859b68Sbalrog static void lcd_refresh(void *opaque)
51424859b68Sbalrog {
51524859b68Sbalrog     musicpal_lcd_state *s = opaque;
516c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
5170266f2c7Sbalrog     int x, y, col;
51824859b68Sbalrog 
519c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
5200266f2c7Sbalrog     case 0:
5210266f2c7Sbalrog         return;
5220266f2c7Sbalrog #define LCD_REFRESH(depth, func) \
5230266f2c7Sbalrog     case depth: \
524343ec8e4SBenoit Canet         col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
525343ec8e4SBenoit Canet                    scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
526343ec8e4SBenoit Canet                    scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
52749fedd0dSJan Kiszka         for (x = 0; x < 128; x++) { \
52849fedd0dSJan Kiszka             for (y = 0; y < 64; y++) { \
52949fedd0dSJan Kiszka                 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
5300266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, col); \
53149fedd0dSJan Kiszka                 } else { \
5320266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, 0); \
53349fedd0dSJan Kiszka                 } \
53449fedd0dSJan Kiszka             } \
53549fedd0dSJan Kiszka         } \
5360266f2c7Sbalrog         break;
5370266f2c7Sbalrog     LCD_REFRESH(8, rgb_to_pixel8)
5380266f2c7Sbalrog     LCD_REFRESH(16, rgb_to_pixel16)
539c78f7137SGerd Hoffmann     LCD_REFRESH(32, (is_surface_bgr(surface) ?
540bf9b48afSaliguori                      rgb_to_pixel32bgr : rgb_to_pixel32))
5410266f2c7Sbalrog     default:
5422ac71179SPaul Brook         hw_error("unsupported colour depth %i\n",
543c78f7137SGerd Hoffmann                  surface_bits_per_pixel(surface));
5440266f2c7Sbalrog     }
54524859b68Sbalrog 
546c78f7137SGerd Hoffmann     dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
54724859b68Sbalrog }
54824859b68Sbalrog 
549167bc3d2Sbalrog static void lcd_invalidate(void *opaque)
550167bc3d2Sbalrog {
551167bc3d2Sbalrog }
552167bc3d2Sbalrog 
5532c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
554343ec8e4SBenoit Canet {
555243cd13cSJan Kiszka     musicpal_lcd_state *s = opaque;
556343ec8e4SBenoit Canet     s->brightness &= ~(1 << irq);
557343ec8e4SBenoit Canet     s->brightness |= level << irq;
558343ec8e4SBenoit Canet }
559343ec8e4SBenoit Canet 
560a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
56119b4a424SAvi Kivity                                   unsigned size)
56224859b68Sbalrog {
56324859b68Sbalrog     musicpal_lcd_state *s = opaque;
56424859b68Sbalrog 
56524859b68Sbalrog     switch (offset) {
56624859b68Sbalrog     case MP_LCD_IRQCTRL:
56724859b68Sbalrog         return s->irqctrl;
56824859b68Sbalrog 
56924859b68Sbalrog     default:
57024859b68Sbalrog         return 0;
57124859b68Sbalrog     }
57224859b68Sbalrog }
57324859b68Sbalrog 
574a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset,
57519b4a424SAvi Kivity                                uint64_t value, unsigned size)
57624859b68Sbalrog {
57724859b68Sbalrog     musicpal_lcd_state *s = opaque;
57824859b68Sbalrog 
57924859b68Sbalrog     switch (offset) {
58024859b68Sbalrog     case MP_LCD_IRQCTRL:
58124859b68Sbalrog         s->irqctrl = value;
58224859b68Sbalrog         break;
58324859b68Sbalrog 
58424859b68Sbalrog     case MP_LCD_SPICTRL:
58549fedd0dSJan Kiszka         if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
58624859b68Sbalrog             s->mode = value;
58749fedd0dSJan Kiszka         } else {
58824859b68Sbalrog             s->mode = MP_LCD_SPI_INVALID;
58949fedd0dSJan Kiszka         }
59024859b68Sbalrog         break;
59124859b68Sbalrog 
59224859b68Sbalrog     case MP_LCD_INST:
59324859b68Sbalrog         if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
59424859b68Sbalrog             s->page = value - MP_LCD_INST_SETPAGE0;
59524859b68Sbalrog             s->page_off = 0;
59624859b68Sbalrog         }
59724859b68Sbalrog         break;
59824859b68Sbalrog 
59924859b68Sbalrog     case MP_LCD_DATA:
60024859b68Sbalrog         if (s->mode == MP_LCD_SPI_CMD) {
60124859b68Sbalrog             if (value >= MP_LCD_INST_SETPAGE0 &&
60224859b68Sbalrog                 value <= MP_LCD_INST_SETPAGE7) {
60324859b68Sbalrog                 s->page = value - MP_LCD_INST_SETPAGE0;
60424859b68Sbalrog                 s->page_off = 0;
60524859b68Sbalrog             }
60624859b68Sbalrog         } else if (s->mode == MP_LCD_SPI_DATA) {
60724859b68Sbalrog             s->video_ram[s->page*128 + s->page_off] = value;
60824859b68Sbalrog             s->page_off = (s->page_off + 1) & 127;
60924859b68Sbalrog         }
61024859b68Sbalrog         break;
61124859b68Sbalrog     }
61224859b68Sbalrog }
61324859b68Sbalrog 
61419b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = {
61519b4a424SAvi Kivity     .read = musicpal_lcd_read,
61619b4a424SAvi Kivity     .write = musicpal_lcd_write,
61719b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
61824859b68Sbalrog };
61924859b68Sbalrog 
620380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = {
621380cd056SGerd Hoffmann     .invalidate  = lcd_invalidate,
622380cd056SGerd Hoffmann     .gfx_update  = lcd_refresh,
623380cd056SGerd Hoffmann };
624380cd056SGerd Hoffmann 
625ece71994Sxiaoqiang zhao static void musicpal_lcd_realize(DeviceState *dev, Error **errp)
62624859b68Sbalrog {
627ece71994Sxiaoqiang zhao     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
628ece71994Sxiaoqiang zhao     s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s);
629ece71994Sxiaoqiang zhao     qemu_console_resize(s->con, 128 * 3, 64 * 3);
630ece71994Sxiaoqiang zhao }
631ece71994Sxiaoqiang zhao 
632ece71994Sxiaoqiang zhao static void musicpal_lcd_init(Object *obj)
633ece71994Sxiaoqiang zhao {
634ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
6352cca58fdSAndreas Färber     DeviceState *dev = DEVICE(sbd);
6362cca58fdSAndreas Färber     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
63724859b68Sbalrog 
638343ec8e4SBenoit Canet     s->brightness = 7;
639343ec8e4SBenoit Canet 
640ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s,
64119b4a424SAvi Kivity                           "musicpal-lcd", MP_LCD_SIZE);
6422cca58fdSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
64324859b68Sbalrog 
6442cca58fdSAndreas Färber     qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
64524859b68Sbalrog }
64624859b68Sbalrog 
647d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = {
648d5b61dddSJan Kiszka     .name = "musicpal_lcd",
649d5b61dddSJan Kiszka     .version_id = 1,
650d5b61dddSJan Kiszka     .minimum_version_id = 1,
651d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
652d5b61dddSJan Kiszka         VMSTATE_UINT32(brightness, musicpal_lcd_state),
653d5b61dddSJan Kiszka         VMSTATE_UINT32(mode, musicpal_lcd_state),
654d5b61dddSJan Kiszka         VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
655d5b61dddSJan Kiszka         VMSTATE_UINT32(page, musicpal_lcd_state),
656d5b61dddSJan Kiszka         VMSTATE_UINT32(page_off, musicpal_lcd_state),
657d5b61dddSJan Kiszka         VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
658d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
659d5b61dddSJan Kiszka     }
660d5b61dddSJan Kiszka };
661d5b61dddSJan Kiszka 
662999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
663999e12bbSAnthony Liguori {
66439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
665999e12bbSAnthony Liguori 
66639bffca2SAnthony Liguori     dc->vmsd = &musicpal_lcd_vmsd;
667ece71994Sxiaoqiang zhao     dc->realize = musicpal_lcd_realize;
668999e12bbSAnthony Liguori }
669999e12bbSAnthony Liguori 
6708c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = {
6712cca58fdSAndreas Färber     .name          = TYPE_MUSICPAL_LCD,
67239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
67339bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_lcd_state),
674ece71994Sxiaoqiang zhao     .instance_init = musicpal_lcd_init,
675999e12bbSAnthony Liguori     .class_init    = musicpal_lcd_class_init,
676d5b61dddSJan Kiszka };
677d5b61dddSJan Kiszka 
67824859b68Sbalrog /* PIC register offsets */
67924859b68Sbalrog #define MP_PIC_STATUS           0x00
68024859b68Sbalrog #define MP_PIC_ENABLE_SET       0x08
68124859b68Sbalrog #define MP_PIC_ENABLE_CLR       0x0C
68224859b68Sbalrog 
683c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic"
684c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \
685c7bd0fd9SAndreas Färber     OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC)
686c7bd0fd9SAndreas Färber 
687c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state {
688c7bd0fd9SAndreas Färber     /*< private >*/
689c7bd0fd9SAndreas Färber     SysBusDevice parent_obj;
690c7bd0fd9SAndreas Färber     /*< public >*/
691c7bd0fd9SAndreas Färber 
69219b4a424SAvi Kivity     MemoryRegion iomem;
69324859b68Sbalrog     uint32_t level;
69424859b68Sbalrog     uint32_t enabled;
69524859b68Sbalrog     qemu_irq parent_irq;
69624859b68Sbalrog } mv88w8618_pic_state;
69724859b68Sbalrog 
69824859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s)
69924859b68Sbalrog {
70024859b68Sbalrog     qemu_set_irq(s->parent_irq, (s->level & s->enabled));
70124859b68Sbalrog }
70224859b68Sbalrog 
70324859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
70424859b68Sbalrog {
70524859b68Sbalrog     mv88w8618_pic_state *s = opaque;
70624859b68Sbalrog 
70749fedd0dSJan Kiszka     if (level) {
70824859b68Sbalrog         s->level |= 1 << irq;
70949fedd0dSJan Kiszka     } else {
71024859b68Sbalrog         s->level &= ~(1 << irq);
71149fedd0dSJan Kiszka     }
71224859b68Sbalrog     mv88w8618_pic_update(s);
71324859b68Sbalrog }
71424859b68Sbalrog 
715a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
71619b4a424SAvi Kivity                                    unsigned size)
71724859b68Sbalrog {
71824859b68Sbalrog     mv88w8618_pic_state *s = opaque;
71924859b68Sbalrog 
72024859b68Sbalrog     switch (offset) {
72124859b68Sbalrog     case MP_PIC_STATUS:
72224859b68Sbalrog         return s->level & s->enabled;
72324859b68Sbalrog 
72424859b68Sbalrog     default:
72524859b68Sbalrog         return 0;
72624859b68Sbalrog     }
72724859b68Sbalrog }
72824859b68Sbalrog 
729a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset,
73019b4a424SAvi Kivity                                 uint64_t value, unsigned size)
73124859b68Sbalrog {
73224859b68Sbalrog     mv88w8618_pic_state *s = opaque;
73324859b68Sbalrog 
73424859b68Sbalrog     switch (offset) {
73524859b68Sbalrog     case MP_PIC_ENABLE_SET:
73624859b68Sbalrog         s->enabled |= value;
73724859b68Sbalrog         break;
73824859b68Sbalrog 
73924859b68Sbalrog     case MP_PIC_ENABLE_CLR:
74024859b68Sbalrog         s->enabled &= ~value;
74124859b68Sbalrog         s->level &= ~value;
74224859b68Sbalrog         break;
74324859b68Sbalrog     }
74424859b68Sbalrog     mv88w8618_pic_update(s);
74524859b68Sbalrog }
74624859b68Sbalrog 
747d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d)
74824859b68Sbalrog {
749c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(d);
75024859b68Sbalrog 
75124859b68Sbalrog     s->level = 0;
75224859b68Sbalrog     s->enabled = 0;
75324859b68Sbalrog }
75424859b68Sbalrog 
75519b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = {
75619b4a424SAvi Kivity     .read = mv88w8618_pic_read,
75719b4a424SAvi Kivity     .write = mv88w8618_pic_write,
75819b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
75924859b68Sbalrog };
76024859b68Sbalrog 
761ece71994Sxiaoqiang zhao static void mv88w8618_pic_init(Object *obj)
76224859b68Sbalrog {
763ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
764c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(dev);
76524859b68Sbalrog 
766c7bd0fd9SAndreas Färber     qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
767b47b50faSPaul Brook     sysbus_init_irq(dev, &s->parent_irq);
768ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s,
76919b4a424SAvi Kivity                           "musicpal-pic", MP_PIC_SIZE);
770750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
77124859b68Sbalrog }
77224859b68Sbalrog 
773d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = {
774d5b61dddSJan Kiszka     .name = "mv88w8618_pic",
775d5b61dddSJan Kiszka     .version_id = 1,
776d5b61dddSJan Kiszka     .minimum_version_id = 1,
777d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
778d5b61dddSJan Kiszka         VMSTATE_UINT32(level, mv88w8618_pic_state),
779d5b61dddSJan Kiszka         VMSTATE_UINT32(enabled, mv88w8618_pic_state),
780d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
781d5b61dddSJan Kiszka     }
782d5b61dddSJan Kiszka };
783d5b61dddSJan Kiszka 
784999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
785999e12bbSAnthony Liguori {
78639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
787999e12bbSAnthony Liguori 
78839bffca2SAnthony Liguori     dc->reset = mv88w8618_pic_reset;
78939bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pic_vmsd;
790999e12bbSAnthony Liguori }
791999e12bbSAnthony Liguori 
7928c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = {
793c7bd0fd9SAndreas Färber     .name          = TYPE_MV88W8618_PIC,
79439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
79539bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pic_state),
796ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_pic_init,
797999e12bbSAnthony Liguori     .class_init    = mv88w8618_pic_class_init,
798d5b61dddSJan Kiszka };
799d5b61dddSJan Kiszka 
80024859b68Sbalrog /* PIT register offsets */
80124859b68Sbalrog #define MP_PIT_TIMER1_LENGTH    0x00
80224859b68Sbalrog /* ... */
80324859b68Sbalrog #define MP_PIT_TIMER4_LENGTH    0x0C
80424859b68Sbalrog #define MP_PIT_CONTROL          0x10
80524859b68Sbalrog #define MP_PIT_TIMER1_VALUE     0x14
80624859b68Sbalrog /* ... */
80724859b68Sbalrog #define MP_PIT_TIMER4_VALUE     0x20
80824859b68Sbalrog #define MP_BOARD_RESET          0x34
80924859b68Sbalrog 
81024859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */
81124859b68Sbalrog #define MP_BOARD_RESET_MAGIC    0x10000
81224859b68Sbalrog 
81324859b68Sbalrog typedef struct mv88w8618_timer_state {
814b47b50faSPaul Brook     ptimer_state *ptimer;
81524859b68Sbalrog     uint32_t limit;
81624859b68Sbalrog     int freq;
81724859b68Sbalrog     qemu_irq irq;
81824859b68Sbalrog } mv88w8618_timer_state;
81924859b68Sbalrog 
8204adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit"
8214adc8541SAndreas Färber #define MV88W8618_PIT(obj) \
8224adc8541SAndreas Färber     OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT)
8234adc8541SAndreas Färber 
82424859b68Sbalrog typedef struct mv88w8618_pit_state {
8254adc8541SAndreas Färber     /*< private >*/
8264adc8541SAndreas Färber     SysBusDevice parent_obj;
8274adc8541SAndreas Färber     /*< public >*/
8284adc8541SAndreas Färber 
82919b4a424SAvi Kivity     MemoryRegion iomem;
830b47b50faSPaul Brook     mv88w8618_timer_state timer[4];
83124859b68Sbalrog } mv88w8618_pit_state;
83224859b68Sbalrog 
83324859b68Sbalrog static void mv88w8618_timer_tick(void *opaque)
83424859b68Sbalrog {
83524859b68Sbalrog     mv88w8618_timer_state *s = opaque;
83624859b68Sbalrog 
83724859b68Sbalrog     qemu_irq_raise(s->irq);
83824859b68Sbalrog }
83924859b68Sbalrog 
840b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
841b47b50faSPaul Brook                                  uint32_t freq)
84224859b68Sbalrog {
84324859b68Sbalrog     QEMUBH *bh;
84424859b68Sbalrog 
845b47b50faSPaul Brook     sysbus_init_irq(dev, &s->irq);
84624859b68Sbalrog     s->freq = freq;
84724859b68Sbalrog 
84824859b68Sbalrog     bh = qemu_bh_new(mv88w8618_timer_tick, s);
849e7ea81c3SDmitry Osipenko     s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
85024859b68Sbalrog }
85124859b68Sbalrog 
852a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
85319b4a424SAvi Kivity                                    unsigned size)
85424859b68Sbalrog {
85524859b68Sbalrog     mv88w8618_pit_state *s = opaque;
85624859b68Sbalrog     mv88w8618_timer_state *t;
85724859b68Sbalrog 
85824859b68Sbalrog     switch (offset) {
85924859b68Sbalrog     case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
860b47b50faSPaul Brook         t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
861b47b50faSPaul Brook         return ptimer_get_count(t->ptimer);
86224859b68Sbalrog 
86324859b68Sbalrog     default:
86424859b68Sbalrog         return 0;
86524859b68Sbalrog     }
86624859b68Sbalrog }
86724859b68Sbalrog 
868a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset,
86919b4a424SAvi Kivity                                 uint64_t value, unsigned size)
87024859b68Sbalrog {
87124859b68Sbalrog     mv88w8618_pit_state *s = opaque;
87224859b68Sbalrog     mv88w8618_timer_state *t;
87324859b68Sbalrog     int i;
87424859b68Sbalrog 
87524859b68Sbalrog     switch (offset) {
87624859b68Sbalrog     case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
877b47b50faSPaul Brook         t = &s->timer[offset >> 2];
87824859b68Sbalrog         t->limit = value;
879c88d6bdeSJan Kiszka         if (t->limit > 0) {
880b47b50faSPaul Brook             ptimer_set_limit(t->ptimer, t->limit, 1);
881c88d6bdeSJan Kiszka         } else {
882c88d6bdeSJan Kiszka             ptimer_stop(t->ptimer);
883c88d6bdeSJan Kiszka         }
88424859b68Sbalrog         break;
88524859b68Sbalrog 
88624859b68Sbalrog     case MP_PIT_CONTROL:
88724859b68Sbalrog         for (i = 0; i < 4; i++) {
888b47b50faSPaul Brook             t = &s->timer[i];
889c88d6bdeSJan Kiszka             if (value & 0xf && t->limit > 0) {
890b47b50faSPaul Brook                 ptimer_set_limit(t->ptimer, t->limit, 0);
891b47b50faSPaul Brook                 ptimer_set_freq(t->ptimer, t->freq);
892b47b50faSPaul Brook                 ptimer_run(t->ptimer, 0);
893c88d6bdeSJan Kiszka             } else {
894c88d6bdeSJan Kiszka                 ptimer_stop(t->ptimer);
89524859b68Sbalrog             }
89624859b68Sbalrog             value >>= 4;
89724859b68Sbalrog         }
89824859b68Sbalrog         break;
89924859b68Sbalrog 
90024859b68Sbalrog     case MP_BOARD_RESET:
90149fedd0dSJan Kiszka         if (value == MP_BOARD_RESET_MAGIC) {
902cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
90349fedd0dSJan Kiszka         }
90424859b68Sbalrog         break;
90524859b68Sbalrog     }
90624859b68Sbalrog }
90724859b68Sbalrog 
908d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d)
909c88d6bdeSJan Kiszka {
9104adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(d);
911c88d6bdeSJan Kiszka     int i;
912c88d6bdeSJan Kiszka 
913c88d6bdeSJan Kiszka     for (i = 0; i < 4; i++) {
914c88d6bdeSJan Kiszka         ptimer_stop(s->timer[i].ptimer);
915c88d6bdeSJan Kiszka         s->timer[i].limit = 0;
916c88d6bdeSJan Kiszka     }
917c88d6bdeSJan Kiszka }
918c88d6bdeSJan Kiszka 
91919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = {
92019b4a424SAvi Kivity     .read = mv88w8618_pit_read,
92119b4a424SAvi Kivity     .write = mv88w8618_pit_write,
92219b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
92324859b68Sbalrog };
92424859b68Sbalrog 
925ece71994Sxiaoqiang zhao static void mv88w8618_pit_init(Object *obj)
92624859b68Sbalrog {
927ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
9284adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(dev);
929b47b50faSPaul Brook     int i;
93024859b68Sbalrog 
93124859b68Sbalrog     /* Letting them all run at 1 MHz is likely just a pragmatic
93224859b68Sbalrog      * simplification. */
933b47b50faSPaul Brook     for (i = 0; i < 4; i++) {
934b47b50faSPaul Brook         mv88w8618_timer_init(dev, &s->timer[i], 1000000);
935b47b50faSPaul Brook     }
93624859b68Sbalrog 
937ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s,
93819b4a424SAvi Kivity                           "musicpal-pit", MP_PIT_SIZE);
939750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
94024859b68Sbalrog }
94124859b68Sbalrog 
942d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = {
943d5b61dddSJan Kiszka     .name = "timer",
944d5b61dddSJan Kiszka     .version_id = 1,
945d5b61dddSJan Kiszka     .minimum_version_id = 1,
946d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
947d5b61dddSJan Kiszka         VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
948d5b61dddSJan Kiszka         VMSTATE_UINT32(limit, mv88w8618_timer_state),
949d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
950d5b61dddSJan Kiszka     }
951d5b61dddSJan Kiszka };
952d5b61dddSJan Kiszka 
953d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = {
954d5b61dddSJan Kiszka     .name = "mv88w8618_pit",
955d5b61dddSJan Kiszka     .version_id = 1,
956d5b61dddSJan Kiszka     .minimum_version_id = 1,
957d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
958d5b61dddSJan Kiszka         VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
959d5b61dddSJan Kiszka                              mv88w8618_timer_vmsd, mv88w8618_timer_state),
960d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
961d5b61dddSJan Kiszka     }
962d5b61dddSJan Kiszka };
963d5b61dddSJan Kiszka 
964999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
965999e12bbSAnthony Liguori {
96639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
967999e12bbSAnthony Liguori 
96839bffca2SAnthony Liguori     dc->reset = mv88w8618_pit_reset;
96939bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pit_vmsd;
970999e12bbSAnthony Liguori }
971999e12bbSAnthony Liguori 
9728c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = {
9734adc8541SAndreas Färber     .name          = TYPE_MV88W8618_PIT,
97439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
97539bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pit_state),
976ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_pit_init,
977999e12bbSAnthony Liguori     .class_init    = mv88w8618_pit_class_init,
978c88d6bdeSJan Kiszka };
979c88d6bdeSJan Kiszka 
98024859b68Sbalrog /* Flash config register offsets */
98124859b68Sbalrog #define MP_FLASHCFG_CFGR0    0x04
98224859b68Sbalrog 
9835952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
9845952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \
9855952b01cSAndreas Färber     OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG)
9865952b01cSAndreas Färber 
98724859b68Sbalrog typedef struct mv88w8618_flashcfg_state {
9885952b01cSAndreas Färber     /*< private >*/
9895952b01cSAndreas Färber     SysBusDevice parent_obj;
9905952b01cSAndreas Färber     /*< public >*/
9915952b01cSAndreas Färber 
99219b4a424SAvi Kivity     MemoryRegion iomem;
99324859b68Sbalrog     uint32_t cfgr0;
99424859b68Sbalrog } mv88w8618_flashcfg_state;
99524859b68Sbalrog 
99619b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque,
997a8170e5eSAvi Kivity                                         hwaddr offset,
99819b4a424SAvi Kivity                                         unsigned size)
99924859b68Sbalrog {
100024859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
100124859b68Sbalrog 
100224859b68Sbalrog     switch (offset) {
100324859b68Sbalrog     case MP_FLASHCFG_CFGR0:
100424859b68Sbalrog         return s->cfgr0;
100524859b68Sbalrog 
100624859b68Sbalrog     default:
100724859b68Sbalrog         return 0;
100824859b68Sbalrog     }
100924859b68Sbalrog }
101024859b68Sbalrog 
1011a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
101219b4a424SAvi Kivity                                      uint64_t value, unsigned size)
101324859b68Sbalrog {
101424859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
101524859b68Sbalrog 
101624859b68Sbalrog     switch (offset) {
101724859b68Sbalrog     case MP_FLASHCFG_CFGR0:
101824859b68Sbalrog         s->cfgr0 = value;
101924859b68Sbalrog         break;
102024859b68Sbalrog     }
102124859b68Sbalrog }
102224859b68Sbalrog 
102319b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = {
102419b4a424SAvi Kivity     .read = mv88w8618_flashcfg_read,
102519b4a424SAvi Kivity     .write = mv88w8618_flashcfg_write,
102619b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
102724859b68Sbalrog };
102824859b68Sbalrog 
1029ece71994Sxiaoqiang zhao static void mv88w8618_flashcfg_init(Object *obj)
103024859b68Sbalrog {
1031ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
10325952b01cSAndreas Färber     mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
103324859b68Sbalrog 
103424859b68Sbalrog     s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
1035ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s,
103619b4a424SAvi Kivity                           "musicpal-flashcfg", MP_FLASHCFG_SIZE);
1037750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
103824859b68Sbalrog }
103924859b68Sbalrog 
1040d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1041d5b61dddSJan Kiszka     .name = "mv88w8618_flashcfg",
1042d5b61dddSJan Kiszka     .version_id = 1,
1043d5b61dddSJan Kiszka     .minimum_version_id = 1,
1044d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1045d5b61dddSJan Kiszka         VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1046d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1047d5b61dddSJan Kiszka     }
1048d5b61dddSJan Kiszka };
1049d5b61dddSJan Kiszka 
1050999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1051999e12bbSAnthony Liguori {
105239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1053999e12bbSAnthony Liguori 
105439bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_flashcfg_vmsd;
1055999e12bbSAnthony Liguori }
1056999e12bbSAnthony Liguori 
10578c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = {
10585952b01cSAndreas Färber     .name          = TYPE_MV88W8618_FLASHCFG,
105939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
106039bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_flashcfg_state),
1061ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_flashcfg_init,
1062999e12bbSAnthony Liguori     .class_init    = mv88w8618_flashcfg_class_init,
1063d5b61dddSJan Kiszka };
1064d5b61dddSJan Kiszka 
1065718ec0beSmalc /* Misc register offsets */
1066718ec0beSmalc #define MP_MISC_BOARD_REVISION  0x18
106724859b68Sbalrog 
1068718ec0beSmalc #define MP_BOARD_REVISION       0x31
106924859b68Sbalrog 
1070a86f200aSPeter Maydell typedef struct {
1071a86f200aSPeter Maydell     SysBusDevice parent_obj;
1072a86f200aSPeter Maydell     MemoryRegion iomem;
1073a86f200aSPeter Maydell } MusicPalMiscState;
1074a86f200aSPeter Maydell 
1075a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc"
1076a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \
1077a86f200aSPeter Maydell      OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1078a86f200aSPeter Maydell 
1079a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
108019b4a424SAvi Kivity                                    unsigned size)
1081718ec0beSmalc {
1082718ec0beSmalc     switch (offset) {
1083718ec0beSmalc     case MP_MISC_BOARD_REVISION:
1084718ec0beSmalc         return MP_BOARD_REVISION;
1085718ec0beSmalc 
1086718ec0beSmalc     default:
1087718ec0beSmalc         return 0;
1088718ec0beSmalc     }
1089718ec0beSmalc }
1090718ec0beSmalc 
1091a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset,
109219b4a424SAvi Kivity                                 uint64_t value, unsigned size)
1093718ec0beSmalc {
1094718ec0beSmalc }
1095718ec0beSmalc 
109619b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = {
109719b4a424SAvi Kivity     .read = musicpal_misc_read,
109819b4a424SAvi Kivity     .write = musicpal_misc_write,
109919b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1100718ec0beSmalc };
1101718ec0beSmalc 
1102a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj)
1103718ec0beSmalc {
1104a86f200aSPeter Maydell     SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1105a86f200aSPeter Maydell     MusicPalMiscState *s = MUSICPAL_MISC(obj);
1106718ec0beSmalc 
110764bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
110819b4a424SAvi Kivity                           "musicpal-misc", MP_MISC_SIZE);
1109a86f200aSPeter Maydell     sysbus_init_mmio(sd, &s->iomem);
1110718ec0beSmalc }
1111718ec0beSmalc 
1112a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = {
1113a86f200aSPeter Maydell     .name = TYPE_MUSICPAL_MISC,
1114a86f200aSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
1115a86f200aSPeter Maydell     .instance_init = musicpal_misc_init,
1116a86f200aSPeter Maydell     .instance_size = sizeof(MusicPalMiscState),
1117a86f200aSPeter Maydell };
1118a86f200aSPeter Maydell 
1119718ec0beSmalc /* WLAN register offsets */
1120718ec0beSmalc #define MP_WLAN_MAGIC1          0x11c
1121718ec0beSmalc #define MP_WLAN_MAGIC2          0x124
1122718ec0beSmalc 
1123a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
112419b4a424SAvi Kivity                                     unsigned size)
1125718ec0beSmalc {
1126718ec0beSmalc     switch (offset) {
1127718ec0beSmalc     /* Workaround to allow loading the binary-only wlandrv.ko crap
1128718ec0beSmalc      * from the original Freecom firmware. */
1129718ec0beSmalc     case MP_WLAN_MAGIC1:
1130718ec0beSmalc         return ~3;
1131718ec0beSmalc     case MP_WLAN_MAGIC2:
1132718ec0beSmalc         return -1;
1133718ec0beSmalc 
1134718ec0beSmalc     default:
1135718ec0beSmalc         return 0;
1136718ec0beSmalc     }
1137718ec0beSmalc }
1138718ec0beSmalc 
1139a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
114019b4a424SAvi Kivity                                  uint64_t value, unsigned size)
1141718ec0beSmalc {
1142718ec0beSmalc }
1143718ec0beSmalc 
114419b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = {
114519b4a424SAvi Kivity     .read = mv88w8618_wlan_read,
114619b4a424SAvi Kivity     .write =mv88w8618_wlan_write,
114719b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1148718ec0beSmalc };
1149718ec0beSmalc 
115081a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev)
1151718ec0beSmalc {
115219b4a424SAvi Kivity     MemoryRegion *iomem = g_new(MemoryRegion, 1);
1153718ec0beSmalc 
115464bde0f3SPaolo Bonzini     memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
115519b4a424SAvi Kivity                           "musicpal-wlan", MP_WLAN_SIZE);
1156750ecd44SAvi Kivity     sysbus_init_mmio(dev, iomem);
115781a322d4SGerd Hoffmann     return 0;
1158718ec0beSmalc }
1159718ec0beSmalc 
1160718ec0beSmalc /* GPIO register offsets */
1161718ec0beSmalc #define MP_GPIO_OE_LO           0x008
1162718ec0beSmalc #define MP_GPIO_OUT_LO          0x00c
1163718ec0beSmalc #define MP_GPIO_IN_LO           0x010
1164708afdf3SJan Kiszka #define MP_GPIO_IER_LO          0x014
1165708afdf3SJan Kiszka #define MP_GPIO_IMR_LO          0x018
1166718ec0beSmalc #define MP_GPIO_ISR_LO          0x020
1167718ec0beSmalc #define MP_GPIO_OE_HI           0x508
1168718ec0beSmalc #define MP_GPIO_OUT_HI          0x50c
1169718ec0beSmalc #define MP_GPIO_IN_HI           0x510
1170708afdf3SJan Kiszka #define MP_GPIO_IER_HI          0x514
1171708afdf3SJan Kiszka #define MP_GPIO_IMR_HI          0x518
1172718ec0beSmalc #define MP_GPIO_ISR_HI          0x520
117324859b68Sbalrog 
117424859b68Sbalrog /* GPIO bits & masks */
117524859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS  0x00070000
117624859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT    29
117724859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT   30
117824859b68Sbalrog 
117924859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */
118024859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS    0x0007
118124859b68Sbalrog 
11827012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio"
11837012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \
11847012d4b4SAndreas Färber     OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO)
11857012d4b4SAndreas Färber 
1186343ec8e4SBenoit Canet typedef struct musicpal_gpio_state {
11877012d4b4SAndreas Färber     /*< private >*/
11887012d4b4SAndreas Färber     SysBusDevice parent_obj;
11897012d4b4SAndreas Färber     /*< public >*/
11907012d4b4SAndreas Färber 
119119b4a424SAvi Kivity     MemoryRegion iomem;
1192343ec8e4SBenoit Canet     uint32_t lcd_brightness;
1193343ec8e4SBenoit Canet     uint32_t out_state;
1194343ec8e4SBenoit Canet     uint32_t in_state;
1195708afdf3SJan Kiszka     uint32_t ier;
1196708afdf3SJan Kiszka     uint32_t imr;
1197343ec8e4SBenoit Canet     uint32_t isr;
1198343ec8e4SBenoit Canet     qemu_irq irq;
1199708afdf3SJan Kiszka     qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1200343ec8e4SBenoit Canet } musicpal_gpio_state;
1201343ec8e4SBenoit Canet 
1202343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1203343ec8e4SBenoit Canet     int i;
1204343ec8e4SBenoit Canet     uint32_t brightness;
1205343ec8e4SBenoit Canet 
1206343ec8e4SBenoit Canet     /* compute brightness ratio */
1207343ec8e4SBenoit Canet     switch (s->lcd_brightness) {
1208343ec8e4SBenoit Canet     case 0x00000007:
1209343ec8e4SBenoit Canet         brightness = 0;
1210343ec8e4SBenoit Canet         break;
1211343ec8e4SBenoit Canet 
1212343ec8e4SBenoit Canet     case 0x00020000:
1213343ec8e4SBenoit Canet         brightness = 1;
1214343ec8e4SBenoit Canet         break;
1215343ec8e4SBenoit Canet 
1216343ec8e4SBenoit Canet     case 0x00020001:
1217343ec8e4SBenoit Canet         brightness = 2;
1218343ec8e4SBenoit Canet         break;
1219343ec8e4SBenoit Canet 
1220343ec8e4SBenoit Canet     case 0x00040000:
1221343ec8e4SBenoit Canet         brightness = 3;
1222343ec8e4SBenoit Canet         break;
1223343ec8e4SBenoit Canet 
1224343ec8e4SBenoit Canet     case 0x00010006:
1225343ec8e4SBenoit Canet         brightness = 4;
1226343ec8e4SBenoit Canet         break;
1227343ec8e4SBenoit Canet 
1228343ec8e4SBenoit Canet     case 0x00020005:
1229343ec8e4SBenoit Canet         brightness = 5;
1230343ec8e4SBenoit Canet         break;
1231343ec8e4SBenoit Canet 
1232343ec8e4SBenoit Canet     case 0x00040003:
1233343ec8e4SBenoit Canet         brightness = 6;
1234343ec8e4SBenoit Canet         break;
1235343ec8e4SBenoit Canet 
1236343ec8e4SBenoit Canet     case 0x00030004:
1237343ec8e4SBenoit Canet     default:
1238343ec8e4SBenoit Canet         brightness = 7;
1239343ec8e4SBenoit Canet     }
1240343ec8e4SBenoit Canet 
1241343ec8e4SBenoit Canet     /* set lcd brightness GPIOs  */
124249fedd0dSJan Kiszka     for (i = 0; i <= 2; i++) {
1243343ec8e4SBenoit Canet         qemu_set_irq(s->out[i], (brightness >> i) & 1);
1244343ec8e4SBenoit Canet     }
124549fedd0dSJan Kiszka }
1246343ec8e4SBenoit Canet 
1247708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1248343ec8e4SBenoit Canet {
1249243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1250708afdf3SJan Kiszka     uint32_t mask = 1 << pin;
1251708afdf3SJan Kiszka     uint32_t delta = level << pin;
1252708afdf3SJan Kiszka     uint32_t old = s->in_state & mask;
1253343ec8e4SBenoit Canet 
1254708afdf3SJan Kiszka     s->in_state &= ~mask;
1255708afdf3SJan Kiszka     s->in_state |= delta;
1256708afdf3SJan Kiszka 
1257708afdf3SJan Kiszka     if ((old ^ delta) &&
1258708afdf3SJan Kiszka         ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1259708afdf3SJan Kiszka         s->isr = mask;
1260708afdf3SJan Kiszka         qemu_irq_raise(s->irq);
1261d074769cSAndrzej Zaborowski     }
1262343ec8e4SBenoit Canet }
1263343ec8e4SBenoit Canet 
1264a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
126519b4a424SAvi Kivity                                    unsigned size)
126624859b68Sbalrog {
1267243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1268343ec8e4SBenoit Canet 
126924859b68Sbalrog     switch (offset) {
127024859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1271343ec8e4SBenoit Canet         return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
127224859b68Sbalrog 
127324859b68Sbalrog     case MP_GPIO_OUT_LO:
1274343ec8e4SBenoit Canet         return s->out_state & 0xFFFF;
127524859b68Sbalrog     case MP_GPIO_OUT_HI:
1276343ec8e4SBenoit Canet         return s->out_state >> 16;
127724859b68Sbalrog 
127824859b68Sbalrog     case MP_GPIO_IN_LO:
1279343ec8e4SBenoit Canet         return s->in_state & 0xFFFF;
128024859b68Sbalrog     case MP_GPIO_IN_HI:
1281343ec8e4SBenoit Canet         return s->in_state >> 16;
128224859b68Sbalrog 
1283708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1284708afdf3SJan Kiszka         return s->ier & 0xFFFF;
1285708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1286708afdf3SJan Kiszka         return s->ier >> 16;
1287708afdf3SJan Kiszka 
1288708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1289708afdf3SJan Kiszka         return s->imr & 0xFFFF;
1290708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1291708afdf3SJan Kiszka         return s->imr >> 16;
1292708afdf3SJan Kiszka 
129324859b68Sbalrog     case MP_GPIO_ISR_LO:
1294343ec8e4SBenoit Canet         return s->isr & 0xFFFF;
129524859b68Sbalrog     case MP_GPIO_ISR_HI:
1296343ec8e4SBenoit Canet         return s->isr >> 16;
129724859b68Sbalrog 
129824859b68Sbalrog     default:
129924859b68Sbalrog         return 0;
130024859b68Sbalrog     }
130124859b68Sbalrog }
130224859b68Sbalrog 
1303a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset,
130419b4a424SAvi Kivity                                 uint64_t value, unsigned size)
130524859b68Sbalrog {
1306243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
130724859b68Sbalrog     switch (offset) {
130824859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1309343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
131024859b68Sbalrog                          (value & MP_OE_LCD_BRIGHTNESS);
1311343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
131224859b68Sbalrog         break;
131324859b68Sbalrog 
131424859b68Sbalrog     case MP_GPIO_OUT_LO:
1315343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
131624859b68Sbalrog         break;
131724859b68Sbalrog     case MP_GPIO_OUT_HI:
1318343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1319343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1320343ec8e4SBenoit Canet                             (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1321343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
1322d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1323d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
132424859b68Sbalrog         break;
132524859b68Sbalrog 
1326708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1327708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1328708afdf3SJan Kiszka         break;
1329708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1330708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF) | (value << 16);
1331708afdf3SJan Kiszka         break;
1332708afdf3SJan Kiszka 
1333708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1334708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1335708afdf3SJan Kiszka         break;
1336708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1337708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF) | (value << 16);
1338708afdf3SJan Kiszka         break;
133924859b68Sbalrog     }
134024859b68Sbalrog }
134124859b68Sbalrog 
134219b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = {
134319b4a424SAvi Kivity     .read = musicpal_gpio_read,
134419b4a424SAvi Kivity     .write = musicpal_gpio_write,
134519b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1346718ec0beSmalc };
1347718ec0beSmalc 
1348d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d)
1349718ec0beSmalc {
13507012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(d);
135130624c92SJan Kiszka 
135230624c92SJan Kiszka     s->lcd_brightness = 0;
135330624c92SJan Kiszka     s->out_state = 0;
1354343ec8e4SBenoit Canet     s->in_state = 0xffffffff;
1355708afdf3SJan Kiszka     s->ier = 0;
1356708afdf3SJan Kiszka     s->imr = 0;
1357343ec8e4SBenoit Canet     s->isr = 0;
1358343ec8e4SBenoit Canet }
1359343ec8e4SBenoit Canet 
1360ece71994Sxiaoqiang zhao static void musicpal_gpio_init(Object *obj)
1361343ec8e4SBenoit Canet {
1362ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
13637012d4b4SAndreas Färber     DeviceState *dev = DEVICE(sbd);
13647012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
1365718ec0beSmalc 
13667012d4b4SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
1367343ec8e4SBenoit Canet 
1368ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s,
136919b4a424SAvi Kivity                           "musicpal-gpio", MP_GPIO_SIZE);
13707012d4b4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1371343ec8e4SBenoit Canet 
13727012d4b4SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1373708afdf3SJan Kiszka 
13747012d4b4SAndreas Färber     qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
1375718ec0beSmalc }
1376718ec0beSmalc 
1377d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = {
1378d5b61dddSJan Kiszka     .name = "musicpal_gpio",
1379d5b61dddSJan Kiszka     .version_id = 1,
1380d5b61dddSJan Kiszka     .minimum_version_id = 1,
1381d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1382d5b61dddSJan Kiszka         VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1383d5b61dddSJan Kiszka         VMSTATE_UINT32(out_state, musicpal_gpio_state),
1384d5b61dddSJan Kiszka         VMSTATE_UINT32(in_state, musicpal_gpio_state),
1385d5b61dddSJan Kiszka         VMSTATE_UINT32(ier, musicpal_gpio_state),
1386d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, musicpal_gpio_state),
1387d5b61dddSJan Kiszka         VMSTATE_UINT32(isr, musicpal_gpio_state),
1388d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1389d5b61dddSJan Kiszka     }
1390d5b61dddSJan Kiszka };
1391d5b61dddSJan Kiszka 
1392999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1393999e12bbSAnthony Liguori {
139439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1395999e12bbSAnthony Liguori 
139639bffca2SAnthony Liguori     dc->reset = musicpal_gpio_reset;
139739bffca2SAnthony Liguori     dc->vmsd = &musicpal_gpio_vmsd;
1398999e12bbSAnthony Liguori }
1399999e12bbSAnthony Liguori 
14008c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = {
14017012d4b4SAndreas Färber     .name          = TYPE_MUSICPAL_GPIO,
140239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
140339bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_gpio_state),
1404ece71994Sxiaoqiang zhao     .instance_init = musicpal_gpio_init,
1405999e12bbSAnthony Liguori     .class_init    = musicpal_gpio_class_init,
140630624c92SJan Kiszka };
140730624c92SJan Kiszka 
140824859b68Sbalrog /* Keyboard codes & masks */
14097c6ce4baSbalrog #define KEY_RELEASED            0x80
141024859b68Sbalrog #define KEY_CODE                0x7f
141124859b68Sbalrog 
141224859b68Sbalrog #define KEYCODE_TAB             0x0f
141324859b68Sbalrog #define KEYCODE_ENTER           0x1c
141424859b68Sbalrog #define KEYCODE_F               0x21
141524859b68Sbalrog #define KEYCODE_M               0x32
141624859b68Sbalrog 
141724859b68Sbalrog #define KEYCODE_EXTENDED        0xe0
141824859b68Sbalrog #define KEYCODE_UP              0x48
141924859b68Sbalrog #define KEYCODE_DOWN            0x50
142024859b68Sbalrog #define KEYCODE_LEFT            0x4b
142124859b68Sbalrog #define KEYCODE_RIGHT           0x4d
142224859b68Sbalrog 
1423708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL       (1 << 0)
1424343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV   (1 << 1)
1425343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV       (1 << 2)
1426343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV   (1 << 3)
1427343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS    (1 << 4)
1428343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU        (1 << 5)
1429343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME      (1 << 6)
1430343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION  (1 << 7)
1431343ec8e4SBenoit Canet 
14323bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key"
14333bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \
14343bdf5327SAndreas Färber     OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY)
14353bdf5327SAndreas Färber 
1436343ec8e4SBenoit Canet typedef struct musicpal_key_state {
14373bdf5327SAndreas Färber     /*< private >*/
14383bdf5327SAndreas Färber     SysBusDevice parent_obj;
14393bdf5327SAndreas Färber     /*< public >*/
14403bdf5327SAndreas Färber 
14414f5c9479SAvi Kivity     MemoryRegion iomem;
1442343ec8e4SBenoit Canet     uint32_t kbd_extended;
1443708afdf3SJan Kiszka     uint32_t pressed_keys;
1444708afdf3SJan Kiszka     qemu_irq out[8];
1445343ec8e4SBenoit Canet } musicpal_key_state;
1446343ec8e4SBenoit Canet 
144724859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode)
144824859b68Sbalrog {
1449243cd13cSJan Kiszka     musicpal_key_state *s = opaque;
145024859b68Sbalrog     uint32_t event = 0;
1451343ec8e4SBenoit Canet     int i;
145224859b68Sbalrog 
145324859b68Sbalrog     if (keycode == KEYCODE_EXTENDED) {
1454343ec8e4SBenoit Canet         s->kbd_extended = 1;
145524859b68Sbalrog         return;
145624859b68Sbalrog     }
145724859b68Sbalrog 
145849fedd0dSJan Kiszka     if (s->kbd_extended) {
145924859b68Sbalrog         switch (keycode & KEY_CODE) {
146024859b68Sbalrog         case KEYCODE_UP:
1461343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
146224859b68Sbalrog             break;
146324859b68Sbalrog 
146424859b68Sbalrog         case KEYCODE_DOWN:
1465343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV;
146624859b68Sbalrog             break;
146724859b68Sbalrog 
146824859b68Sbalrog         case KEYCODE_LEFT:
1469343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
147024859b68Sbalrog             break;
147124859b68Sbalrog 
147224859b68Sbalrog         case KEYCODE_RIGHT:
1473343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL;
147424859b68Sbalrog             break;
147524859b68Sbalrog         }
147649fedd0dSJan Kiszka     } else {
147724859b68Sbalrog         switch (keycode & KEY_CODE) {
147824859b68Sbalrog         case KEYCODE_F:
1479343ec8e4SBenoit Canet             event = MP_KEY_BTN_FAVORITS;
148024859b68Sbalrog             break;
148124859b68Sbalrog 
148224859b68Sbalrog         case KEYCODE_TAB:
1483343ec8e4SBenoit Canet             event = MP_KEY_BTN_VOLUME;
148424859b68Sbalrog             break;
148524859b68Sbalrog 
148624859b68Sbalrog         case KEYCODE_ENTER:
1487343ec8e4SBenoit Canet             event = MP_KEY_BTN_NAVIGATION;
148824859b68Sbalrog             break;
148924859b68Sbalrog 
149024859b68Sbalrog         case KEYCODE_M:
1491343ec8e4SBenoit Canet             event = MP_KEY_BTN_MENU;
149224859b68Sbalrog             break;
149324859b68Sbalrog         }
14947c6ce4baSbalrog         /* Do not repeat already pressed buttons */
1495708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
14967c6ce4baSbalrog             event = 0;
14977c6ce4baSbalrog         }
1498708afdf3SJan Kiszka     }
149924859b68Sbalrog 
15007c6ce4baSbalrog     if (event) {
1501708afdf3SJan Kiszka         /* Raise GPIO pin first if repeating a key */
1502708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1503708afdf3SJan Kiszka             for (i = 0; i <= 7; i++) {
1504708afdf3SJan Kiszka                 if (event & (1 << i)) {
1505708afdf3SJan Kiszka                     qemu_set_irq(s->out[i], 1);
15067c6ce4baSbalrog                 }
1507708afdf3SJan Kiszka             }
1508708afdf3SJan Kiszka         }
1509708afdf3SJan Kiszka         for (i = 0; i <= 7; i++) {
1510708afdf3SJan Kiszka             if (event & (1 << i)) {
1511708afdf3SJan Kiszka                 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1512708afdf3SJan Kiszka             }
1513708afdf3SJan Kiszka         }
1514708afdf3SJan Kiszka         if (keycode & KEY_RELEASED) {
1515708afdf3SJan Kiszka             s->pressed_keys &= ~event;
1516708afdf3SJan Kiszka         } else {
1517708afdf3SJan Kiszka             s->pressed_keys |= event;
1518708afdf3SJan Kiszka         }
1519343ec8e4SBenoit Canet     }
1520343ec8e4SBenoit Canet 
1521343ec8e4SBenoit Canet     s->kbd_extended = 0;
1522343ec8e4SBenoit Canet }
1523343ec8e4SBenoit Canet 
1524ece71994Sxiaoqiang zhao static void musicpal_key_init(Object *obj)
1525343ec8e4SBenoit Canet {
1526ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
15273bdf5327SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15283bdf5327SAndreas Färber     musicpal_key_state *s = MUSICPAL_KEY(dev);
1529343ec8e4SBenoit Canet 
1530ece71994Sxiaoqiang zhao     memory_region_init(&s->iomem, obj, "dummy", 0);
15313bdf5327SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1532343ec8e4SBenoit Canet 
1533343ec8e4SBenoit Canet     s->kbd_extended = 0;
1534708afdf3SJan Kiszka     s->pressed_keys = 0;
1535343ec8e4SBenoit Canet 
15363bdf5327SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1537343ec8e4SBenoit Canet 
1538343ec8e4SBenoit Canet     qemu_add_kbd_event_handler(musicpal_key_event, s);
153924859b68Sbalrog }
154024859b68Sbalrog 
1541d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = {
1542d5b61dddSJan Kiszka     .name = "musicpal_key",
1543d5b61dddSJan Kiszka     .version_id = 1,
1544d5b61dddSJan Kiszka     .minimum_version_id = 1,
1545d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1546d5b61dddSJan Kiszka         VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1547d5b61dddSJan Kiszka         VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1548d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1549d5b61dddSJan Kiszka     }
1550d5b61dddSJan Kiszka };
1551d5b61dddSJan Kiszka 
1552999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data)
1553999e12bbSAnthony Liguori {
155439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1555999e12bbSAnthony Liguori 
155639bffca2SAnthony Liguori     dc->vmsd = &musicpal_key_vmsd;
1557999e12bbSAnthony Liguori }
1558999e12bbSAnthony Liguori 
15598c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = {
15603bdf5327SAndreas Färber     .name          = TYPE_MUSICPAL_KEY,
156139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
156239bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_key_state),
1563ece71994Sxiaoqiang zhao     .instance_init = musicpal_key_init,
1564999e12bbSAnthony Liguori     .class_init    = musicpal_key_class_init,
1565d5b61dddSJan Kiszka };
1566d5b61dddSJan Kiszka 
156724859b68Sbalrog static struct arm_boot_info musicpal_binfo = {
156824859b68Sbalrog     .loader_start = 0x0,
156924859b68Sbalrog     .board_id = 0x20e,
157024859b68Sbalrog };
157124859b68Sbalrog 
15723ef96221SMarcel Apfelbaum static void musicpal_init(MachineState *machine)
157324859b68Sbalrog {
15743ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
15753ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
15763ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
1577f25608e9SAndreas Färber     ARMCPU *cpu;
1578b47b50faSPaul Brook     qemu_irq pic[32];
1579b47b50faSPaul Brook     DeviceState *dev;
1580d074769cSAndrzej Zaborowski     DeviceState *i2c_dev;
1581343ec8e4SBenoit Canet     DeviceState *lcd_dev;
1582343ec8e4SBenoit Canet     DeviceState *key_dev;
1583d074769cSAndrzej Zaborowski     DeviceState *wm8750_dev;
1584d074769cSAndrzej Zaborowski     SysBusDevice *s;
1585a5c82852SAndreas Färber     I2CBus *i2c;
1586b47b50faSPaul Brook     int i;
158724859b68Sbalrog     unsigned long flash_size;
1588751c6a17SGerd Hoffmann     DriveInfo *dinfo;
158919b4a424SAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
159019b4a424SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
159119b4a424SAvi Kivity     MemoryRegion *sram = g_new(MemoryRegion, 1);
159224859b68Sbalrog 
1593ba1ba5ccSIgor Mammedov     cpu = ARM_CPU(cpu_create(machine->cpu_type));
159424859b68Sbalrog 
159524859b68Sbalrog     /* For now we use a fixed - the original - RAM size */
1596c8623c02SDirk Müller     memory_region_allocate_system_memory(ram, NULL, "musicpal.ram",
1597c8623c02SDirk Müller                                          MP_RAM_DEFAULT_SIZE);
159819b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
159924859b68Sbalrog 
160098a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE,
1601f8ed85acSMarkus Armbruster                            &error_fatal);
160219b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
160324859b68Sbalrog 
1604c7bd0fd9SAndreas Färber     dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
1605fcef61ecSPeter Maydell                                qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
1606b47b50faSPaul Brook     for (i = 0; i < 32; i++) {
1607067a3ddcSPaul Brook         pic[i] = qdev_get_gpio_in(dev, i);
1608b47b50faSPaul Brook     }
16094adc8541SAndreas Färber     sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1610b47b50faSPaul Brook                           pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1611b47b50faSPaul Brook                           pic[MP_TIMER4_IRQ], NULL);
161224859b68Sbalrog 
161349fedd0dSJan Kiszka     if (serial_hds[0]) {
161439186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
161539186d8aSRichard Henderson                        1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
161649fedd0dSJan Kiszka     }
161749fedd0dSJan Kiszka     if (serial_hds[1]) {
161839186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
161939186d8aSRichard Henderson                        1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
162049fedd0dSJan Kiszka     }
162124859b68Sbalrog 
162224859b68Sbalrog     /* Register flash */
1623751c6a17SGerd Hoffmann     dinfo = drive_get(IF_PFLASH, 0, 0);
1624751c6a17SGerd Hoffmann     if (dinfo) {
16254be74634SMarkus Armbruster         BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
1626fa1d36dfSMarkus Armbruster 
16274be74634SMarkus Armbruster         flash_size = blk_getlength(blk);
162824859b68Sbalrog         if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
162924859b68Sbalrog             flash_size != 32*1024*1024) {
1630*c0dbca36SAlistair Francis             error_report("Invalid flash image size");
163124859b68Sbalrog             exit(1);
163224859b68Sbalrog         }
163324859b68Sbalrog 
163424859b68Sbalrog         /*
163524859b68Sbalrog          * The original U-Boot accesses the flash at 0xFE000000 instead of
163624859b68Sbalrog          * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
163724859b68Sbalrog          * image is smaller than 32 MB.
163824859b68Sbalrog          */
16395f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN
16400c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1641cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
16424be74634SMarkus Armbruster                               blk, 0x10000, (flash_size + 0xffff) >> 16,
164324859b68Sbalrog                               MP_FLASH_SIZE_MAX / flash_size,
164424859b68Sbalrog                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
164501e0451aSAnthony Liguori                               0x5555, 0x2AAA, 1);
16465f9fc5adSBlue Swirl #else
16470c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1648cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
16494be74634SMarkus Armbruster                               blk, 0x10000, (flash_size + 0xffff) >> 16,
16505f9fc5adSBlue Swirl                               MP_FLASH_SIZE_MAX / flash_size,
16515f9fc5adSBlue Swirl                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
165201e0451aSAnthony Liguori                               0x5555, 0x2AAA, 0);
16535f9fc5adSBlue Swirl #endif
16545f9fc5adSBlue Swirl 
165524859b68Sbalrog     }
16565952b01cSAndreas Färber     sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
165724859b68Sbalrog 
1658b47b50faSPaul Brook     qemu_check_nic_model(&nd_table[0], "mv88w8618");
1659a77d90e6SAndreas Färber     dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
16604c91cd28SGerd Hoffmann     qdev_set_nic_properties(dev, &nd_table[0]);
1661e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
16621356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
16631356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
166424859b68Sbalrog 
1665b47b50faSPaul Brook     sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1666718ec0beSmalc 
1667a86f200aSPeter Maydell     sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
1668343ec8e4SBenoit Canet 
16697012d4b4SAndreas Färber     dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
16707012d4b4SAndreas Färber                                pic[MP_GPIO_IRQ]);
1671d04fba94SJan Kiszka     i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
1672a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
1673d074769cSAndrzej Zaborowski 
16742cca58fdSAndreas Färber     lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
16753bdf5327SAndreas Färber     key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
1676343ec8e4SBenoit Canet 
1677d074769cSAndrzej Zaborowski     /* I2C read data */
1678708afdf3SJan Kiszka     qdev_connect_gpio_out(i2c_dev, 0,
1679708afdf3SJan Kiszka                           qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1680d074769cSAndrzej Zaborowski     /* I2C data */
1681d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1682d074769cSAndrzej Zaborowski     /* I2C clock */
1683d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1684d074769cSAndrzej Zaborowski 
168549fedd0dSJan Kiszka     for (i = 0; i < 3; i++) {
1686343ec8e4SBenoit Canet         qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
168749fedd0dSJan Kiszka     }
1688708afdf3SJan Kiszka     for (i = 0; i < 4; i++) {
1689708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1690708afdf3SJan Kiszka     }
1691708afdf3SJan Kiszka     for (i = 4; i < 8; i++) {
1692708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1693708afdf3SJan Kiszka     }
169424859b68Sbalrog 
16957ab14c5aSPhilippe Mathieu-Daudé     wm8750_dev = i2c_create_slave(i2c, TYPE_WM8750, MP_WM_ADDR);
1696d074769cSAndrzej Zaborowski     dev = qdev_create(NULL, "mv88w8618_audio");
16971356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1698d074769cSAndrzej Zaborowski     qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1699e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
1700d074769cSAndrzej Zaborowski     sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1701d074769cSAndrzej Zaborowski     sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1702d074769cSAndrzej Zaborowski 
170324859b68Sbalrog     musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
170424859b68Sbalrog     musicpal_binfo.kernel_filename = kernel_filename;
170524859b68Sbalrog     musicpal_binfo.kernel_cmdline = kernel_cmdline;
170624859b68Sbalrog     musicpal_binfo.initrd_filename = initrd_filename;
17073aaa8dfaSAndreas Färber     arm_load_kernel(cpu, &musicpal_binfo);
170824859b68Sbalrog }
170924859b68Sbalrog 
1710e264d29dSEduardo Habkost static void musicpal_machine_init(MachineClass *mc)
1711f80f9ec9SAnthony Liguori {
1712e264d29dSEduardo Habkost     mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)";
1713e264d29dSEduardo Habkost     mc->init = musicpal_init;
17144672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1715ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
1716f80f9ec9SAnthony Liguori }
1717f80f9ec9SAnthony Liguori 
1718e264d29dSEduardo Habkost DEFINE_MACHINE("musicpal", musicpal_machine_init)
1719f80f9ec9SAnthony Liguori 
1720999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1721999e12bbSAnthony Liguori {
1722999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1723999e12bbSAnthony Liguori 
1724999e12bbSAnthony Liguori     sdc->init = mv88w8618_wlan_init;
1725999e12bbSAnthony Liguori }
1726999e12bbSAnthony Liguori 
17278c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = {
1728999e12bbSAnthony Liguori     .name          = "mv88w8618_wlan",
172939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
173039bffca2SAnthony Liguori     .instance_size = sizeof(SysBusDevice),
1731999e12bbSAnthony Liguori     .class_init    = mv88w8618_wlan_class_init,
1732999e12bbSAnthony Liguori };
1733999e12bbSAnthony Liguori 
173483f7d43aSAndreas Färber static void musicpal_register_types(void)
1735b47b50faSPaul Brook {
173639bffca2SAnthony Liguori     type_register_static(&mv88w8618_pic_info);
173739bffca2SAnthony Liguori     type_register_static(&mv88w8618_pit_info);
173839bffca2SAnthony Liguori     type_register_static(&mv88w8618_flashcfg_info);
173939bffca2SAnthony Liguori     type_register_static(&mv88w8618_eth_info);
174039bffca2SAnthony Liguori     type_register_static(&mv88w8618_wlan_info);
174139bffca2SAnthony Liguori     type_register_static(&musicpal_lcd_info);
174239bffca2SAnthony Liguori     type_register_static(&musicpal_gpio_info);
174339bffca2SAnthony Liguori     type_register_static(&musicpal_key_info);
1744a86f200aSPeter Maydell     type_register_static(&musicpal_misc_info);
1745b47b50faSPaul Brook }
1746b47b50faSPaul Brook 
174783f7d43aSAndreas Färber type_init(musicpal_register_types)
1748