xref: /qemu/hw/arm/musicpal.c (revision a77d90e68a6a277f53bf9051c8fbc2b0d0cff1c1)
124859b68Sbalrog /*
224859b68Sbalrog  * Marvell MV88W8618 / Freecom MusicPal emulation.
324859b68Sbalrog  *
424859b68Sbalrog  * Copyright (c) 2008 Jan Kiszka
524859b68Sbalrog  *
68e31bf38SMatthew Fernandez  * This code is licensed under the GNU GPL v2.
76b620ca3SPaolo Bonzini  *
86b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
96b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
1024859b68Sbalrog  */
1124859b68Sbalrog 
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
13bd2be150SPeter Maydell #include "hw/arm/arm.h"
14bd2be150SPeter Maydell #include "hw/devices.h"
151422e32dSPaolo Bonzini #include "net/net.h"
169c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
1783c9f4caSPaolo Bonzini #include "hw/boards.h"
180d09e41aSPaolo Bonzini #include "hw/char/serial.h"
191de7afc9SPaolo Bonzini #include "qemu/timer.h"
2083c9f4caSPaolo Bonzini #include "hw/ptimer.h"
21737e150eSPaolo Bonzini #include "block/block.h"
220d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2328ecbaeeSPaolo Bonzini #include "ui/console.h"
240d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
259c17d615SPaolo Bonzini #include "sysemu/blockdev.h"
26022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
2728ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
2824859b68Sbalrog 
29718ec0beSmalc #define MP_MISC_BASE            0x80002000
30718ec0beSmalc #define MP_MISC_SIZE            0x00001000
31718ec0beSmalc 
3224859b68Sbalrog #define MP_ETH_BASE             0x80008000
3324859b68Sbalrog #define MP_ETH_SIZE             0x00001000
3424859b68Sbalrog 
35718ec0beSmalc #define MP_WLAN_BASE            0x8000C000
36718ec0beSmalc #define MP_WLAN_SIZE            0x00000800
37718ec0beSmalc 
3824859b68Sbalrog #define MP_UART1_BASE           0x8000C840
3924859b68Sbalrog #define MP_UART2_BASE           0x8000C940
4024859b68Sbalrog 
41718ec0beSmalc #define MP_GPIO_BASE            0x8000D000
42718ec0beSmalc #define MP_GPIO_SIZE            0x00001000
43718ec0beSmalc 
4424859b68Sbalrog #define MP_FLASHCFG_BASE        0x90006000
4524859b68Sbalrog #define MP_FLASHCFG_SIZE        0x00001000
4624859b68Sbalrog 
4724859b68Sbalrog #define MP_AUDIO_BASE           0x90007000
4824859b68Sbalrog 
4924859b68Sbalrog #define MP_PIC_BASE             0x90008000
5024859b68Sbalrog #define MP_PIC_SIZE             0x00001000
5124859b68Sbalrog 
5224859b68Sbalrog #define MP_PIT_BASE             0x90009000
5324859b68Sbalrog #define MP_PIT_SIZE             0x00001000
5424859b68Sbalrog 
5524859b68Sbalrog #define MP_LCD_BASE             0x9000c000
5624859b68Sbalrog #define MP_LCD_SIZE             0x00001000
5724859b68Sbalrog 
5824859b68Sbalrog #define MP_SRAM_BASE            0xC0000000
5924859b68Sbalrog #define MP_SRAM_SIZE            0x00020000
6024859b68Sbalrog 
6124859b68Sbalrog #define MP_RAM_DEFAULT_SIZE     32*1024*1024
6224859b68Sbalrog #define MP_FLASH_SIZE_MAX       32*1024*1024
6324859b68Sbalrog 
6424859b68Sbalrog #define MP_TIMER1_IRQ           4
65b47b50faSPaul Brook #define MP_TIMER2_IRQ           5
66b47b50faSPaul Brook #define MP_TIMER3_IRQ           6
6724859b68Sbalrog #define MP_TIMER4_IRQ           7
6824859b68Sbalrog #define MP_EHCI_IRQ             8
6924859b68Sbalrog #define MP_ETH_IRQ              9
7024859b68Sbalrog #define MP_UART1_IRQ            11
7124859b68Sbalrog #define MP_UART2_IRQ            11
7224859b68Sbalrog #define MP_GPIO_IRQ             12
7324859b68Sbalrog #define MP_RTC_IRQ              28
7424859b68Sbalrog #define MP_AUDIO_IRQ            30
7524859b68Sbalrog 
7624859b68Sbalrog /* Wolfson 8750 I2C address */
7764258229SJan Kiszka #define MP_WM_ADDR              0x1A
7824859b68Sbalrog 
7924859b68Sbalrog /* Ethernet register offsets */
8024859b68Sbalrog #define MP_ETH_SMIR             0x010
8124859b68Sbalrog #define MP_ETH_PCXR             0x408
8224859b68Sbalrog #define MP_ETH_SDCMR            0x448
8324859b68Sbalrog #define MP_ETH_ICR              0x450
8424859b68Sbalrog #define MP_ETH_IMR              0x458
8524859b68Sbalrog #define MP_ETH_FRDP0            0x480
8624859b68Sbalrog #define MP_ETH_FRDP1            0x484
8724859b68Sbalrog #define MP_ETH_FRDP2            0x488
8824859b68Sbalrog #define MP_ETH_FRDP3            0x48C
8924859b68Sbalrog #define MP_ETH_CRDP0            0x4A0
9024859b68Sbalrog #define MP_ETH_CRDP1            0x4A4
9124859b68Sbalrog #define MP_ETH_CRDP2            0x4A8
9224859b68Sbalrog #define MP_ETH_CRDP3            0x4AC
9324859b68Sbalrog #define MP_ETH_CTDP0            0x4E0
9424859b68Sbalrog #define MP_ETH_CTDP1            0x4E4
9524859b68Sbalrog #define MP_ETH_CTDP2            0x4E8
9624859b68Sbalrog #define MP_ETH_CTDP3            0x4EC
9724859b68Sbalrog 
9824859b68Sbalrog /* MII PHY access */
9924859b68Sbalrog #define MP_ETH_SMIR_DATA        0x0000FFFF
10024859b68Sbalrog #define MP_ETH_SMIR_ADDR        0x03FF0000
10124859b68Sbalrog #define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
10224859b68Sbalrog #define MP_ETH_SMIR_RDVALID     (1 << 27)
10324859b68Sbalrog 
10424859b68Sbalrog /* PHY registers */
10524859b68Sbalrog #define MP_ETH_PHY1_BMSR        0x00210000
10624859b68Sbalrog #define MP_ETH_PHY1_PHYSID1     0x00410000
10724859b68Sbalrog #define MP_ETH_PHY1_PHYSID2     0x00610000
10824859b68Sbalrog 
10924859b68Sbalrog #define MP_PHY_BMSR_LINK        0x0004
11024859b68Sbalrog #define MP_PHY_BMSR_AUTONEG     0x0008
11124859b68Sbalrog 
11224859b68Sbalrog #define MP_PHY_88E3015          0x01410E20
11324859b68Sbalrog 
11424859b68Sbalrog /* TX descriptor status */
11524859b68Sbalrog #define MP_ETH_TX_OWN           (1 << 31)
11624859b68Sbalrog 
11724859b68Sbalrog /* RX descriptor status */
11824859b68Sbalrog #define MP_ETH_RX_OWN           (1 << 31)
11924859b68Sbalrog 
12024859b68Sbalrog /* Interrupt cause/mask bits */
12124859b68Sbalrog #define MP_ETH_IRQ_RX_BIT       0
12224859b68Sbalrog #define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
12324859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT     2
12424859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT     3
12524859b68Sbalrog 
12624859b68Sbalrog /* Port config bits */
12724859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
12824859b68Sbalrog 
12924859b68Sbalrog /* SDMA command bits */
13024859b68Sbalrog #define MP_ETH_CMD_TXHI         (1 << 23)
13124859b68Sbalrog #define MP_ETH_CMD_TXLO         (1 << 22)
13224859b68Sbalrog 
13324859b68Sbalrog typedef struct mv88w8618_tx_desc {
13424859b68Sbalrog     uint32_t cmdstat;
13524859b68Sbalrog     uint16_t res;
13624859b68Sbalrog     uint16_t bytes;
13724859b68Sbalrog     uint32_t buffer;
13824859b68Sbalrog     uint32_t next;
13924859b68Sbalrog } mv88w8618_tx_desc;
14024859b68Sbalrog 
14124859b68Sbalrog typedef struct mv88w8618_rx_desc {
14224859b68Sbalrog     uint32_t cmdstat;
14324859b68Sbalrog     uint16_t bytes;
14424859b68Sbalrog     uint16_t buffer_size;
14524859b68Sbalrog     uint32_t buffer;
14624859b68Sbalrog     uint32_t next;
14724859b68Sbalrog } mv88w8618_rx_desc;
14824859b68Sbalrog 
149*a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth"
150*a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \
151*a77d90e6SAndreas Färber     OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
152*a77d90e6SAndreas Färber 
15324859b68Sbalrog typedef struct mv88w8618_eth_state {
154*a77d90e6SAndreas Färber     /*< private >*/
155*a77d90e6SAndreas Färber     SysBusDevice parent_obj;
156*a77d90e6SAndreas Färber     /*< public >*/
157*a77d90e6SAndreas Färber 
15819b4a424SAvi Kivity     MemoryRegion iomem;
15924859b68Sbalrog     qemu_irq irq;
16024859b68Sbalrog     uint32_t smir;
16124859b68Sbalrog     uint32_t icr;
16224859b68Sbalrog     uint32_t imr;
163b946a153Saliguori     int mmio_index;
164d5b61dddSJan Kiszka     uint32_t vlan_header;
165930c8682Spbrook     uint32_t tx_queue[2];
166930c8682Spbrook     uint32_t rx_queue[4];
167930c8682Spbrook     uint32_t frx_queue[4];
168930c8682Spbrook     uint32_t cur_rx[4];
1693a94dd18SMark McLoughlin     NICState *nic;
1704c91cd28SGerd Hoffmann     NICConf conf;
17124859b68Sbalrog } mv88w8618_eth_state;
17224859b68Sbalrog 
173930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
174930c8682Spbrook {
175930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
176930c8682Spbrook     cpu_to_le16s(&desc->bytes);
177930c8682Spbrook     cpu_to_le16s(&desc->buffer_size);
178930c8682Spbrook     cpu_to_le32s(&desc->buffer);
179930c8682Spbrook     cpu_to_le32s(&desc->next);
180e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
181930c8682Spbrook }
182930c8682Spbrook 
183930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
184930c8682Spbrook {
185e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
186930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
187930c8682Spbrook     le16_to_cpus(&desc->bytes);
188930c8682Spbrook     le16_to_cpus(&desc->buffer_size);
189930c8682Spbrook     le32_to_cpus(&desc->buffer);
190930c8682Spbrook     le32_to_cpus(&desc->next);
191930c8682Spbrook }
192930c8682Spbrook 
1934e68f7a0SStefan Hajnoczi static int eth_can_receive(NetClientState *nc)
19424859b68Sbalrog {
19524859b68Sbalrog     return 1;
19624859b68Sbalrog }
19724859b68Sbalrog 
1984e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
19924859b68Sbalrog {
200cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
201930c8682Spbrook     uint32_t desc_addr;
202930c8682Spbrook     mv88w8618_rx_desc desc;
20324859b68Sbalrog     int i;
20424859b68Sbalrog 
20524859b68Sbalrog     for (i = 0; i < 4; i++) {
206930c8682Spbrook         desc_addr = s->cur_rx[i];
20749fedd0dSJan Kiszka         if (!desc_addr) {
20824859b68Sbalrog             continue;
20949fedd0dSJan Kiszka         }
21024859b68Sbalrog         do {
211930c8682Spbrook             eth_rx_desc_get(desc_addr, &desc);
212930c8682Spbrook             if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
213930c8682Spbrook                 cpu_physical_memory_write(desc.buffer + s->vlan_header,
21424859b68Sbalrog                                           buf, size);
215930c8682Spbrook                 desc.bytes = size + s->vlan_header;
216930c8682Spbrook                 desc.cmdstat &= ~MP_ETH_RX_OWN;
217930c8682Spbrook                 s->cur_rx[i] = desc.next;
21824859b68Sbalrog 
21924859b68Sbalrog                 s->icr |= MP_ETH_IRQ_RX;
22049fedd0dSJan Kiszka                 if (s->icr & s->imr) {
22124859b68Sbalrog                     qemu_irq_raise(s->irq);
22249fedd0dSJan Kiszka                 }
223930c8682Spbrook                 eth_rx_desc_put(desc_addr, &desc);
2244f1c942bSMark McLoughlin                 return size;
22524859b68Sbalrog             }
226930c8682Spbrook             desc_addr = desc.next;
227930c8682Spbrook         } while (desc_addr != s->rx_queue[i]);
22824859b68Sbalrog     }
2294f1c942bSMark McLoughlin     return size;
23024859b68Sbalrog }
23124859b68Sbalrog 
232930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
233930c8682Spbrook {
234930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
235930c8682Spbrook     cpu_to_le16s(&desc->res);
236930c8682Spbrook     cpu_to_le16s(&desc->bytes);
237930c8682Spbrook     cpu_to_le32s(&desc->buffer);
238930c8682Spbrook     cpu_to_le32s(&desc->next);
239e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
240930c8682Spbrook }
241930c8682Spbrook 
242930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
243930c8682Spbrook {
244e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
245930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
246930c8682Spbrook     le16_to_cpus(&desc->res);
247930c8682Spbrook     le16_to_cpus(&desc->bytes);
248930c8682Spbrook     le32_to_cpus(&desc->buffer);
249930c8682Spbrook     le32_to_cpus(&desc->next);
250930c8682Spbrook }
251930c8682Spbrook 
25224859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index)
25324859b68Sbalrog {
254930c8682Spbrook     uint32_t desc_addr = s->tx_queue[queue_index];
255930c8682Spbrook     mv88w8618_tx_desc desc;
25607b064e9SJan Kiszka     uint32_t next_desc;
257930c8682Spbrook     uint8_t buf[2048];
258930c8682Spbrook     int len;
259930c8682Spbrook 
26024859b68Sbalrog     do {
261930c8682Spbrook         eth_tx_desc_get(desc_addr, &desc);
26207b064e9SJan Kiszka         next_desc = desc.next;
263930c8682Spbrook         if (desc.cmdstat & MP_ETH_TX_OWN) {
264930c8682Spbrook             len = desc.bytes;
265930c8682Spbrook             if (len < 2048) {
266930c8682Spbrook                 cpu_physical_memory_read(desc.buffer, buf, len);
267b356f76dSJason Wang                 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
26824859b68Sbalrog             }
269930c8682Spbrook             desc.cmdstat &= ~MP_ETH_TX_OWN;
270930c8682Spbrook             s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
271930c8682Spbrook             eth_tx_desc_put(desc_addr, &desc);
272930c8682Spbrook         }
27307b064e9SJan Kiszka         desc_addr = next_desc;
274930c8682Spbrook     } while (desc_addr != s->tx_queue[queue_index]);
27524859b68Sbalrog }
27624859b68Sbalrog 
277a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
27819b4a424SAvi Kivity                                    unsigned size)
27924859b68Sbalrog {
28024859b68Sbalrog     mv88w8618_eth_state *s = opaque;
28124859b68Sbalrog 
28224859b68Sbalrog     switch (offset) {
28324859b68Sbalrog     case MP_ETH_SMIR:
28424859b68Sbalrog         if (s->smir & MP_ETH_SMIR_OPCODE) {
28524859b68Sbalrog             switch (s->smir & MP_ETH_SMIR_ADDR) {
28624859b68Sbalrog             case MP_ETH_PHY1_BMSR:
28724859b68Sbalrog                 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
28824859b68Sbalrog                        MP_ETH_SMIR_RDVALID;
28924859b68Sbalrog             case MP_ETH_PHY1_PHYSID1:
29024859b68Sbalrog                 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
29124859b68Sbalrog             case MP_ETH_PHY1_PHYSID2:
29224859b68Sbalrog                 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
29324859b68Sbalrog             default:
29424859b68Sbalrog                 return MP_ETH_SMIR_RDVALID;
29524859b68Sbalrog             }
29624859b68Sbalrog         }
29724859b68Sbalrog         return 0;
29824859b68Sbalrog 
29924859b68Sbalrog     case MP_ETH_ICR:
30024859b68Sbalrog         return s->icr;
30124859b68Sbalrog 
30224859b68Sbalrog     case MP_ETH_IMR:
30324859b68Sbalrog         return s->imr;
30424859b68Sbalrog 
30524859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
306930c8682Spbrook         return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
30724859b68Sbalrog 
30824859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
309930c8682Spbrook         return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
31024859b68Sbalrog 
31124859b68Sbalrog     case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
312930c8682Spbrook         return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
31324859b68Sbalrog 
31424859b68Sbalrog     default:
31524859b68Sbalrog         return 0;
31624859b68Sbalrog     }
31724859b68Sbalrog }
31824859b68Sbalrog 
319a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset,
32019b4a424SAvi Kivity                                 uint64_t value, unsigned size)
32124859b68Sbalrog {
32224859b68Sbalrog     mv88w8618_eth_state *s = opaque;
32324859b68Sbalrog 
32424859b68Sbalrog     switch (offset) {
32524859b68Sbalrog     case MP_ETH_SMIR:
32624859b68Sbalrog         s->smir = value;
32724859b68Sbalrog         break;
32824859b68Sbalrog 
32924859b68Sbalrog     case MP_ETH_PCXR:
33024859b68Sbalrog         s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
33124859b68Sbalrog         break;
33224859b68Sbalrog 
33324859b68Sbalrog     case MP_ETH_SDCMR:
33449fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXHI) {
33524859b68Sbalrog             eth_send(s, 1);
33649fedd0dSJan Kiszka         }
33749fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXLO) {
33824859b68Sbalrog             eth_send(s, 0);
33949fedd0dSJan Kiszka         }
34049fedd0dSJan Kiszka         if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
34124859b68Sbalrog             qemu_irq_raise(s->irq);
34249fedd0dSJan Kiszka         }
34324859b68Sbalrog         break;
34424859b68Sbalrog 
34524859b68Sbalrog     case MP_ETH_ICR:
34624859b68Sbalrog         s->icr &= value;
34724859b68Sbalrog         break;
34824859b68Sbalrog 
34924859b68Sbalrog     case MP_ETH_IMR:
35024859b68Sbalrog         s->imr = value;
35149fedd0dSJan Kiszka         if (s->icr & s->imr) {
35224859b68Sbalrog             qemu_irq_raise(s->irq);
35349fedd0dSJan Kiszka         }
35424859b68Sbalrog         break;
35524859b68Sbalrog 
35624859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
357930c8682Spbrook         s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
35824859b68Sbalrog         break;
35924859b68Sbalrog 
36024859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
36124859b68Sbalrog         s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
362930c8682Spbrook             s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
36324859b68Sbalrog         break;
36424859b68Sbalrog 
36524859b68Sbalrog     case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
366930c8682Spbrook         s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
36724859b68Sbalrog         break;
36824859b68Sbalrog     }
36924859b68Sbalrog }
37024859b68Sbalrog 
37119b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = {
37219b4a424SAvi Kivity     .read = mv88w8618_eth_read,
37319b4a424SAvi Kivity     .write = mv88w8618_eth_write,
37419b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
37524859b68Sbalrog };
37624859b68Sbalrog 
3774e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc)
378b946a153Saliguori {
379cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
380b946a153Saliguori 
3813a94dd18SMark McLoughlin     s->nic = NULL;
382b946a153Saliguori }
383b946a153Saliguori 
3843a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = {
3852be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
3863a94dd18SMark McLoughlin     .size = sizeof(NICState),
3873a94dd18SMark McLoughlin     .can_receive = eth_can_receive,
3883a94dd18SMark McLoughlin     .receive = eth_receive,
3893a94dd18SMark McLoughlin     .cleanup = eth_cleanup,
3903a94dd18SMark McLoughlin };
3913a94dd18SMark McLoughlin 
392*a77d90e6SAndreas Färber static int mv88w8618_eth_init(SysBusDevice *sbd)
39324859b68Sbalrog {
394*a77d90e6SAndreas Färber     DeviceState *dev = DEVICE(sbd);
395*a77d90e6SAndreas Färber     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
39624859b68Sbalrog 
397*a77d90e6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3983a94dd18SMark McLoughlin     s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
399*a77d90e6SAndreas Färber                           object_get_typename(OBJECT(dev)), dev->id, s);
40064bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_eth_ops, s,
40164bde0f3SPaolo Bonzini                           "mv88w8618-eth", MP_ETH_SIZE);
402*a77d90e6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
40381a322d4SGerd Hoffmann     return 0;
40424859b68Sbalrog }
40524859b68Sbalrog 
406d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = {
407d5b61dddSJan Kiszka     .name = "mv88w8618_eth",
408d5b61dddSJan Kiszka     .version_id = 1,
409d5b61dddSJan Kiszka     .minimum_version_id = 1,
410d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
411d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
412d5b61dddSJan Kiszka         VMSTATE_UINT32(smir, mv88w8618_eth_state),
413d5b61dddSJan Kiszka         VMSTATE_UINT32(icr, mv88w8618_eth_state),
414d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, mv88w8618_eth_state),
415d5b61dddSJan Kiszka         VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
416d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
417d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
418d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
419d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
420d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
421d5b61dddSJan Kiszka     }
422d5b61dddSJan Kiszka };
423d5b61dddSJan Kiszka 
424999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = {
4254c91cd28SGerd Hoffmann     DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
4264c91cd28SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
427999e12bbSAnthony Liguori };
428999e12bbSAnthony Liguori 
429999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
430999e12bbSAnthony Liguori {
43139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
432999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
433999e12bbSAnthony Liguori 
434999e12bbSAnthony Liguori     k->init = mv88w8618_eth_init;
43539bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_eth_vmsd;
43639bffca2SAnthony Liguori     dc->props = mv88w8618_eth_properties;
437999e12bbSAnthony Liguori }
438999e12bbSAnthony Liguori 
4398c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = {
440*a77d90e6SAndreas Färber     .name          = TYPE_MV88W8618_ETH,
44139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
44239bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_eth_state),
443999e12bbSAnthony Liguori     .class_init    = mv88w8618_eth_class_init,
444d5b61dddSJan Kiszka };
445d5b61dddSJan Kiszka 
44624859b68Sbalrog /* LCD register offsets */
44724859b68Sbalrog #define MP_LCD_IRQCTRL          0x180
44824859b68Sbalrog #define MP_LCD_IRQSTAT          0x184
44924859b68Sbalrog #define MP_LCD_SPICTRL          0x1ac
45024859b68Sbalrog #define MP_LCD_INST             0x1bc
45124859b68Sbalrog #define MP_LCD_DATA             0x1c0
45224859b68Sbalrog 
45324859b68Sbalrog /* Mode magics */
45424859b68Sbalrog #define MP_LCD_SPI_DATA         0x00100011
45524859b68Sbalrog #define MP_LCD_SPI_CMD          0x00104011
45624859b68Sbalrog #define MP_LCD_SPI_INVALID      0x00000000
45724859b68Sbalrog 
45824859b68Sbalrog /* Commmands */
45924859b68Sbalrog #define MP_LCD_INST_SETPAGE0    0xB0
46024859b68Sbalrog /* ... */
46124859b68Sbalrog #define MP_LCD_INST_SETPAGE7    0xB7
46224859b68Sbalrog 
46324859b68Sbalrog #define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
46424859b68Sbalrog 
46524859b68Sbalrog typedef struct musicpal_lcd_state {
466b47b50faSPaul Brook     SysBusDevice busdev;
46719b4a424SAvi Kivity     MemoryRegion iomem;
468343ec8e4SBenoit Canet     uint32_t brightness;
46924859b68Sbalrog     uint32_t mode;
47024859b68Sbalrog     uint32_t irqctrl;
471d5b61dddSJan Kiszka     uint32_t page;
472d5b61dddSJan Kiszka     uint32_t page_off;
473c78f7137SGerd Hoffmann     QemuConsole *con;
47424859b68Sbalrog     uint8_t video_ram[128*64/8];
47524859b68Sbalrog } musicpal_lcd_state;
47624859b68Sbalrog 
477343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
47824859b68Sbalrog {
479343ec8e4SBenoit Canet     switch (s->brightness) {
480343ec8e4SBenoit Canet     case 7:
48124859b68Sbalrog         return col;
482343ec8e4SBenoit Canet     case 0:
483343ec8e4SBenoit Canet         return 0;
484343ec8e4SBenoit Canet     default:
485343ec8e4SBenoit Canet         return (col * s->brightness) / 7;
48624859b68Sbalrog     }
48724859b68Sbalrog }
48824859b68Sbalrog 
4890266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \
4900266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \
4910266f2c7Sbalrog         (musicpal_lcd_state *s, int x, int y, type col) \
4920266f2c7Sbalrog { \
4930266f2c7Sbalrog     int dx, dy; \
494c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con); \
495c78f7137SGerd Hoffmann     type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
4960266f2c7Sbalrog \
4970266f2c7Sbalrog     for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
4980266f2c7Sbalrog         for (dx = 0; dx < 3; dx++, pixel++) \
4990266f2c7Sbalrog             *pixel = col; \
5000266f2c7Sbalrog }
5010266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t)
5020266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t)
5030266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t)
50424859b68Sbalrog 
50524859b68Sbalrog static void lcd_refresh(void *opaque)
50624859b68Sbalrog {
50724859b68Sbalrog     musicpal_lcd_state *s = opaque;
508c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
5090266f2c7Sbalrog     int x, y, col;
51024859b68Sbalrog 
511c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
5120266f2c7Sbalrog     case 0:
5130266f2c7Sbalrog         return;
5140266f2c7Sbalrog #define LCD_REFRESH(depth, func) \
5150266f2c7Sbalrog     case depth: \
516343ec8e4SBenoit Canet         col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
517343ec8e4SBenoit Canet                    scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
518343ec8e4SBenoit Canet                    scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
51949fedd0dSJan Kiszka         for (x = 0; x < 128; x++) { \
52049fedd0dSJan Kiszka             for (y = 0; y < 64; y++) { \
52149fedd0dSJan Kiszka                 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
5220266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, col); \
52349fedd0dSJan Kiszka                 } else { \
5240266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, 0); \
52549fedd0dSJan Kiszka                 } \
52649fedd0dSJan Kiszka             } \
52749fedd0dSJan Kiszka         } \
5280266f2c7Sbalrog         break;
5290266f2c7Sbalrog     LCD_REFRESH(8, rgb_to_pixel8)
5300266f2c7Sbalrog     LCD_REFRESH(16, rgb_to_pixel16)
531c78f7137SGerd Hoffmann     LCD_REFRESH(32, (is_surface_bgr(surface) ?
532bf9b48afSaliguori                      rgb_to_pixel32bgr : rgb_to_pixel32))
5330266f2c7Sbalrog     default:
5342ac71179SPaul Brook         hw_error("unsupported colour depth %i\n",
535c78f7137SGerd Hoffmann                  surface_bits_per_pixel(surface));
5360266f2c7Sbalrog     }
53724859b68Sbalrog 
538c78f7137SGerd Hoffmann     dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
53924859b68Sbalrog }
54024859b68Sbalrog 
541167bc3d2Sbalrog static void lcd_invalidate(void *opaque)
542167bc3d2Sbalrog {
543167bc3d2Sbalrog }
544167bc3d2Sbalrog 
5452c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
546343ec8e4SBenoit Canet {
547243cd13cSJan Kiszka     musicpal_lcd_state *s = opaque;
548343ec8e4SBenoit Canet     s->brightness &= ~(1 << irq);
549343ec8e4SBenoit Canet     s->brightness |= level << irq;
550343ec8e4SBenoit Canet }
551343ec8e4SBenoit Canet 
552a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
55319b4a424SAvi Kivity                                   unsigned size)
55424859b68Sbalrog {
55524859b68Sbalrog     musicpal_lcd_state *s = opaque;
55624859b68Sbalrog 
55724859b68Sbalrog     switch (offset) {
55824859b68Sbalrog     case MP_LCD_IRQCTRL:
55924859b68Sbalrog         return s->irqctrl;
56024859b68Sbalrog 
56124859b68Sbalrog     default:
56224859b68Sbalrog         return 0;
56324859b68Sbalrog     }
56424859b68Sbalrog }
56524859b68Sbalrog 
566a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset,
56719b4a424SAvi Kivity                                uint64_t value, unsigned size)
56824859b68Sbalrog {
56924859b68Sbalrog     musicpal_lcd_state *s = opaque;
57024859b68Sbalrog 
57124859b68Sbalrog     switch (offset) {
57224859b68Sbalrog     case MP_LCD_IRQCTRL:
57324859b68Sbalrog         s->irqctrl = value;
57424859b68Sbalrog         break;
57524859b68Sbalrog 
57624859b68Sbalrog     case MP_LCD_SPICTRL:
57749fedd0dSJan Kiszka         if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
57824859b68Sbalrog             s->mode = value;
57949fedd0dSJan Kiszka         } else {
58024859b68Sbalrog             s->mode = MP_LCD_SPI_INVALID;
58149fedd0dSJan Kiszka         }
58224859b68Sbalrog         break;
58324859b68Sbalrog 
58424859b68Sbalrog     case MP_LCD_INST:
58524859b68Sbalrog         if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
58624859b68Sbalrog             s->page = value - MP_LCD_INST_SETPAGE0;
58724859b68Sbalrog             s->page_off = 0;
58824859b68Sbalrog         }
58924859b68Sbalrog         break;
59024859b68Sbalrog 
59124859b68Sbalrog     case MP_LCD_DATA:
59224859b68Sbalrog         if (s->mode == MP_LCD_SPI_CMD) {
59324859b68Sbalrog             if (value >= MP_LCD_INST_SETPAGE0 &&
59424859b68Sbalrog                 value <= MP_LCD_INST_SETPAGE7) {
59524859b68Sbalrog                 s->page = value - MP_LCD_INST_SETPAGE0;
59624859b68Sbalrog                 s->page_off = 0;
59724859b68Sbalrog             }
59824859b68Sbalrog         } else if (s->mode == MP_LCD_SPI_DATA) {
59924859b68Sbalrog             s->video_ram[s->page*128 + s->page_off] = value;
60024859b68Sbalrog             s->page_off = (s->page_off + 1) & 127;
60124859b68Sbalrog         }
60224859b68Sbalrog         break;
60324859b68Sbalrog     }
60424859b68Sbalrog }
60524859b68Sbalrog 
60619b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = {
60719b4a424SAvi Kivity     .read = musicpal_lcd_read,
60819b4a424SAvi Kivity     .write = musicpal_lcd_write,
60919b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
61024859b68Sbalrog };
61124859b68Sbalrog 
612380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = {
613380cd056SGerd Hoffmann     .invalidate  = lcd_invalidate,
614380cd056SGerd Hoffmann     .gfx_update  = lcd_refresh,
615380cd056SGerd Hoffmann };
616380cd056SGerd Hoffmann 
61781a322d4SGerd Hoffmann static int musicpal_lcd_init(SysBusDevice *dev)
61824859b68Sbalrog {
619b47b50faSPaul Brook     musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
62024859b68Sbalrog 
621343ec8e4SBenoit Canet     s->brightness = 7;
622343ec8e4SBenoit Canet 
62364bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_lcd_ops, s,
62419b4a424SAvi Kivity                           "musicpal-lcd", MP_LCD_SIZE);
625750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
62624859b68Sbalrog 
627aa2beaa1SGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), &musicpal_gfx_ops, s);
628c78f7137SGerd Hoffmann     qemu_console_resize(s->con, 128*3, 64*3);
629343ec8e4SBenoit Canet 
6302c79fed3SStefan Weil     qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brightness_in, 3);
63181a322d4SGerd Hoffmann 
63281a322d4SGerd Hoffmann     return 0;
63324859b68Sbalrog }
63424859b68Sbalrog 
635d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = {
636d5b61dddSJan Kiszka     .name = "musicpal_lcd",
637d5b61dddSJan Kiszka     .version_id = 1,
638d5b61dddSJan Kiszka     .minimum_version_id = 1,
639d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
640d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
641d5b61dddSJan Kiszka         VMSTATE_UINT32(brightness, musicpal_lcd_state),
642d5b61dddSJan Kiszka         VMSTATE_UINT32(mode, musicpal_lcd_state),
643d5b61dddSJan Kiszka         VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
644d5b61dddSJan Kiszka         VMSTATE_UINT32(page, musicpal_lcd_state),
645d5b61dddSJan Kiszka         VMSTATE_UINT32(page_off, musicpal_lcd_state),
646d5b61dddSJan Kiszka         VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
647d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
648d5b61dddSJan Kiszka     }
649d5b61dddSJan Kiszka };
650d5b61dddSJan Kiszka 
651999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
652999e12bbSAnthony Liguori {
65339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
654999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
655999e12bbSAnthony Liguori 
656999e12bbSAnthony Liguori     k->init = musicpal_lcd_init;
65739bffca2SAnthony Liguori     dc->vmsd = &musicpal_lcd_vmsd;
658999e12bbSAnthony Liguori }
659999e12bbSAnthony Liguori 
6608c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = {
661999e12bbSAnthony Liguori     .name          = "musicpal_lcd",
66239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
66339bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_lcd_state),
664999e12bbSAnthony Liguori     .class_init    = musicpal_lcd_class_init,
665d5b61dddSJan Kiszka };
666d5b61dddSJan Kiszka 
66724859b68Sbalrog /* PIC register offsets */
66824859b68Sbalrog #define MP_PIC_STATUS           0x00
66924859b68Sbalrog #define MP_PIC_ENABLE_SET       0x08
67024859b68Sbalrog #define MP_PIC_ENABLE_CLR       0x0C
67124859b68Sbalrog 
67224859b68Sbalrog typedef struct mv88w8618_pic_state
67324859b68Sbalrog {
674b47b50faSPaul Brook     SysBusDevice busdev;
67519b4a424SAvi Kivity     MemoryRegion iomem;
67624859b68Sbalrog     uint32_t level;
67724859b68Sbalrog     uint32_t enabled;
67824859b68Sbalrog     qemu_irq parent_irq;
67924859b68Sbalrog } mv88w8618_pic_state;
68024859b68Sbalrog 
68124859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s)
68224859b68Sbalrog {
68324859b68Sbalrog     qemu_set_irq(s->parent_irq, (s->level & s->enabled));
68424859b68Sbalrog }
68524859b68Sbalrog 
68624859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
68724859b68Sbalrog {
68824859b68Sbalrog     mv88w8618_pic_state *s = opaque;
68924859b68Sbalrog 
69049fedd0dSJan Kiszka     if (level) {
69124859b68Sbalrog         s->level |= 1 << irq;
69249fedd0dSJan Kiszka     } else {
69324859b68Sbalrog         s->level &= ~(1 << irq);
69449fedd0dSJan Kiszka     }
69524859b68Sbalrog     mv88w8618_pic_update(s);
69624859b68Sbalrog }
69724859b68Sbalrog 
698a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
69919b4a424SAvi Kivity                                    unsigned size)
70024859b68Sbalrog {
70124859b68Sbalrog     mv88w8618_pic_state *s = opaque;
70224859b68Sbalrog 
70324859b68Sbalrog     switch (offset) {
70424859b68Sbalrog     case MP_PIC_STATUS:
70524859b68Sbalrog         return s->level & s->enabled;
70624859b68Sbalrog 
70724859b68Sbalrog     default:
70824859b68Sbalrog         return 0;
70924859b68Sbalrog     }
71024859b68Sbalrog }
71124859b68Sbalrog 
712a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset,
71319b4a424SAvi Kivity                                 uint64_t value, unsigned size)
71424859b68Sbalrog {
71524859b68Sbalrog     mv88w8618_pic_state *s = opaque;
71624859b68Sbalrog 
71724859b68Sbalrog     switch (offset) {
71824859b68Sbalrog     case MP_PIC_ENABLE_SET:
71924859b68Sbalrog         s->enabled |= value;
72024859b68Sbalrog         break;
72124859b68Sbalrog 
72224859b68Sbalrog     case MP_PIC_ENABLE_CLR:
72324859b68Sbalrog         s->enabled &= ~value;
72424859b68Sbalrog         s->level &= ~value;
72524859b68Sbalrog         break;
72624859b68Sbalrog     }
72724859b68Sbalrog     mv88w8618_pic_update(s);
72824859b68Sbalrog }
72924859b68Sbalrog 
730d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d)
73124859b68Sbalrog {
732d5b61dddSJan Kiszka     mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state,
7331356b98dSAndreas Färber                                          SYS_BUS_DEVICE(d));
73424859b68Sbalrog 
73524859b68Sbalrog     s->level = 0;
73624859b68Sbalrog     s->enabled = 0;
73724859b68Sbalrog }
73824859b68Sbalrog 
73919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = {
74019b4a424SAvi Kivity     .read = mv88w8618_pic_read,
74119b4a424SAvi Kivity     .write = mv88w8618_pic_write,
74219b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
74324859b68Sbalrog };
74424859b68Sbalrog 
74581a322d4SGerd Hoffmann static int mv88w8618_pic_init(SysBusDevice *dev)
74624859b68Sbalrog {
747b47b50faSPaul Brook     mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
74824859b68Sbalrog 
749067a3ddcSPaul Brook     qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
750b47b50faSPaul Brook     sysbus_init_irq(dev, &s->parent_irq);
75164bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pic_ops, s,
75219b4a424SAvi Kivity                           "musicpal-pic", MP_PIC_SIZE);
753750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
75481a322d4SGerd Hoffmann     return 0;
75524859b68Sbalrog }
75624859b68Sbalrog 
757d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = {
758d5b61dddSJan Kiszka     .name = "mv88w8618_pic",
759d5b61dddSJan Kiszka     .version_id = 1,
760d5b61dddSJan Kiszka     .minimum_version_id = 1,
761d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
762d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
763d5b61dddSJan Kiszka         VMSTATE_UINT32(level, mv88w8618_pic_state),
764d5b61dddSJan Kiszka         VMSTATE_UINT32(enabled, mv88w8618_pic_state),
765d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
766d5b61dddSJan Kiszka     }
767d5b61dddSJan Kiszka };
768d5b61dddSJan Kiszka 
769999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
770999e12bbSAnthony Liguori {
77139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
772999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
773999e12bbSAnthony Liguori 
774999e12bbSAnthony Liguori     k->init = mv88w8618_pic_init;
77539bffca2SAnthony Liguori     dc->reset = mv88w8618_pic_reset;
77639bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pic_vmsd;
777999e12bbSAnthony Liguori }
778999e12bbSAnthony Liguori 
7798c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = {
780999e12bbSAnthony Liguori     .name          = "mv88w8618_pic",
78139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
78239bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pic_state),
783999e12bbSAnthony Liguori     .class_init    = mv88w8618_pic_class_init,
784d5b61dddSJan Kiszka };
785d5b61dddSJan Kiszka 
78624859b68Sbalrog /* PIT register offsets */
78724859b68Sbalrog #define MP_PIT_TIMER1_LENGTH    0x00
78824859b68Sbalrog /* ... */
78924859b68Sbalrog #define MP_PIT_TIMER4_LENGTH    0x0C
79024859b68Sbalrog #define MP_PIT_CONTROL          0x10
79124859b68Sbalrog #define MP_PIT_TIMER1_VALUE     0x14
79224859b68Sbalrog /* ... */
79324859b68Sbalrog #define MP_PIT_TIMER4_VALUE     0x20
79424859b68Sbalrog #define MP_BOARD_RESET          0x34
79524859b68Sbalrog 
79624859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */
79724859b68Sbalrog #define MP_BOARD_RESET_MAGIC    0x10000
79824859b68Sbalrog 
79924859b68Sbalrog typedef struct mv88w8618_timer_state {
800b47b50faSPaul Brook     ptimer_state *ptimer;
80124859b68Sbalrog     uint32_t limit;
80224859b68Sbalrog     int freq;
80324859b68Sbalrog     qemu_irq irq;
80424859b68Sbalrog } mv88w8618_timer_state;
80524859b68Sbalrog 
80624859b68Sbalrog typedef struct mv88w8618_pit_state {
807b47b50faSPaul Brook     SysBusDevice busdev;
80819b4a424SAvi Kivity     MemoryRegion iomem;
809b47b50faSPaul Brook     mv88w8618_timer_state timer[4];
81024859b68Sbalrog } mv88w8618_pit_state;
81124859b68Sbalrog 
81224859b68Sbalrog static void mv88w8618_timer_tick(void *opaque)
81324859b68Sbalrog {
81424859b68Sbalrog     mv88w8618_timer_state *s = opaque;
81524859b68Sbalrog 
81624859b68Sbalrog     qemu_irq_raise(s->irq);
81724859b68Sbalrog }
81824859b68Sbalrog 
819b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
820b47b50faSPaul Brook                                  uint32_t freq)
82124859b68Sbalrog {
82224859b68Sbalrog     QEMUBH *bh;
82324859b68Sbalrog 
824b47b50faSPaul Brook     sysbus_init_irq(dev, &s->irq);
82524859b68Sbalrog     s->freq = freq;
82624859b68Sbalrog 
82724859b68Sbalrog     bh = qemu_bh_new(mv88w8618_timer_tick, s);
828b47b50faSPaul Brook     s->ptimer = ptimer_init(bh);
82924859b68Sbalrog }
83024859b68Sbalrog 
831a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
83219b4a424SAvi Kivity                                    unsigned size)
83324859b68Sbalrog {
83424859b68Sbalrog     mv88w8618_pit_state *s = opaque;
83524859b68Sbalrog     mv88w8618_timer_state *t;
83624859b68Sbalrog 
83724859b68Sbalrog     switch (offset) {
83824859b68Sbalrog     case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
839b47b50faSPaul Brook         t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
840b47b50faSPaul Brook         return ptimer_get_count(t->ptimer);
84124859b68Sbalrog 
84224859b68Sbalrog     default:
84324859b68Sbalrog         return 0;
84424859b68Sbalrog     }
84524859b68Sbalrog }
84624859b68Sbalrog 
847a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset,
84819b4a424SAvi Kivity                                 uint64_t value, unsigned size)
84924859b68Sbalrog {
85024859b68Sbalrog     mv88w8618_pit_state *s = opaque;
85124859b68Sbalrog     mv88w8618_timer_state *t;
85224859b68Sbalrog     int i;
85324859b68Sbalrog 
85424859b68Sbalrog     switch (offset) {
85524859b68Sbalrog     case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
856b47b50faSPaul Brook         t = &s->timer[offset >> 2];
85724859b68Sbalrog         t->limit = value;
858c88d6bdeSJan Kiszka         if (t->limit > 0) {
859b47b50faSPaul Brook             ptimer_set_limit(t->ptimer, t->limit, 1);
860c88d6bdeSJan Kiszka         } else {
861c88d6bdeSJan Kiszka             ptimer_stop(t->ptimer);
862c88d6bdeSJan Kiszka         }
86324859b68Sbalrog         break;
86424859b68Sbalrog 
86524859b68Sbalrog     case MP_PIT_CONTROL:
86624859b68Sbalrog         for (i = 0; i < 4; i++) {
867b47b50faSPaul Brook             t = &s->timer[i];
868c88d6bdeSJan Kiszka             if (value & 0xf && t->limit > 0) {
869b47b50faSPaul Brook                 ptimer_set_limit(t->ptimer, t->limit, 0);
870b47b50faSPaul Brook                 ptimer_set_freq(t->ptimer, t->freq);
871b47b50faSPaul Brook                 ptimer_run(t->ptimer, 0);
872c88d6bdeSJan Kiszka             } else {
873c88d6bdeSJan Kiszka                 ptimer_stop(t->ptimer);
87424859b68Sbalrog             }
87524859b68Sbalrog             value >>= 4;
87624859b68Sbalrog         }
87724859b68Sbalrog         break;
87824859b68Sbalrog 
87924859b68Sbalrog     case MP_BOARD_RESET:
88049fedd0dSJan Kiszka         if (value == MP_BOARD_RESET_MAGIC) {
88124859b68Sbalrog             qemu_system_reset_request();
88249fedd0dSJan Kiszka         }
88324859b68Sbalrog         break;
88424859b68Sbalrog     }
88524859b68Sbalrog }
88624859b68Sbalrog 
887d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d)
888c88d6bdeSJan Kiszka {
889d5b61dddSJan Kiszka     mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state,
8901356b98dSAndreas Färber                                          SYS_BUS_DEVICE(d));
891c88d6bdeSJan Kiszka     int i;
892c88d6bdeSJan Kiszka 
893c88d6bdeSJan Kiszka     for (i = 0; i < 4; i++) {
894c88d6bdeSJan Kiszka         ptimer_stop(s->timer[i].ptimer);
895c88d6bdeSJan Kiszka         s->timer[i].limit = 0;
896c88d6bdeSJan Kiszka     }
897c88d6bdeSJan Kiszka }
898c88d6bdeSJan Kiszka 
89919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = {
90019b4a424SAvi Kivity     .read = mv88w8618_pit_read,
90119b4a424SAvi Kivity     .write = mv88w8618_pit_write,
90219b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
90324859b68Sbalrog };
90424859b68Sbalrog 
90581a322d4SGerd Hoffmann static int mv88w8618_pit_init(SysBusDevice *dev)
90624859b68Sbalrog {
907b47b50faSPaul Brook     mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
908b47b50faSPaul Brook     int i;
90924859b68Sbalrog 
91024859b68Sbalrog     /* Letting them all run at 1 MHz is likely just a pragmatic
91124859b68Sbalrog      * simplification. */
912b47b50faSPaul Brook     for (i = 0; i < 4; i++) {
913b47b50faSPaul Brook         mv88w8618_timer_init(dev, &s->timer[i], 1000000);
914b47b50faSPaul Brook     }
91524859b68Sbalrog 
91664bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pit_ops, s,
91719b4a424SAvi Kivity                           "musicpal-pit", MP_PIT_SIZE);
918750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
91981a322d4SGerd Hoffmann     return 0;
92024859b68Sbalrog }
92124859b68Sbalrog 
922d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = {
923d5b61dddSJan Kiszka     .name = "timer",
924d5b61dddSJan Kiszka     .version_id = 1,
925d5b61dddSJan Kiszka     .minimum_version_id = 1,
926d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
927d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
928d5b61dddSJan Kiszka         VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
929d5b61dddSJan Kiszka         VMSTATE_UINT32(limit, mv88w8618_timer_state),
930d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
931d5b61dddSJan Kiszka     }
932d5b61dddSJan Kiszka };
933d5b61dddSJan Kiszka 
934d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = {
935d5b61dddSJan Kiszka     .name = "mv88w8618_pit",
936d5b61dddSJan Kiszka     .version_id = 1,
937d5b61dddSJan Kiszka     .minimum_version_id = 1,
938d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
939d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
940d5b61dddSJan Kiszka         VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
941d5b61dddSJan Kiszka                              mv88w8618_timer_vmsd, mv88w8618_timer_state),
942d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
943d5b61dddSJan Kiszka     }
944d5b61dddSJan Kiszka };
945d5b61dddSJan Kiszka 
946999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
947999e12bbSAnthony Liguori {
94839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
949999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
950999e12bbSAnthony Liguori 
951999e12bbSAnthony Liguori     k->init = mv88w8618_pit_init;
95239bffca2SAnthony Liguori     dc->reset = mv88w8618_pit_reset;
95339bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pit_vmsd;
954999e12bbSAnthony Liguori }
955999e12bbSAnthony Liguori 
9568c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = {
957999e12bbSAnthony Liguori     .name          = "mv88w8618_pit",
95839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
95939bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pit_state),
960999e12bbSAnthony Liguori     .class_init    = mv88w8618_pit_class_init,
961c88d6bdeSJan Kiszka };
962c88d6bdeSJan Kiszka 
96324859b68Sbalrog /* Flash config register offsets */
96424859b68Sbalrog #define MP_FLASHCFG_CFGR0    0x04
96524859b68Sbalrog 
96624859b68Sbalrog typedef struct mv88w8618_flashcfg_state {
967b47b50faSPaul Brook     SysBusDevice busdev;
96819b4a424SAvi Kivity     MemoryRegion iomem;
96924859b68Sbalrog     uint32_t cfgr0;
97024859b68Sbalrog } mv88w8618_flashcfg_state;
97124859b68Sbalrog 
97219b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque,
973a8170e5eSAvi Kivity                                         hwaddr offset,
97419b4a424SAvi Kivity                                         unsigned size)
97524859b68Sbalrog {
97624859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
97724859b68Sbalrog 
97824859b68Sbalrog     switch (offset) {
97924859b68Sbalrog     case MP_FLASHCFG_CFGR0:
98024859b68Sbalrog         return s->cfgr0;
98124859b68Sbalrog 
98224859b68Sbalrog     default:
98324859b68Sbalrog         return 0;
98424859b68Sbalrog     }
98524859b68Sbalrog }
98624859b68Sbalrog 
987a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
98819b4a424SAvi Kivity                                      uint64_t value, unsigned size)
98924859b68Sbalrog {
99024859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
99124859b68Sbalrog 
99224859b68Sbalrog     switch (offset) {
99324859b68Sbalrog     case MP_FLASHCFG_CFGR0:
99424859b68Sbalrog         s->cfgr0 = value;
99524859b68Sbalrog         break;
99624859b68Sbalrog     }
99724859b68Sbalrog }
99824859b68Sbalrog 
99919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = {
100019b4a424SAvi Kivity     .read = mv88w8618_flashcfg_read,
100119b4a424SAvi Kivity     .write = mv88w8618_flashcfg_write,
100219b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
100324859b68Sbalrog };
100424859b68Sbalrog 
100581a322d4SGerd Hoffmann static int mv88w8618_flashcfg_init(SysBusDevice *dev)
100624859b68Sbalrog {
1007b47b50faSPaul Brook     mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
100824859b68Sbalrog 
100924859b68Sbalrog     s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
101064bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_flashcfg_ops, s,
101119b4a424SAvi Kivity                           "musicpal-flashcfg", MP_FLASHCFG_SIZE);
1012750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
101381a322d4SGerd Hoffmann     return 0;
101424859b68Sbalrog }
101524859b68Sbalrog 
1016d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1017d5b61dddSJan Kiszka     .name = "mv88w8618_flashcfg",
1018d5b61dddSJan Kiszka     .version_id = 1,
1019d5b61dddSJan Kiszka     .minimum_version_id = 1,
1020d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
1021d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1022d5b61dddSJan Kiszka         VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1023d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1024d5b61dddSJan Kiszka     }
1025d5b61dddSJan Kiszka };
1026d5b61dddSJan Kiszka 
1027999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1028999e12bbSAnthony Liguori {
102939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1030999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1031999e12bbSAnthony Liguori 
1032999e12bbSAnthony Liguori     k->init = mv88w8618_flashcfg_init;
103339bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_flashcfg_vmsd;
1034999e12bbSAnthony Liguori }
1035999e12bbSAnthony Liguori 
10368c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = {
1037999e12bbSAnthony Liguori     .name          = "mv88w8618_flashcfg",
103839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
103939bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_flashcfg_state),
1040999e12bbSAnthony Liguori     .class_init    = mv88w8618_flashcfg_class_init,
1041d5b61dddSJan Kiszka };
1042d5b61dddSJan Kiszka 
1043718ec0beSmalc /* Misc register offsets */
1044718ec0beSmalc #define MP_MISC_BOARD_REVISION  0x18
104524859b68Sbalrog 
1046718ec0beSmalc #define MP_BOARD_REVISION       0x31
104724859b68Sbalrog 
1048a86f200aSPeter Maydell typedef struct {
1049a86f200aSPeter Maydell     SysBusDevice parent_obj;
1050a86f200aSPeter Maydell     MemoryRegion iomem;
1051a86f200aSPeter Maydell } MusicPalMiscState;
1052a86f200aSPeter Maydell 
1053a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc"
1054a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \
1055a86f200aSPeter Maydell      OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1056a86f200aSPeter Maydell 
1057a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
105819b4a424SAvi Kivity                                    unsigned size)
1059718ec0beSmalc {
1060718ec0beSmalc     switch (offset) {
1061718ec0beSmalc     case MP_MISC_BOARD_REVISION:
1062718ec0beSmalc         return MP_BOARD_REVISION;
1063718ec0beSmalc 
1064718ec0beSmalc     default:
1065718ec0beSmalc         return 0;
1066718ec0beSmalc     }
1067718ec0beSmalc }
1068718ec0beSmalc 
1069a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset,
107019b4a424SAvi Kivity                                 uint64_t value, unsigned size)
1071718ec0beSmalc {
1072718ec0beSmalc }
1073718ec0beSmalc 
107419b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = {
107519b4a424SAvi Kivity     .read = musicpal_misc_read,
107619b4a424SAvi Kivity     .write = musicpal_misc_write,
107719b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1078718ec0beSmalc };
1079718ec0beSmalc 
1080a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj)
1081718ec0beSmalc {
1082a86f200aSPeter Maydell     SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1083a86f200aSPeter Maydell     MusicPalMiscState *s = MUSICPAL_MISC(obj);
1084718ec0beSmalc 
108564bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
108619b4a424SAvi Kivity                           "musicpal-misc", MP_MISC_SIZE);
1087a86f200aSPeter Maydell     sysbus_init_mmio(sd, &s->iomem);
1088718ec0beSmalc }
1089718ec0beSmalc 
1090a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = {
1091a86f200aSPeter Maydell     .name = TYPE_MUSICPAL_MISC,
1092a86f200aSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
1093a86f200aSPeter Maydell     .instance_init = musicpal_misc_init,
1094a86f200aSPeter Maydell     .instance_size = sizeof(MusicPalMiscState),
1095a86f200aSPeter Maydell };
1096a86f200aSPeter Maydell 
1097718ec0beSmalc /* WLAN register offsets */
1098718ec0beSmalc #define MP_WLAN_MAGIC1          0x11c
1099718ec0beSmalc #define MP_WLAN_MAGIC2          0x124
1100718ec0beSmalc 
1101a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
110219b4a424SAvi Kivity                                     unsigned size)
1103718ec0beSmalc {
1104718ec0beSmalc     switch (offset) {
1105718ec0beSmalc     /* Workaround to allow loading the binary-only wlandrv.ko crap
1106718ec0beSmalc      * from the original Freecom firmware. */
1107718ec0beSmalc     case MP_WLAN_MAGIC1:
1108718ec0beSmalc         return ~3;
1109718ec0beSmalc     case MP_WLAN_MAGIC2:
1110718ec0beSmalc         return -1;
1111718ec0beSmalc 
1112718ec0beSmalc     default:
1113718ec0beSmalc         return 0;
1114718ec0beSmalc     }
1115718ec0beSmalc }
1116718ec0beSmalc 
1117a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
111819b4a424SAvi Kivity                                  uint64_t value, unsigned size)
1119718ec0beSmalc {
1120718ec0beSmalc }
1121718ec0beSmalc 
112219b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = {
112319b4a424SAvi Kivity     .read = mv88w8618_wlan_read,
112419b4a424SAvi Kivity     .write =mv88w8618_wlan_write,
112519b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1126718ec0beSmalc };
1127718ec0beSmalc 
112881a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev)
1129718ec0beSmalc {
113019b4a424SAvi Kivity     MemoryRegion *iomem = g_new(MemoryRegion, 1);
1131718ec0beSmalc 
113264bde0f3SPaolo Bonzini     memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
113319b4a424SAvi Kivity                           "musicpal-wlan", MP_WLAN_SIZE);
1134750ecd44SAvi Kivity     sysbus_init_mmio(dev, iomem);
113581a322d4SGerd Hoffmann     return 0;
1136718ec0beSmalc }
1137718ec0beSmalc 
1138718ec0beSmalc /* GPIO register offsets */
1139718ec0beSmalc #define MP_GPIO_OE_LO           0x008
1140718ec0beSmalc #define MP_GPIO_OUT_LO          0x00c
1141718ec0beSmalc #define MP_GPIO_IN_LO           0x010
1142708afdf3SJan Kiszka #define MP_GPIO_IER_LO          0x014
1143708afdf3SJan Kiszka #define MP_GPIO_IMR_LO          0x018
1144718ec0beSmalc #define MP_GPIO_ISR_LO          0x020
1145718ec0beSmalc #define MP_GPIO_OE_HI           0x508
1146718ec0beSmalc #define MP_GPIO_OUT_HI          0x50c
1147718ec0beSmalc #define MP_GPIO_IN_HI           0x510
1148708afdf3SJan Kiszka #define MP_GPIO_IER_HI          0x514
1149708afdf3SJan Kiszka #define MP_GPIO_IMR_HI          0x518
1150718ec0beSmalc #define MP_GPIO_ISR_HI          0x520
115124859b68Sbalrog 
115224859b68Sbalrog /* GPIO bits & masks */
115324859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS  0x00070000
115424859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT    29
115524859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT   30
115624859b68Sbalrog 
115724859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */
115824859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS    0x0007
115924859b68Sbalrog 
1160343ec8e4SBenoit Canet typedef struct musicpal_gpio_state {
1161343ec8e4SBenoit Canet     SysBusDevice busdev;
116219b4a424SAvi Kivity     MemoryRegion iomem;
1163343ec8e4SBenoit Canet     uint32_t lcd_brightness;
1164343ec8e4SBenoit Canet     uint32_t out_state;
1165343ec8e4SBenoit Canet     uint32_t in_state;
1166708afdf3SJan Kiszka     uint32_t ier;
1167708afdf3SJan Kiszka     uint32_t imr;
1168343ec8e4SBenoit Canet     uint32_t isr;
1169343ec8e4SBenoit Canet     qemu_irq irq;
1170708afdf3SJan Kiszka     qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1171343ec8e4SBenoit Canet } musicpal_gpio_state;
1172343ec8e4SBenoit Canet 
1173343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1174343ec8e4SBenoit Canet     int i;
1175343ec8e4SBenoit Canet     uint32_t brightness;
1176343ec8e4SBenoit Canet 
1177343ec8e4SBenoit Canet     /* compute brightness ratio */
1178343ec8e4SBenoit Canet     switch (s->lcd_brightness) {
1179343ec8e4SBenoit Canet     case 0x00000007:
1180343ec8e4SBenoit Canet         brightness = 0;
1181343ec8e4SBenoit Canet         break;
1182343ec8e4SBenoit Canet 
1183343ec8e4SBenoit Canet     case 0x00020000:
1184343ec8e4SBenoit Canet         brightness = 1;
1185343ec8e4SBenoit Canet         break;
1186343ec8e4SBenoit Canet 
1187343ec8e4SBenoit Canet     case 0x00020001:
1188343ec8e4SBenoit Canet         brightness = 2;
1189343ec8e4SBenoit Canet         break;
1190343ec8e4SBenoit Canet 
1191343ec8e4SBenoit Canet     case 0x00040000:
1192343ec8e4SBenoit Canet         brightness = 3;
1193343ec8e4SBenoit Canet         break;
1194343ec8e4SBenoit Canet 
1195343ec8e4SBenoit Canet     case 0x00010006:
1196343ec8e4SBenoit Canet         brightness = 4;
1197343ec8e4SBenoit Canet         break;
1198343ec8e4SBenoit Canet 
1199343ec8e4SBenoit Canet     case 0x00020005:
1200343ec8e4SBenoit Canet         brightness = 5;
1201343ec8e4SBenoit Canet         break;
1202343ec8e4SBenoit Canet 
1203343ec8e4SBenoit Canet     case 0x00040003:
1204343ec8e4SBenoit Canet         brightness = 6;
1205343ec8e4SBenoit Canet         break;
1206343ec8e4SBenoit Canet 
1207343ec8e4SBenoit Canet     case 0x00030004:
1208343ec8e4SBenoit Canet     default:
1209343ec8e4SBenoit Canet         brightness = 7;
1210343ec8e4SBenoit Canet     }
1211343ec8e4SBenoit Canet 
1212343ec8e4SBenoit Canet     /* set lcd brightness GPIOs  */
121349fedd0dSJan Kiszka     for (i = 0; i <= 2; i++) {
1214343ec8e4SBenoit Canet         qemu_set_irq(s->out[i], (brightness >> i) & 1);
1215343ec8e4SBenoit Canet     }
121649fedd0dSJan Kiszka }
1217343ec8e4SBenoit Canet 
1218708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1219343ec8e4SBenoit Canet {
1220243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1221708afdf3SJan Kiszka     uint32_t mask = 1 << pin;
1222708afdf3SJan Kiszka     uint32_t delta = level << pin;
1223708afdf3SJan Kiszka     uint32_t old = s->in_state & mask;
1224343ec8e4SBenoit Canet 
1225708afdf3SJan Kiszka     s->in_state &= ~mask;
1226708afdf3SJan Kiszka     s->in_state |= delta;
1227708afdf3SJan Kiszka 
1228708afdf3SJan Kiszka     if ((old ^ delta) &&
1229708afdf3SJan Kiszka         ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1230708afdf3SJan Kiszka         s->isr = mask;
1231708afdf3SJan Kiszka         qemu_irq_raise(s->irq);
1232d074769cSAndrzej Zaborowski     }
1233343ec8e4SBenoit Canet }
1234343ec8e4SBenoit Canet 
1235a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
123619b4a424SAvi Kivity                                    unsigned size)
123724859b68Sbalrog {
1238243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1239343ec8e4SBenoit Canet 
124024859b68Sbalrog     switch (offset) {
124124859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1242343ec8e4SBenoit Canet         return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
124324859b68Sbalrog 
124424859b68Sbalrog     case MP_GPIO_OUT_LO:
1245343ec8e4SBenoit Canet         return s->out_state & 0xFFFF;
124624859b68Sbalrog     case MP_GPIO_OUT_HI:
1247343ec8e4SBenoit Canet         return s->out_state >> 16;
124824859b68Sbalrog 
124924859b68Sbalrog     case MP_GPIO_IN_LO:
1250343ec8e4SBenoit Canet         return s->in_state & 0xFFFF;
125124859b68Sbalrog     case MP_GPIO_IN_HI:
1252343ec8e4SBenoit Canet         return s->in_state >> 16;
125324859b68Sbalrog 
1254708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1255708afdf3SJan Kiszka         return s->ier & 0xFFFF;
1256708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1257708afdf3SJan Kiszka         return s->ier >> 16;
1258708afdf3SJan Kiszka 
1259708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1260708afdf3SJan Kiszka         return s->imr & 0xFFFF;
1261708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1262708afdf3SJan Kiszka         return s->imr >> 16;
1263708afdf3SJan Kiszka 
126424859b68Sbalrog     case MP_GPIO_ISR_LO:
1265343ec8e4SBenoit Canet         return s->isr & 0xFFFF;
126624859b68Sbalrog     case MP_GPIO_ISR_HI:
1267343ec8e4SBenoit Canet         return s->isr >> 16;
126824859b68Sbalrog 
126924859b68Sbalrog     default:
127024859b68Sbalrog         return 0;
127124859b68Sbalrog     }
127224859b68Sbalrog }
127324859b68Sbalrog 
1274a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset,
127519b4a424SAvi Kivity                                 uint64_t value, unsigned size)
127624859b68Sbalrog {
1277243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
127824859b68Sbalrog     switch (offset) {
127924859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1280343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
128124859b68Sbalrog                          (value & MP_OE_LCD_BRIGHTNESS);
1282343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
128324859b68Sbalrog         break;
128424859b68Sbalrog 
128524859b68Sbalrog     case MP_GPIO_OUT_LO:
1286343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
128724859b68Sbalrog         break;
128824859b68Sbalrog     case MP_GPIO_OUT_HI:
1289343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1290343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1291343ec8e4SBenoit Canet                             (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1292343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
1293d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1294d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
129524859b68Sbalrog         break;
129624859b68Sbalrog 
1297708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1298708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1299708afdf3SJan Kiszka         break;
1300708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1301708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF) | (value << 16);
1302708afdf3SJan Kiszka         break;
1303708afdf3SJan Kiszka 
1304708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1305708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1306708afdf3SJan Kiszka         break;
1307708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1308708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF) | (value << 16);
1309708afdf3SJan Kiszka         break;
131024859b68Sbalrog     }
131124859b68Sbalrog }
131224859b68Sbalrog 
131319b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = {
131419b4a424SAvi Kivity     .read = musicpal_gpio_read,
131519b4a424SAvi Kivity     .write = musicpal_gpio_write,
131619b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1317718ec0beSmalc };
1318718ec0beSmalc 
1319d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d)
1320718ec0beSmalc {
1321d5b61dddSJan Kiszka     musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state,
13221356b98dSAndreas Färber                                          SYS_BUS_DEVICE(d));
132330624c92SJan Kiszka 
132430624c92SJan Kiszka     s->lcd_brightness = 0;
132530624c92SJan Kiszka     s->out_state = 0;
1326343ec8e4SBenoit Canet     s->in_state = 0xffffffff;
1327708afdf3SJan Kiszka     s->ier = 0;
1328708afdf3SJan Kiszka     s->imr = 0;
1329343ec8e4SBenoit Canet     s->isr = 0;
1330343ec8e4SBenoit Canet }
1331343ec8e4SBenoit Canet 
133281a322d4SGerd Hoffmann static int musicpal_gpio_init(SysBusDevice *dev)
1333343ec8e4SBenoit Canet {
1334343ec8e4SBenoit Canet     musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
1335718ec0beSmalc 
1336343ec8e4SBenoit Canet     sysbus_init_irq(dev, &s->irq);
1337343ec8e4SBenoit Canet 
133864bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_gpio_ops, s,
133919b4a424SAvi Kivity                           "musicpal-gpio", MP_GPIO_SIZE);
1340750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
1341343ec8e4SBenoit Canet 
1342708afdf3SJan Kiszka     qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1343708afdf3SJan Kiszka 
1344708afdf3SJan Kiszka     qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32);
134581a322d4SGerd Hoffmann 
134681a322d4SGerd Hoffmann     return 0;
1347718ec0beSmalc }
1348718ec0beSmalc 
1349d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = {
1350d5b61dddSJan Kiszka     .name = "musicpal_gpio",
1351d5b61dddSJan Kiszka     .version_id = 1,
1352d5b61dddSJan Kiszka     .minimum_version_id = 1,
1353d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
1354d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1355d5b61dddSJan Kiszka         VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1356d5b61dddSJan Kiszka         VMSTATE_UINT32(out_state, musicpal_gpio_state),
1357d5b61dddSJan Kiszka         VMSTATE_UINT32(in_state, musicpal_gpio_state),
1358d5b61dddSJan Kiszka         VMSTATE_UINT32(ier, musicpal_gpio_state),
1359d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, musicpal_gpio_state),
1360d5b61dddSJan Kiszka         VMSTATE_UINT32(isr, musicpal_gpio_state),
1361d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1362d5b61dddSJan Kiszka     }
1363d5b61dddSJan Kiszka };
1364d5b61dddSJan Kiszka 
1365999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1366999e12bbSAnthony Liguori {
136739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1368999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1369999e12bbSAnthony Liguori 
1370999e12bbSAnthony Liguori     k->init = musicpal_gpio_init;
137139bffca2SAnthony Liguori     dc->reset = musicpal_gpio_reset;
137239bffca2SAnthony Liguori     dc->vmsd = &musicpal_gpio_vmsd;
1373999e12bbSAnthony Liguori }
1374999e12bbSAnthony Liguori 
13758c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = {
1376999e12bbSAnthony Liguori     .name          = "musicpal_gpio",
137739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
137839bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_gpio_state),
1379999e12bbSAnthony Liguori     .class_init    = musicpal_gpio_class_init,
138030624c92SJan Kiszka };
138130624c92SJan Kiszka 
138224859b68Sbalrog /* Keyboard codes & masks */
13837c6ce4baSbalrog #define KEY_RELEASED            0x80
138424859b68Sbalrog #define KEY_CODE                0x7f
138524859b68Sbalrog 
138624859b68Sbalrog #define KEYCODE_TAB             0x0f
138724859b68Sbalrog #define KEYCODE_ENTER           0x1c
138824859b68Sbalrog #define KEYCODE_F               0x21
138924859b68Sbalrog #define KEYCODE_M               0x32
139024859b68Sbalrog 
139124859b68Sbalrog #define KEYCODE_EXTENDED        0xe0
139224859b68Sbalrog #define KEYCODE_UP              0x48
139324859b68Sbalrog #define KEYCODE_DOWN            0x50
139424859b68Sbalrog #define KEYCODE_LEFT            0x4b
139524859b68Sbalrog #define KEYCODE_RIGHT           0x4d
139624859b68Sbalrog 
1397708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL       (1 << 0)
1398343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV   (1 << 1)
1399343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV       (1 << 2)
1400343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV   (1 << 3)
1401343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS    (1 << 4)
1402343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU        (1 << 5)
1403343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME      (1 << 6)
1404343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION  (1 << 7)
1405343ec8e4SBenoit Canet 
1406343ec8e4SBenoit Canet typedef struct musicpal_key_state {
1407343ec8e4SBenoit Canet     SysBusDevice busdev;
14084f5c9479SAvi Kivity     MemoryRegion iomem;
1409343ec8e4SBenoit Canet     uint32_t kbd_extended;
1410708afdf3SJan Kiszka     uint32_t pressed_keys;
1411708afdf3SJan Kiszka     qemu_irq out[8];
1412343ec8e4SBenoit Canet } musicpal_key_state;
1413343ec8e4SBenoit Canet 
141424859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode)
141524859b68Sbalrog {
1416243cd13cSJan Kiszka     musicpal_key_state *s = opaque;
141724859b68Sbalrog     uint32_t event = 0;
1418343ec8e4SBenoit Canet     int i;
141924859b68Sbalrog 
142024859b68Sbalrog     if (keycode == KEYCODE_EXTENDED) {
1421343ec8e4SBenoit Canet         s->kbd_extended = 1;
142224859b68Sbalrog         return;
142324859b68Sbalrog     }
142424859b68Sbalrog 
142549fedd0dSJan Kiszka     if (s->kbd_extended) {
142624859b68Sbalrog         switch (keycode & KEY_CODE) {
142724859b68Sbalrog         case KEYCODE_UP:
1428343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
142924859b68Sbalrog             break;
143024859b68Sbalrog 
143124859b68Sbalrog         case KEYCODE_DOWN:
1432343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV;
143324859b68Sbalrog             break;
143424859b68Sbalrog 
143524859b68Sbalrog         case KEYCODE_LEFT:
1436343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
143724859b68Sbalrog             break;
143824859b68Sbalrog 
143924859b68Sbalrog         case KEYCODE_RIGHT:
1440343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL;
144124859b68Sbalrog             break;
144224859b68Sbalrog         }
144349fedd0dSJan Kiszka     } else {
144424859b68Sbalrog         switch (keycode & KEY_CODE) {
144524859b68Sbalrog         case KEYCODE_F:
1446343ec8e4SBenoit Canet             event = MP_KEY_BTN_FAVORITS;
144724859b68Sbalrog             break;
144824859b68Sbalrog 
144924859b68Sbalrog         case KEYCODE_TAB:
1450343ec8e4SBenoit Canet             event = MP_KEY_BTN_VOLUME;
145124859b68Sbalrog             break;
145224859b68Sbalrog 
145324859b68Sbalrog         case KEYCODE_ENTER:
1454343ec8e4SBenoit Canet             event = MP_KEY_BTN_NAVIGATION;
145524859b68Sbalrog             break;
145624859b68Sbalrog 
145724859b68Sbalrog         case KEYCODE_M:
1458343ec8e4SBenoit Canet             event = MP_KEY_BTN_MENU;
145924859b68Sbalrog             break;
146024859b68Sbalrog         }
14617c6ce4baSbalrog         /* Do not repeat already pressed buttons */
1462708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
14637c6ce4baSbalrog             event = 0;
14647c6ce4baSbalrog         }
1465708afdf3SJan Kiszka     }
146624859b68Sbalrog 
14677c6ce4baSbalrog     if (event) {
1468708afdf3SJan Kiszka         /* Raise GPIO pin first if repeating a key */
1469708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1470708afdf3SJan Kiszka             for (i = 0; i <= 7; i++) {
1471708afdf3SJan Kiszka                 if (event & (1 << i)) {
1472708afdf3SJan Kiszka                     qemu_set_irq(s->out[i], 1);
14737c6ce4baSbalrog                 }
1474708afdf3SJan Kiszka             }
1475708afdf3SJan Kiszka         }
1476708afdf3SJan Kiszka         for (i = 0; i <= 7; i++) {
1477708afdf3SJan Kiszka             if (event & (1 << i)) {
1478708afdf3SJan Kiszka                 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1479708afdf3SJan Kiszka             }
1480708afdf3SJan Kiszka         }
1481708afdf3SJan Kiszka         if (keycode & KEY_RELEASED) {
1482708afdf3SJan Kiszka             s->pressed_keys &= ~event;
1483708afdf3SJan Kiszka         } else {
1484708afdf3SJan Kiszka             s->pressed_keys |= event;
1485708afdf3SJan Kiszka         }
1486343ec8e4SBenoit Canet     }
1487343ec8e4SBenoit Canet 
1488343ec8e4SBenoit Canet     s->kbd_extended = 0;
1489343ec8e4SBenoit Canet }
1490343ec8e4SBenoit Canet 
149181a322d4SGerd Hoffmann static int musicpal_key_init(SysBusDevice *dev)
1492343ec8e4SBenoit Canet {
1493343ec8e4SBenoit Canet     musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);
1494343ec8e4SBenoit Canet 
149564bde0f3SPaolo Bonzini     memory_region_init(&s->iomem, OBJECT(s), "dummy", 0);
1496750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
1497343ec8e4SBenoit Canet 
1498343ec8e4SBenoit Canet     s->kbd_extended = 0;
1499708afdf3SJan Kiszka     s->pressed_keys = 0;
1500343ec8e4SBenoit Canet 
1501708afdf3SJan Kiszka     qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1502343ec8e4SBenoit Canet 
1503343ec8e4SBenoit Canet     qemu_add_kbd_event_handler(musicpal_key_event, s);
150481a322d4SGerd Hoffmann 
150581a322d4SGerd Hoffmann     return 0;
150624859b68Sbalrog }
150724859b68Sbalrog 
1508d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = {
1509d5b61dddSJan Kiszka     .name = "musicpal_key",
1510d5b61dddSJan Kiszka     .version_id = 1,
1511d5b61dddSJan Kiszka     .minimum_version_id = 1,
1512d5b61dddSJan Kiszka     .minimum_version_id_old = 1,
1513d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1514d5b61dddSJan Kiszka         VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1515d5b61dddSJan Kiszka         VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1516d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1517d5b61dddSJan Kiszka     }
1518d5b61dddSJan Kiszka };
1519d5b61dddSJan Kiszka 
1520999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data)
1521999e12bbSAnthony Liguori {
152239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1523999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1524999e12bbSAnthony Liguori 
1525999e12bbSAnthony Liguori     k->init = musicpal_key_init;
152639bffca2SAnthony Liguori     dc->vmsd = &musicpal_key_vmsd;
1527999e12bbSAnthony Liguori }
1528999e12bbSAnthony Liguori 
15298c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = {
1530999e12bbSAnthony Liguori     .name          = "musicpal_key",
153139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
153239bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_key_state),
1533999e12bbSAnthony Liguori     .class_init    = musicpal_key_class_init,
1534d5b61dddSJan Kiszka };
1535d5b61dddSJan Kiszka 
153624859b68Sbalrog static struct arm_boot_info musicpal_binfo = {
153724859b68Sbalrog     .loader_start = 0x0,
153824859b68Sbalrog     .board_id = 0x20e,
153924859b68Sbalrog };
154024859b68Sbalrog 
15415f072e1fSEduardo Habkost static void musicpal_init(QEMUMachineInitArgs *args)
154224859b68Sbalrog {
15435f072e1fSEduardo Habkost     const char *cpu_model = args->cpu_model;
15445f072e1fSEduardo Habkost     const char *kernel_filename = args->kernel_filename;
15455f072e1fSEduardo Habkost     const char *kernel_cmdline = args->kernel_cmdline;
15465f072e1fSEduardo Habkost     const char *initrd_filename = args->initrd_filename;
1547f25608e9SAndreas Färber     ARMCPU *cpu;
1548b47b50faSPaul Brook     qemu_irq *cpu_pic;
1549b47b50faSPaul Brook     qemu_irq pic[32];
1550b47b50faSPaul Brook     DeviceState *dev;
1551d074769cSAndrzej Zaborowski     DeviceState *i2c_dev;
1552343ec8e4SBenoit Canet     DeviceState *lcd_dev;
1553343ec8e4SBenoit Canet     DeviceState *key_dev;
1554d074769cSAndrzej Zaborowski     DeviceState *wm8750_dev;
1555d074769cSAndrzej Zaborowski     SysBusDevice *s;
1556d074769cSAndrzej Zaborowski     i2c_bus *i2c;
1557b47b50faSPaul Brook     int i;
155824859b68Sbalrog     unsigned long flash_size;
1559751c6a17SGerd Hoffmann     DriveInfo *dinfo;
156019b4a424SAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
156119b4a424SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
156219b4a424SAvi Kivity     MemoryRegion *sram = g_new(MemoryRegion, 1);
156324859b68Sbalrog 
156449fedd0dSJan Kiszka     if (!cpu_model) {
156524859b68Sbalrog         cpu_model = "arm926";
156649fedd0dSJan Kiszka     }
1567f25608e9SAndreas Färber     cpu = cpu_arm_init(cpu_model);
1568f25608e9SAndreas Färber     if (!cpu) {
156924859b68Sbalrog         fprintf(stderr, "Unable to find CPU definition\n");
157024859b68Sbalrog         exit(1);
157124859b68Sbalrog     }
15724bd74661SAndreas Färber     cpu_pic = arm_pic_init_cpu(cpu);
157324859b68Sbalrog 
157424859b68Sbalrog     /* For now we use a fixed - the original - RAM size */
15752c9b15caSPaolo Bonzini     memory_region_init_ram(ram, NULL, "musicpal.ram", MP_RAM_DEFAULT_SIZE);
1576c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
157719b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
157824859b68Sbalrog 
15792c9b15caSPaolo Bonzini     memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE);
1580c5705a77SAvi Kivity     vmstate_register_ram_global(sram);
158119b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
158224859b68Sbalrog 
1583b47b50faSPaul Brook     dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1584b47b50faSPaul Brook                                cpu_pic[ARM_PIC_CPU_IRQ]);
1585b47b50faSPaul Brook     for (i = 0; i < 32; i++) {
1586067a3ddcSPaul Brook         pic[i] = qdev_get_gpio_in(dev, i);
1587b47b50faSPaul Brook     }
1588b47b50faSPaul Brook     sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1589b47b50faSPaul Brook                           pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1590b47b50faSPaul Brook                           pic[MP_TIMER4_IRQ], NULL);
159124859b68Sbalrog 
159249fedd0dSJan Kiszka     if (serial_hds[0]) {
159339186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
159439186d8aSRichard Henderson                        1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
159549fedd0dSJan Kiszka     }
159649fedd0dSJan Kiszka     if (serial_hds[1]) {
159739186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
159839186d8aSRichard Henderson                        1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
159949fedd0dSJan Kiszka     }
160024859b68Sbalrog 
160124859b68Sbalrog     /* Register flash */
1602751c6a17SGerd Hoffmann     dinfo = drive_get(IF_PFLASH, 0, 0);
1603751c6a17SGerd Hoffmann     if (dinfo) {
1604751c6a17SGerd Hoffmann         flash_size = bdrv_getlength(dinfo->bdrv);
160524859b68Sbalrog         if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
160624859b68Sbalrog             flash_size != 32*1024*1024) {
160724859b68Sbalrog             fprintf(stderr, "Invalid flash image size\n");
160824859b68Sbalrog             exit(1);
160924859b68Sbalrog         }
161024859b68Sbalrog 
161124859b68Sbalrog         /*
161224859b68Sbalrog          * The original U-Boot accesses the flash at 0xFE000000 instead of
161324859b68Sbalrog          * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
161424859b68Sbalrog          * image is smaller than 32 MB.
161524859b68Sbalrog          */
16165f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN
16170c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1618cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
1619751c6a17SGerd Hoffmann                               dinfo->bdrv, 0x10000,
162024859b68Sbalrog                               (flash_size + 0xffff) >> 16,
162124859b68Sbalrog                               MP_FLASH_SIZE_MAX / flash_size,
162224859b68Sbalrog                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
162301e0451aSAnthony Liguori                               0x5555, 0x2AAA, 1);
16245f9fc5adSBlue Swirl #else
16250c267217SJan Kiszka         pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1626cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
16275f9fc5adSBlue Swirl                               dinfo->bdrv, 0x10000,
16285f9fc5adSBlue Swirl                               (flash_size + 0xffff) >> 16,
16295f9fc5adSBlue Swirl                               MP_FLASH_SIZE_MAX / flash_size,
16305f9fc5adSBlue Swirl                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
163101e0451aSAnthony Liguori                               0x5555, 0x2AAA, 0);
16325f9fc5adSBlue Swirl #endif
16335f9fc5adSBlue Swirl 
163424859b68Sbalrog     }
1635b47b50faSPaul Brook     sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
163624859b68Sbalrog 
1637b47b50faSPaul Brook     qemu_check_nic_model(&nd_table[0], "mv88w8618");
1638*a77d90e6SAndreas Färber     dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
16394c91cd28SGerd Hoffmann     qdev_set_nic_properties(dev, &nd_table[0]);
1640e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
16411356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
16421356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
164324859b68Sbalrog 
1644b47b50faSPaul Brook     sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1645718ec0beSmalc 
1646a86f200aSPeter Maydell     sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
1647343ec8e4SBenoit Canet 
1648343ec8e4SBenoit Canet     dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
1649d04fba94SJan Kiszka     i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
1650d074769cSAndrzej Zaborowski     i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");
1651d074769cSAndrzej Zaborowski 
1652343ec8e4SBenoit Canet     lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
1653d04fba94SJan Kiszka     key_dev = sysbus_create_simple("musicpal_key", -1, NULL);
1654343ec8e4SBenoit Canet 
1655d074769cSAndrzej Zaborowski     /* I2C read data */
1656708afdf3SJan Kiszka     qdev_connect_gpio_out(i2c_dev, 0,
1657708afdf3SJan Kiszka                           qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1658d074769cSAndrzej Zaborowski     /* I2C data */
1659d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1660d074769cSAndrzej Zaborowski     /* I2C clock */
1661d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1662d074769cSAndrzej Zaborowski 
166349fedd0dSJan Kiszka     for (i = 0; i < 3; i++) {
1664343ec8e4SBenoit Canet         qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
166549fedd0dSJan Kiszka     }
1666708afdf3SJan Kiszka     for (i = 0; i < 4; i++) {
1667708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1668708afdf3SJan Kiszka     }
1669708afdf3SJan Kiszka     for (i = 4; i < 8; i++) {
1670708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1671708afdf3SJan Kiszka     }
167224859b68Sbalrog 
1673d074769cSAndrzej Zaborowski     wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1674d074769cSAndrzej Zaborowski     dev = qdev_create(NULL, "mv88w8618_audio");
16751356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1676d074769cSAndrzej Zaborowski     qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1677e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
1678d074769cSAndrzej Zaborowski     sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1679d074769cSAndrzej Zaborowski     sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1680d074769cSAndrzej Zaborowski 
168124859b68Sbalrog     musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
168224859b68Sbalrog     musicpal_binfo.kernel_filename = kernel_filename;
168324859b68Sbalrog     musicpal_binfo.kernel_cmdline = kernel_cmdline;
168424859b68Sbalrog     musicpal_binfo.initrd_filename = initrd_filename;
16853aaa8dfaSAndreas Färber     arm_load_kernel(cpu, &musicpal_binfo);
168624859b68Sbalrog }
168724859b68Sbalrog 
1688f80f9ec9SAnthony Liguori static QEMUMachine musicpal_machine = {
16894b32e168Saliguori     .name = "musicpal",
16904b32e168Saliguori     .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
16914b32e168Saliguori     .init = musicpal_init,
1692e4ada29eSAvik Sil     DEFAULT_MACHINE_OPTIONS,
169324859b68Sbalrog };
1694b47b50faSPaul Brook 
1695f80f9ec9SAnthony Liguori static void musicpal_machine_init(void)
1696f80f9ec9SAnthony Liguori {
1697f80f9ec9SAnthony Liguori     qemu_register_machine(&musicpal_machine);
1698f80f9ec9SAnthony Liguori }
1699f80f9ec9SAnthony Liguori 
1700f80f9ec9SAnthony Liguori machine_init(musicpal_machine_init);
1701f80f9ec9SAnthony Liguori 
1702999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1703999e12bbSAnthony Liguori {
1704999e12bbSAnthony Liguori     SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1705999e12bbSAnthony Liguori 
1706999e12bbSAnthony Liguori     sdc->init = mv88w8618_wlan_init;
1707999e12bbSAnthony Liguori }
1708999e12bbSAnthony Liguori 
17098c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = {
1710999e12bbSAnthony Liguori     .name          = "mv88w8618_wlan",
171139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
171239bffca2SAnthony Liguori     .instance_size = sizeof(SysBusDevice),
1713999e12bbSAnthony Liguori     .class_init    = mv88w8618_wlan_class_init,
1714999e12bbSAnthony Liguori };
1715999e12bbSAnthony Liguori 
171683f7d43aSAndreas Färber static void musicpal_register_types(void)
1717b47b50faSPaul Brook {
171839bffca2SAnthony Liguori     type_register_static(&mv88w8618_pic_info);
171939bffca2SAnthony Liguori     type_register_static(&mv88w8618_pit_info);
172039bffca2SAnthony Liguori     type_register_static(&mv88w8618_flashcfg_info);
172139bffca2SAnthony Liguori     type_register_static(&mv88w8618_eth_info);
172239bffca2SAnthony Liguori     type_register_static(&mv88w8618_wlan_info);
172339bffca2SAnthony Liguori     type_register_static(&musicpal_lcd_info);
172439bffca2SAnthony Liguori     type_register_static(&musicpal_gpio_info);
172539bffca2SAnthony Liguori     type_register_static(&musicpal_key_info);
1726a86f200aSPeter Maydell     type_register_static(&musicpal_misc_info);
1727b47b50faSPaul Brook }
1728b47b50faSPaul Brook 
172983f7d43aSAndreas Färber type_init(musicpal_register_types)
1730