124859b68Sbalrog /* 224859b68Sbalrog * Marvell MV88W8618 / Freecom MusicPal emulation. 324859b68Sbalrog * 424859b68Sbalrog * Copyright (c) 2008 Jan Kiszka 524859b68Sbalrog * 68e31bf38SMatthew Fernandez * This code is licensed under the GNU GPL v2. 76b620ca3SPaolo Bonzini * 86b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 96b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 1024859b68Sbalrog */ 1124859b68Sbalrog 1283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 13bd2be150SPeter Maydell #include "hw/arm/arm.h" 14bd2be150SPeter Maydell #include "hw/devices.h" 151422e32dSPaolo Bonzini #include "net/net.h" 169c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 1783c9f4caSPaolo Bonzini #include "hw/boards.h" 180d09e41aSPaolo Bonzini #include "hw/char/serial.h" 191de7afc9SPaolo Bonzini #include "qemu/timer.h" 2083c9f4caSPaolo Bonzini #include "hw/ptimer.h" 210d09e41aSPaolo Bonzini #include "hw/block/flash.h" 2228ecbaeeSPaolo Bonzini #include "ui/console.h" 230d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 24fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 25022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 2628ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 2724859b68Sbalrog 28718ec0beSmalc #define MP_MISC_BASE 0x80002000 29718ec0beSmalc #define MP_MISC_SIZE 0x00001000 30718ec0beSmalc 3124859b68Sbalrog #define MP_ETH_BASE 0x80008000 3224859b68Sbalrog #define MP_ETH_SIZE 0x00001000 3324859b68Sbalrog 34718ec0beSmalc #define MP_WLAN_BASE 0x8000C000 35718ec0beSmalc #define MP_WLAN_SIZE 0x00000800 36718ec0beSmalc 3724859b68Sbalrog #define MP_UART1_BASE 0x8000C840 3824859b68Sbalrog #define MP_UART2_BASE 0x8000C940 3924859b68Sbalrog 40718ec0beSmalc #define MP_GPIO_BASE 0x8000D000 41718ec0beSmalc #define MP_GPIO_SIZE 0x00001000 42718ec0beSmalc 4324859b68Sbalrog #define MP_FLASHCFG_BASE 0x90006000 4424859b68Sbalrog #define MP_FLASHCFG_SIZE 0x00001000 4524859b68Sbalrog 4624859b68Sbalrog #define MP_AUDIO_BASE 0x90007000 4724859b68Sbalrog 4824859b68Sbalrog #define MP_PIC_BASE 0x90008000 4924859b68Sbalrog #define MP_PIC_SIZE 0x00001000 5024859b68Sbalrog 5124859b68Sbalrog #define MP_PIT_BASE 0x90009000 5224859b68Sbalrog #define MP_PIT_SIZE 0x00001000 5324859b68Sbalrog 5424859b68Sbalrog #define MP_LCD_BASE 0x9000c000 5524859b68Sbalrog #define MP_LCD_SIZE 0x00001000 5624859b68Sbalrog 5724859b68Sbalrog #define MP_SRAM_BASE 0xC0000000 5824859b68Sbalrog #define MP_SRAM_SIZE 0x00020000 5924859b68Sbalrog 6024859b68Sbalrog #define MP_RAM_DEFAULT_SIZE 32*1024*1024 6124859b68Sbalrog #define MP_FLASH_SIZE_MAX 32*1024*1024 6224859b68Sbalrog 6324859b68Sbalrog #define MP_TIMER1_IRQ 4 64b47b50faSPaul Brook #define MP_TIMER2_IRQ 5 65b47b50faSPaul Brook #define MP_TIMER3_IRQ 6 6624859b68Sbalrog #define MP_TIMER4_IRQ 7 6724859b68Sbalrog #define MP_EHCI_IRQ 8 6824859b68Sbalrog #define MP_ETH_IRQ 9 6924859b68Sbalrog #define MP_UART1_IRQ 11 7024859b68Sbalrog #define MP_UART2_IRQ 11 7124859b68Sbalrog #define MP_GPIO_IRQ 12 7224859b68Sbalrog #define MP_RTC_IRQ 28 7324859b68Sbalrog #define MP_AUDIO_IRQ 30 7424859b68Sbalrog 7524859b68Sbalrog /* Wolfson 8750 I2C address */ 7664258229SJan Kiszka #define MP_WM_ADDR 0x1A 7724859b68Sbalrog 7824859b68Sbalrog /* Ethernet register offsets */ 7924859b68Sbalrog #define MP_ETH_SMIR 0x010 8024859b68Sbalrog #define MP_ETH_PCXR 0x408 8124859b68Sbalrog #define MP_ETH_SDCMR 0x448 8224859b68Sbalrog #define MP_ETH_ICR 0x450 8324859b68Sbalrog #define MP_ETH_IMR 0x458 8424859b68Sbalrog #define MP_ETH_FRDP0 0x480 8524859b68Sbalrog #define MP_ETH_FRDP1 0x484 8624859b68Sbalrog #define MP_ETH_FRDP2 0x488 8724859b68Sbalrog #define MP_ETH_FRDP3 0x48C 8824859b68Sbalrog #define MP_ETH_CRDP0 0x4A0 8924859b68Sbalrog #define MP_ETH_CRDP1 0x4A4 9024859b68Sbalrog #define MP_ETH_CRDP2 0x4A8 9124859b68Sbalrog #define MP_ETH_CRDP3 0x4AC 9224859b68Sbalrog #define MP_ETH_CTDP0 0x4E0 9324859b68Sbalrog #define MP_ETH_CTDP1 0x4E4 9424859b68Sbalrog 9524859b68Sbalrog /* MII PHY access */ 9624859b68Sbalrog #define MP_ETH_SMIR_DATA 0x0000FFFF 9724859b68Sbalrog #define MP_ETH_SMIR_ADDR 0x03FF0000 9824859b68Sbalrog #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ 9924859b68Sbalrog #define MP_ETH_SMIR_RDVALID (1 << 27) 10024859b68Sbalrog 10124859b68Sbalrog /* PHY registers */ 10224859b68Sbalrog #define MP_ETH_PHY1_BMSR 0x00210000 10324859b68Sbalrog #define MP_ETH_PHY1_PHYSID1 0x00410000 10424859b68Sbalrog #define MP_ETH_PHY1_PHYSID2 0x00610000 10524859b68Sbalrog 10624859b68Sbalrog #define MP_PHY_BMSR_LINK 0x0004 10724859b68Sbalrog #define MP_PHY_BMSR_AUTONEG 0x0008 10824859b68Sbalrog 10924859b68Sbalrog #define MP_PHY_88E3015 0x01410E20 11024859b68Sbalrog 11124859b68Sbalrog /* TX descriptor status */ 1122b194951SPeter Maydell #define MP_ETH_TX_OWN (1U << 31) 11324859b68Sbalrog 11424859b68Sbalrog /* RX descriptor status */ 1152b194951SPeter Maydell #define MP_ETH_RX_OWN (1U << 31) 11624859b68Sbalrog 11724859b68Sbalrog /* Interrupt cause/mask bits */ 11824859b68Sbalrog #define MP_ETH_IRQ_RX_BIT 0 11924859b68Sbalrog #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) 12024859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT 2 12124859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT 3 12224859b68Sbalrog 12324859b68Sbalrog /* Port config bits */ 12424859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ 12524859b68Sbalrog 12624859b68Sbalrog /* SDMA command bits */ 12724859b68Sbalrog #define MP_ETH_CMD_TXHI (1 << 23) 12824859b68Sbalrog #define MP_ETH_CMD_TXLO (1 << 22) 12924859b68Sbalrog 13024859b68Sbalrog typedef struct mv88w8618_tx_desc { 13124859b68Sbalrog uint32_t cmdstat; 13224859b68Sbalrog uint16_t res; 13324859b68Sbalrog uint16_t bytes; 13424859b68Sbalrog uint32_t buffer; 13524859b68Sbalrog uint32_t next; 13624859b68Sbalrog } mv88w8618_tx_desc; 13724859b68Sbalrog 13824859b68Sbalrog typedef struct mv88w8618_rx_desc { 13924859b68Sbalrog uint32_t cmdstat; 14024859b68Sbalrog uint16_t bytes; 14124859b68Sbalrog uint16_t buffer_size; 14224859b68Sbalrog uint32_t buffer; 14324859b68Sbalrog uint32_t next; 14424859b68Sbalrog } mv88w8618_rx_desc; 14524859b68Sbalrog 146a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth" 147a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \ 148a77d90e6SAndreas Färber OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH) 149a77d90e6SAndreas Färber 15024859b68Sbalrog typedef struct mv88w8618_eth_state { 151a77d90e6SAndreas Färber /*< private >*/ 152a77d90e6SAndreas Färber SysBusDevice parent_obj; 153a77d90e6SAndreas Färber /*< public >*/ 154a77d90e6SAndreas Färber 15519b4a424SAvi Kivity MemoryRegion iomem; 15624859b68Sbalrog qemu_irq irq; 15724859b68Sbalrog uint32_t smir; 15824859b68Sbalrog uint32_t icr; 15924859b68Sbalrog uint32_t imr; 160b946a153Saliguori int mmio_index; 161d5b61dddSJan Kiszka uint32_t vlan_header; 162930c8682Spbrook uint32_t tx_queue[2]; 163930c8682Spbrook uint32_t rx_queue[4]; 164930c8682Spbrook uint32_t frx_queue[4]; 165930c8682Spbrook uint32_t cur_rx[4]; 1663a94dd18SMark McLoughlin NICState *nic; 1674c91cd28SGerd Hoffmann NICConf conf; 16824859b68Sbalrog } mv88w8618_eth_state; 16924859b68Sbalrog 170930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) 171930c8682Spbrook { 172930c8682Spbrook cpu_to_le32s(&desc->cmdstat); 173930c8682Spbrook cpu_to_le16s(&desc->bytes); 174930c8682Spbrook cpu_to_le16s(&desc->buffer_size); 175930c8682Spbrook cpu_to_le32s(&desc->buffer); 176930c8682Spbrook cpu_to_le32s(&desc->next); 177e1fe50dcSStefan Weil cpu_physical_memory_write(addr, desc, sizeof(*desc)); 178930c8682Spbrook } 179930c8682Spbrook 180930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) 181930c8682Spbrook { 182e1fe50dcSStefan Weil cpu_physical_memory_read(addr, desc, sizeof(*desc)); 183930c8682Spbrook le32_to_cpus(&desc->cmdstat); 184930c8682Spbrook le16_to_cpus(&desc->bytes); 185930c8682Spbrook le16_to_cpus(&desc->buffer_size); 186930c8682Spbrook le32_to_cpus(&desc->buffer); 187930c8682Spbrook le32_to_cpus(&desc->next); 188930c8682Spbrook } 189930c8682Spbrook 1904e68f7a0SStefan Hajnoczi static int eth_can_receive(NetClientState *nc) 19124859b68Sbalrog { 19224859b68Sbalrog return 1; 19324859b68Sbalrog } 19424859b68Sbalrog 1954e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) 19624859b68Sbalrog { 197cc1f0f45SJason Wang mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); 198930c8682Spbrook uint32_t desc_addr; 199930c8682Spbrook mv88w8618_rx_desc desc; 20024859b68Sbalrog int i; 20124859b68Sbalrog 20224859b68Sbalrog for (i = 0; i < 4; i++) { 203930c8682Spbrook desc_addr = s->cur_rx[i]; 20449fedd0dSJan Kiszka if (!desc_addr) { 20524859b68Sbalrog continue; 20649fedd0dSJan Kiszka } 20724859b68Sbalrog do { 208930c8682Spbrook eth_rx_desc_get(desc_addr, &desc); 209930c8682Spbrook if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { 210930c8682Spbrook cpu_physical_memory_write(desc.buffer + s->vlan_header, 21124859b68Sbalrog buf, size); 212930c8682Spbrook desc.bytes = size + s->vlan_header; 213930c8682Spbrook desc.cmdstat &= ~MP_ETH_RX_OWN; 214930c8682Spbrook s->cur_rx[i] = desc.next; 21524859b68Sbalrog 21624859b68Sbalrog s->icr |= MP_ETH_IRQ_RX; 21749fedd0dSJan Kiszka if (s->icr & s->imr) { 21824859b68Sbalrog qemu_irq_raise(s->irq); 21949fedd0dSJan Kiszka } 220930c8682Spbrook eth_rx_desc_put(desc_addr, &desc); 2214f1c942bSMark McLoughlin return size; 22224859b68Sbalrog } 223930c8682Spbrook desc_addr = desc.next; 224930c8682Spbrook } while (desc_addr != s->rx_queue[i]); 22524859b68Sbalrog } 2264f1c942bSMark McLoughlin return size; 22724859b68Sbalrog } 22824859b68Sbalrog 229930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) 230930c8682Spbrook { 231930c8682Spbrook cpu_to_le32s(&desc->cmdstat); 232930c8682Spbrook cpu_to_le16s(&desc->res); 233930c8682Spbrook cpu_to_le16s(&desc->bytes); 234930c8682Spbrook cpu_to_le32s(&desc->buffer); 235930c8682Spbrook cpu_to_le32s(&desc->next); 236e1fe50dcSStefan Weil cpu_physical_memory_write(addr, desc, sizeof(*desc)); 237930c8682Spbrook } 238930c8682Spbrook 239930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) 240930c8682Spbrook { 241e1fe50dcSStefan Weil cpu_physical_memory_read(addr, desc, sizeof(*desc)); 242930c8682Spbrook le32_to_cpus(&desc->cmdstat); 243930c8682Spbrook le16_to_cpus(&desc->res); 244930c8682Spbrook le16_to_cpus(&desc->bytes); 245930c8682Spbrook le32_to_cpus(&desc->buffer); 246930c8682Spbrook le32_to_cpus(&desc->next); 247930c8682Spbrook } 248930c8682Spbrook 24924859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index) 25024859b68Sbalrog { 251930c8682Spbrook uint32_t desc_addr = s->tx_queue[queue_index]; 252930c8682Spbrook mv88w8618_tx_desc desc; 25307b064e9SJan Kiszka uint32_t next_desc; 254930c8682Spbrook uint8_t buf[2048]; 255930c8682Spbrook int len; 256930c8682Spbrook 25724859b68Sbalrog do { 258930c8682Spbrook eth_tx_desc_get(desc_addr, &desc); 25907b064e9SJan Kiszka next_desc = desc.next; 260930c8682Spbrook if (desc.cmdstat & MP_ETH_TX_OWN) { 261930c8682Spbrook len = desc.bytes; 262930c8682Spbrook if (len < 2048) { 263930c8682Spbrook cpu_physical_memory_read(desc.buffer, buf, len); 264b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), buf, len); 26524859b68Sbalrog } 266930c8682Spbrook desc.cmdstat &= ~MP_ETH_TX_OWN; 267930c8682Spbrook s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); 268930c8682Spbrook eth_tx_desc_put(desc_addr, &desc); 269930c8682Spbrook } 27007b064e9SJan Kiszka desc_addr = next_desc; 271930c8682Spbrook } while (desc_addr != s->tx_queue[queue_index]); 27224859b68Sbalrog } 27324859b68Sbalrog 274a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset, 27519b4a424SAvi Kivity unsigned size) 27624859b68Sbalrog { 27724859b68Sbalrog mv88w8618_eth_state *s = opaque; 27824859b68Sbalrog 27924859b68Sbalrog switch (offset) { 28024859b68Sbalrog case MP_ETH_SMIR: 28124859b68Sbalrog if (s->smir & MP_ETH_SMIR_OPCODE) { 28224859b68Sbalrog switch (s->smir & MP_ETH_SMIR_ADDR) { 28324859b68Sbalrog case MP_ETH_PHY1_BMSR: 28424859b68Sbalrog return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | 28524859b68Sbalrog MP_ETH_SMIR_RDVALID; 28624859b68Sbalrog case MP_ETH_PHY1_PHYSID1: 28724859b68Sbalrog return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; 28824859b68Sbalrog case MP_ETH_PHY1_PHYSID2: 28924859b68Sbalrog return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; 29024859b68Sbalrog default: 29124859b68Sbalrog return MP_ETH_SMIR_RDVALID; 29224859b68Sbalrog } 29324859b68Sbalrog } 29424859b68Sbalrog return 0; 29524859b68Sbalrog 29624859b68Sbalrog case MP_ETH_ICR: 29724859b68Sbalrog return s->icr; 29824859b68Sbalrog 29924859b68Sbalrog case MP_ETH_IMR: 30024859b68Sbalrog return s->imr; 30124859b68Sbalrog 30224859b68Sbalrog case MP_ETH_FRDP0 ... MP_ETH_FRDP3: 303930c8682Spbrook return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; 30424859b68Sbalrog 30524859b68Sbalrog case MP_ETH_CRDP0 ... MP_ETH_CRDP3: 306930c8682Spbrook return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; 30724859b68Sbalrog 308cf143ad3SPeter Maydell case MP_ETH_CTDP0 ... MP_ETH_CTDP1: 309930c8682Spbrook return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; 31024859b68Sbalrog 31124859b68Sbalrog default: 31224859b68Sbalrog return 0; 31324859b68Sbalrog } 31424859b68Sbalrog } 31524859b68Sbalrog 316a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset, 31719b4a424SAvi Kivity uint64_t value, unsigned size) 31824859b68Sbalrog { 31924859b68Sbalrog mv88w8618_eth_state *s = opaque; 32024859b68Sbalrog 32124859b68Sbalrog switch (offset) { 32224859b68Sbalrog case MP_ETH_SMIR: 32324859b68Sbalrog s->smir = value; 32424859b68Sbalrog break; 32524859b68Sbalrog 32624859b68Sbalrog case MP_ETH_PCXR: 32724859b68Sbalrog s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; 32824859b68Sbalrog break; 32924859b68Sbalrog 33024859b68Sbalrog case MP_ETH_SDCMR: 33149fedd0dSJan Kiszka if (value & MP_ETH_CMD_TXHI) { 33224859b68Sbalrog eth_send(s, 1); 33349fedd0dSJan Kiszka } 33449fedd0dSJan Kiszka if (value & MP_ETH_CMD_TXLO) { 33524859b68Sbalrog eth_send(s, 0); 33649fedd0dSJan Kiszka } 33749fedd0dSJan Kiszka if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { 33824859b68Sbalrog qemu_irq_raise(s->irq); 33949fedd0dSJan Kiszka } 34024859b68Sbalrog break; 34124859b68Sbalrog 34224859b68Sbalrog case MP_ETH_ICR: 34324859b68Sbalrog s->icr &= value; 34424859b68Sbalrog break; 34524859b68Sbalrog 34624859b68Sbalrog case MP_ETH_IMR: 34724859b68Sbalrog s->imr = value; 34849fedd0dSJan Kiszka if (s->icr & s->imr) { 34924859b68Sbalrog qemu_irq_raise(s->irq); 35049fedd0dSJan Kiszka } 35124859b68Sbalrog break; 35224859b68Sbalrog 35324859b68Sbalrog case MP_ETH_FRDP0 ... MP_ETH_FRDP3: 354930c8682Spbrook s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; 35524859b68Sbalrog break; 35624859b68Sbalrog 35724859b68Sbalrog case MP_ETH_CRDP0 ... MP_ETH_CRDP3: 35824859b68Sbalrog s->rx_queue[(offset - MP_ETH_CRDP0)/4] = 359930c8682Spbrook s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; 36024859b68Sbalrog break; 36124859b68Sbalrog 362cf143ad3SPeter Maydell case MP_ETH_CTDP0 ... MP_ETH_CTDP1: 363930c8682Spbrook s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; 36424859b68Sbalrog break; 36524859b68Sbalrog } 36624859b68Sbalrog } 36724859b68Sbalrog 36819b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = { 36919b4a424SAvi Kivity .read = mv88w8618_eth_read, 37019b4a424SAvi Kivity .write = mv88w8618_eth_write, 37119b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 37224859b68Sbalrog }; 37324859b68Sbalrog 3744e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc) 375b946a153Saliguori { 376cc1f0f45SJason Wang mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); 377b946a153Saliguori 3783a94dd18SMark McLoughlin s->nic = NULL; 379b946a153Saliguori } 380b946a153Saliguori 3813a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = { 3822be64a68SLaszlo Ersek .type = NET_CLIENT_OPTIONS_KIND_NIC, 3833a94dd18SMark McLoughlin .size = sizeof(NICState), 3843a94dd18SMark McLoughlin .can_receive = eth_can_receive, 3853a94dd18SMark McLoughlin .receive = eth_receive, 3863a94dd18SMark McLoughlin .cleanup = eth_cleanup, 3873a94dd18SMark McLoughlin }; 3883a94dd18SMark McLoughlin 389a77d90e6SAndreas Färber static int mv88w8618_eth_init(SysBusDevice *sbd) 39024859b68Sbalrog { 391a77d90e6SAndreas Färber DeviceState *dev = DEVICE(sbd); 392a77d90e6SAndreas Färber mv88w8618_eth_state *s = MV88W8618_ETH(dev); 39324859b68Sbalrog 394a77d90e6SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3953a94dd18SMark McLoughlin s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, 396a77d90e6SAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 39764bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_eth_ops, s, 39864bde0f3SPaolo Bonzini "mv88w8618-eth", MP_ETH_SIZE); 399a77d90e6SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 40081a322d4SGerd Hoffmann return 0; 40124859b68Sbalrog } 40224859b68Sbalrog 403d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = { 404d5b61dddSJan Kiszka .name = "mv88w8618_eth", 405d5b61dddSJan Kiszka .version_id = 1, 406d5b61dddSJan Kiszka .minimum_version_id = 1, 407d5b61dddSJan Kiszka .fields = (VMStateField[]) { 408d5b61dddSJan Kiszka VMSTATE_UINT32(smir, mv88w8618_eth_state), 409d5b61dddSJan Kiszka VMSTATE_UINT32(icr, mv88w8618_eth_state), 410d5b61dddSJan Kiszka VMSTATE_UINT32(imr, mv88w8618_eth_state), 411d5b61dddSJan Kiszka VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), 412d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), 413d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), 414d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), 415d5b61dddSJan Kiszka VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), 416d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 417d5b61dddSJan Kiszka } 418d5b61dddSJan Kiszka }; 419d5b61dddSJan Kiszka 420999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = { 4214c91cd28SGerd Hoffmann DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), 4224c91cd28SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 423999e12bbSAnthony Liguori }; 424999e12bbSAnthony Liguori 425999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data) 426999e12bbSAnthony Liguori { 42739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 428999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 429999e12bbSAnthony Liguori 430999e12bbSAnthony Liguori k->init = mv88w8618_eth_init; 43139bffca2SAnthony Liguori dc->vmsd = &mv88w8618_eth_vmsd; 43239bffca2SAnthony Liguori dc->props = mv88w8618_eth_properties; 433999e12bbSAnthony Liguori } 434999e12bbSAnthony Liguori 4358c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = { 436a77d90e6SAndreas Färber .name = TYPE_MV88W8618_ETH, 43739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 43839bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_eth_state), 439999e12bbSAnthony Liguori .class_init = mv88w8618_eth_class_init, 440d5b61dddSJan Kiszka }; 441d5b61dddSJan Kiszka 44224859b68Sbalrog /* LCD register offsets */ 44324859b68Sbalrog #define MP_LCD_IRQCTRL 0x180 44424859b68Sbalrog #define MP_LCD_IRQSTAT 0x184 44524859b68Sbalrog #define MP_LCD_SPICTRL 0x1ac 44624859b68Sbalrog #define MP_LCD_INST 0x1bc 44724859b68Sbalrog #define MP_LCD_DATA 0x1c0 44824859b68Sbalrog 44924859b68Sbalrog /* Mode magics */ 45024859b68Sbalrog #define MP_LCD_SPI_DATA 0x00100011 45124859b68Sbalrog #define MP_LCD_SPI_CMD 0x00104011 45224859b68Sbalrog #define MP_LCD_SPI_INVALID 0x00000000 45324859b68Sbalrog 45424859b68Sbalrog /* Commmands */ 45524859b68Sbalrog #define MP_LCD_INST_SETPAGE0 0xB0 45624859b68Sbalrog /* ... */ 45724859b68Sbalrog #define MP_LCD_INST_SETPAGE7 0xB7 45824859b68Sbalrog 45924859b68Sbalrog #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ 46024859b68Sbalrog 4612cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd" 4622cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \ 4632cca58fdSAndreas Färber OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD) 4642cca58fdSAndreas Färber 46524859b68Sbalrog typedef struct musicpal_lcd_state { 4662cca58fdSAndreas Färber /*< private >*/ 4672cca58fdSAndreas Färber SysBusDevice parent_obj; 4682cca58fdSAndreas Färber /*< public >*/ 4692cca58fdSAndreas Färber 47019b4a424SAvi Kivity MemoryRegion iomem; 471343ec8e4SBenoit Canet uint32_t brightness; 47224859b68Sbalrog uint32_t mode; 47324859b68Sbalrog uint32_t irqctrl; 474d5b61dddSJan Kiszka uint32_t page; 475d5b61dddSJan Kiszka uint32_t page_off; 476c78f7137SGerd Hoffmann QemuConsole *con; 47724859b68Sbalrog uint8_t video_ram[128*64/8]; 47824859b68Sbalrog } musicpal_lcd_state; 47924859b68Sbalrog 480343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) 48124859b68Sbalrog { 482343ec8e4SBenoit Canet switch (s->brightness) { 483343ec8e4SBenoit Canet case 7: 48424859b68Sbalrog return col; 485343ec8e4SBenoit Canet case 0: 486343ec8e4SBenoit Canet return 0; 487343ec8e4SBenoit Canet default: 488343ec8e4SBenoit Canet return (col * s->brightness) / 7; 48924859b68Sbalrog } 49024859b68Sbalrog } 49124859b68Sbalrog 4920266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \ 4930266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \ 4940266f2c7Sbalrog (musicpal_lcd_state *s, int x, int y, type col) \ 4950266f2c7Sbalrog { \ 4960266f2c7Sbalrog int dx, dy; \ 497c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); \ 498c78f7137SGerd Hoffmann type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ 4990266f2c7Sbalrog \ 5000266f2c7Sbalrog for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ 5010266f2c7Sbalrog for (dx = 0; dx < 3; dx++, pixel++) \ 5020266f2c7Sbalrog *pixel = col; \ 5030266f2c7Sbalrog } 5040266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t) 5050266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t) 5060266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t) 50724859b68Sbalrog 50824859b68Sbalrog static void lcd_refresh(void *opaque) 50924859b68Sbalrog { 51024859b68Sbalrog musicpal_lcd_state *s = opaque; 511c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 5120266f2c7Sbalrog int x, y, col; 51324859b68Sbalrog 514c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 5150266f2c7Sbalrog case 0: 5160266f2c7Sbalrog return; 5170266f2c7Sbalrog #define LCD_REFRESH(depth, func) \ 5180266f2c7Sbalrog case depth: \ 519343ec8e4SBenoit Canet col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ 520343ec8e4SBenoit Canet scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ 521343ec8e4SBenoit Canet scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ 52249fedd0dSJan Kiszka for (x = 0; x < 128; x++) { \ 52349fedd0dSJan Kiszka for (y = 0; y < 64; y++) { \ 52449fedd0dSJan Kiszka if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ 5250266f2c7Sbalrog glue(set_lcd_pixel, depth)(s, x, y, col); \ 52649fedd0dSJan Kiszka } else { \ 5270266f2c7Sbalrog glue(set_lcd_pixel, depth)(s, x, y, 0); \ 52849fedd0dSJan Kiszka } \ 52949fedd0dSJan Kiszka } \ 53049fedd0dSJan Kiszka } \ 5310266f2c7Sbalrog break; 5320266f2c7Sbalrog LCD_REFRESH(8, rgb_to_pixel8) 5330266f2c7Sbalrog LCD_REFRESH(16, rgb_to_pixel16) 534c78f7137SGerd Hoffmann LCD_REFRESH(32, (is_surface_bgr(surface) ? 535bf9b48afSaliguori rgb_to_pixel32bgr : rgb_to_pixel32)) 5360266f2c7Sbalrog default: 5372ac71179SPaul Brook hw_error("unsupported colour depth %i\n", 538c78f7137SGerd Hoffmann surface_bits_per_pixel(surface)); 5390266f2c7Sbalrog } 54024859b68Sbalrog 541c78f7137SGerd Hoffmann dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); 54224859b68Sbalrog } 54324859b68Sbalrog 544167bc3d2Sbalrog static void lcd_invalidate(void *opaque) 545167bc3d2Sbalrog { 546167bc3d2Sbalrog } 547167bc3d2Sbalrog 5482c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level) 549343ec8e4SBenoit Canet { 550243cd13cSJan Kiszka musicpal_lcd_state *s = opaque; 551343ec8e4SBenoit Canet s->brightness &= ~(1 << irq); 552343ec8e4SBenoit Canet s->brightness |= level << irq; 553343ec8e4SBenoit Canet } 554343ec8e4SBenoit Canet 555a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset, 55619b4a424SAvi Kivity unsigned size) 55724859b68Sbalrog { 55824859b68Sbalrog musicpal_lcd_state *s = opaque; 55924859b68Sbalrog 56024859b68Sbalrog switch (offset) { 56124859b68Sbalrog case MP_LCD_IRQCTRL: 56224859b68Sbalrog return s->irqctrl; 56324859b68Sbalrog 56424859b68Sbalrog default: 56524859b68Sbalrog return 0; 56624859b68Sbalrog } 56724859b68Sbalrog } 56824859b68Sbalrog 569a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset, 57019b4a424SAvi Kivity uint64_t value, unsigned size) 57124859b68Sbalrog { 57224859b68Sbalrog musicpal_lcd_state *s = opaque; 57324859b68Sbalrog 57424859b68Sbalrog switch (offset) { 57524859b68Sbalrog case MP_LCD_IRQCTRL: 57624859b68Sbalrog s->irqctrl = value; 57724859b68Sbalrog break; 57824859b68Sbalrog 57924859b68Sbalrog case MP_LCD_SPICTRL: 58049fedd0dSJan Kiszka if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { 58124859b68Sbalrog s->mode = value; 58249fedd0dSJan Kiszka } else { 58324859b68Sbalrog s->mode = MP_LCD_SPI_INVALID; 58449fedd0dSJan Kiszka } 58524859b68Sbalrog break; 58624859b68Sbalrog 58724859b68Sbalrog case MP_LCD_INST: 58824859b68Sbalrog if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { 58924859b68Sbalrog s->page = value - MP_LCD_INST_SETPAGE0; 59024859b68Sbalrog s->page_off = 0; 59124859b68Sbalrog } 59224859b68Sbalrog break; 59324859b68Sbalrog 59424859b68Sbalrog case MP_LCD_DATA: 59524859b68Sbalrog if (s->mode == MP_LCD_SPI_CMD) { 59624859b68Sbalrog if (value >= MP_LCD_INST_SETPAGE0 && 59724859b68Sbalrog value <= MP_LCD_INST_SETPAGE7) { 59824859b68Sbalrog s->page = value - MP_LCD_INST_SETPAGE0; 59924859b68Sbalrog s->page_off = 0; 60024859b68Sbalrog } 60124859b68Sbalrog } else if (s->mode == MP_LCD_SPI_DATA) { 60224859b68Sbalrog s->video_ram[s->page*128 + s->page_off] = value; 60324859b68Sbalrog s->page_off = (s->page_off + 1) & 127; 60424859b68Sbalrog } 60524859b68Sbalrog break; 60624859b68Sbalrog } 60724859b68Sbalrog } 60824859b68Sbalrog 60919b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = { 61019b4a424SAvi Kivity .read = musicpal_lcd_read, 61119b4a424SAvi Kivity .write = musicpal_lcd_write, 61219b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 61324859b68Sbalrog }; 61424859b68Sbalrog 615380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = { 616380cd056SGerd Hoffmann .invalidate = lcd_invalidate, 617380cd056SGerd Hoffmann .gfx_update = lcd_refresh, 618380cd056SGerd Hoffmann }; 619380cd056SGerd Hoffmann 6202cca58fdSAndreas Färber static int musicpal_lcd_init(SysBusDevice *sbd) 62124859b68Sbalrog { 6222cca58fdSAndreas Färber DeviceState *dev = DEVICE(sbd); 6232cca58fdSAndreas Färber musicpal_lcd_state *s = MUSICPAL_LCD(dev); 62424859b68Sbalrog 625343ec8e4SBenoit Canet s->brightness = 7; 626343ec8e4SBenoit Canet 62764bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_lcd_ops, s, 62819b4a424SAvi Kivity "musicpal-lcd", MP_LCD_SIZE); 6292cca58fdSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 63024859b68Sbalrog 6315643706aSGerd Hoffmann s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s); 632c78f7137SGerd Hoffmann qemu_console_resize(s->con, 128*3, 64*3); 633343ec8e4SBenoit Canet 6342cca58fdSAndreas Färber qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3); 63581a322d4SGerd Hoffmann 63681a322d4SGerd Hoffmann return 0; 63724859b68Sbalrog } 63824859b68Sbalrog 639d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = { 640d5b61dddSJan Kiszka .name = "musicpal_lcd", 641d5b61dddSJan Kiszka .version_id = 1, 642d5b61dddSJan Kiszka .minimum_version_id = 1, 643d5b61dddSJan Kiszka .fields = (VMStateField[]) { 644d5b61dddSJan Kiszka VMSTATE_UINT32(brightness, musicpal_lcd_state), 645d5b61dddSJan Kiszka VMSTATE_UINT32(mode, musicpal_lcd_state), 646d5b61dddSJan Kiszka VMSTATE_UINT32(irqctrl, musicpal_lcd_state), 647d5b61dddSJan Kiszka VMSTATE_UINT32(page, musicpal_lcd_state), 648d5b61dddSJan Kiszka VMSTATE_UINT32(page_off, musicpal_lcd_state), 649d5b61dddSJan Kiszka VMSTATE_BUFFER(video_ram, musicpal_lcd_state), 650d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 651d5b61dddSJan Kiszka } 652d5b61dddSJan Kiszka }; 653d5b61dddSJan Kiszka 654999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data) 655999e12bbSAnthony Liguori { 65639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 657999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 658999e12bbSAnthony Liguori 659999e12bbSAnthony Liguori k->init = musicpal_lcd_init; 66039bffca2SAnthony Liguori dc->vmsd = &musicpal_lcd_vmsd; 661999e12bbSAnthony Liguori } 662999e12bbSAnthony Liguori 6638c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = { 6642cca58fdSAndreas Färber .name = TYPE_MUSICPAL_LCD, 66539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 66639bffca2SAnthony Liguori .instance_size = sizeof(musicpal_lcd_state), 667999e12bbSAnthony Liguori .class_init = musicpal_lcd_class_init, 668d5b61dddSJan Kiszka }; 669d5b61dddSJan Kiszka 67024859b68Sbalrog /* PIC register offsets */ 67124859b68Sbalrog #define MP_PIC_STATUS 0x00 67224859b68Sbalrog #define MP_PIC_ENABLE_SET 0x08 67324859b68Sbalrog #define MP_PIC_ENABLE_CLR 0x0C 67424859b68Sbalrog 675c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic" 676c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \ 677c7bd0fd9SAndreas Färber OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC) 678c7bd0fd9SAndreas Färber 679c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state { 680c7bd0fd9SAndreas Färber /*< private >*/ 681c7bd0fd9SAndreas Färber SysBusDevice parent_obj; 682c7bd0fd9SAndreas Färber /*< public >*/ 683c7bd0fd9SAndreas Färber 68419b4a424SAvi Kivity MemoryRegion iomem; 68524859b68Sbalrog uint32_t level; 68624859b68Sbalrog uint32_t enabled; 68724859b68Sbalrog qemu_irq parent_irq; 68824859b68Sbalrog } mv88w8618_pic_state; 68924859b68Sbalrog 69024859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s) 69124859b68Sbalrog { 69224859b68Sbalrog qemu_set_irq(s->parent_irq, (s->level & s->enabled)); 69324859b68Sbalrog } 69424859b68Sbalrog 69524859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) 69624859b68Sbalrog { 69724859b68Sbalrog mv88w8618_pic_state *s = opaque; 69824859b68Sbalrog 69949fedd0dSJan Kiszka if (level) { 70024859b68Sbalrog s->level |= 1 << irq; 70149fedd0dSJan Kiszka } else { 70224859b68Sbalrog s->level &= ~(1 << irq); 70349fedd0dSJan Kiszka } 70424859b68Sbalrog mv88w8618_pic_update(s); 70524859b68Sbalrog } 70624859b68Sbalrog 707a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset, 70819b4a424SAvi Kivity unsigned size) 70924859b68Sbalrog { 71024859b68Sbalrog mv88w8618_pic_state *s = opaque; 71124859b68Sbalrog 71224859b68Sbalrog switch (offset) { 71324859b68Sbalrog case MP_PIC_STATUS: 71424859b68Sbalrog return s->level & s->enabled; 71524859b68Sbalrog 71624859b68Sbalrog default: 71724859b68Sbalrog return 0; 71824859b68Sbalrog } 71924859b68Sbalrog } 72024859b68Sbalrog 721a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset, 72219b4a424SAvi Kivity uint64_t value, unsigned size) 72324859b68Sbalrog { 72424859b68Sbalrog mv88w8618_pic_state *s = opaque; 72524859b68Sbalrog 72624859b68Sbalrog switch (offset) { 72724859b68Sbalrog case MP_PIC_ENABLE_SET: 72824859b68Sbalrog s->enabled |= value; 72924859b68Sbalrog break; 73024859b68Sbalrog 73124859b68Sbalrog case MP_PIC_ENABLE_CLR: 73224859b68Sbalrog s->enabled &= ~value; 73324859b68Sbalrog s->level &= ~value; 73424859b68Sbalrog break; 73524859b68Sbalrog } 73624859b68Sbalrog mv88w8618_pic_update(s); 73724859b68Sbalrog } 73824859b68Sbalrog 739d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d) 74024859b68Sbalrog { 741c7bd0fd9SAndreas Färber mv88w8618_pic_state *s = MV88W8618_PIC(d); 74224859b68Sbalrog 74324859b68Sbalrog s->level = 0; 74424859b68Sbalrog s->enabled = 0; 74524859b68Sbalrog } 74624859b68Sbalrog 74719b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = { 74819b4a424SAvi Kivity .read = mv88w8618_pic_read, 74919b4a424SAvi Kivity .write = mv88w8618_pic_write, 75019b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 75124859b68Sbalrog }; 75224859b68Sbalrog 75381a322d4SGerd Hoffmann static int mv88w8618_pic_init(SysBusDevice *dev) 75424859b68Sbalrog { 755c7bd0fd9SAndreas Färber mv88w8618_pic_state *s = MV88W8618_PIC(dev); 75624859b68Sbalrog 757c7bd0fd9SAndreas Färber qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32); 758b47b50faSPaul Brook sysbus_init_irq(dev, &s->parent_irq); 75964bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pic_ops, s, 76019b4a424SAvi Kivity "musicpal-pic", MP_PIC_SIZE); 761750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 76281a322d4SGerd Hoffmann return 0; 76324859b68Sbalrog } 76424859b68Sbalrog 765d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = { 766d5b61dddSJan Kiszka .name = "mv88w8618_pic", 767d5b61dddSJan Kiszka .version_id = 1, 768d5b61dddSJan Kiszka .minimum_version_id = 1, 769d5b61dddSJan Kiszka .fields = (VMStateField[]) { 770d5b61dddSJan Kiszka VMSTATE_UINT32(level, mv88w8618_pic_state), 771d5b61dddSJan Kiszka VMSTATE_UINT32(enabled, mv88w8618_pic_state), 772d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 773d5b61dddSJan Kiszka } 774d5b61dddSJan Kiszka }; 775d5b61dddSJan Kiszka 776999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data) 777999e12bbSAnthony Liguori { 77839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 779999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 780999e12bbSAnthony Liguori 781999e12bbSAnthony Liguori k->init = mv88w8618_pic_init; 78239bffca2SAnthony Liguori dc->reset = mv88w8618_pic_reset; 78339bffca2SAnthony Liguori dc->vmsd = &mv88w8618_pic_vmsd; 784999e12bbSAnthony Liguori } 785999e12bbSAnthony Liguori 7868c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = { 787c7bd0fd9SAndreas Färber .name = TYPE_MV88W8618_PIC, 78839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 78939bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_pic_state), 790999e12bbSAnthony Liguori .class_init = mv88w8618_pic_class_init, 791d5b61dddSJan Kiszka }; 792d5b61dddSJan Kiszka 79324859b68Sbalrog /* PIT register offsets */ 79424859b68Sbalrog #define MP_PIT_TIMER1_LENGTH 0x00 79524859b68Sbalrog /* ... */ 79624859b68Sbalrog #define MP_PIT_TIMER4_LENGTH 0x0C 79724859b68Sbalrog #define MP_PIT_CONTROL 0x10 79824859b68Sbalrog #define MP_PIT_TIMER1_VALUE 0x14 79924859b68Sbalrog /* ... */ 80024859b68Sbalrog #define MP_PIT_TIMER4_VALUE 0x20 80124859b68Sbalrog #define MP_BOARD_RESET 0x34 80224859b68Sbalrog 80324859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */ 80424859b68Sbalrog #define MP_BOARD_RESET_MAGIC 0x10000 80524859b68Sbalrog 80624859b68Sbalrog typedef struct mv88w8618_timer_state { 807b47b50faSPaul Brook ptimer_state *ptimer; 80824859b68Sbalrog uint32_t limit; 80924859b68Sbalrog int freq; 81024859b68Sbalrog qemu_irq irq; 81124859b68Sbalrog } mv88w8618_timer_state; 81224859b68Sbalrog 8134adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit" 8144adc8541SAndreas Färber #define MV88W8618_PIT(obj) \ 8154adc8541SAndreas Färber OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT) 8164adc8541SAndreas Färber 81724859b68Sbalrog typedef struct mv88w8618_pit_state { 8184adc8541SAndreas Färber /*< private >*/ 8194adc8541SAndreas Färber SysBusDevice parent_obj; 8204adc8541SAndreas Färber /*< public >*/ 8214adc8541SAndreas Färber 82219b4a424SAvi Kivity MemoryRegion iomem; 823b47b50faSPaul Brook mv88w8618_timer_state timer[4]; 82424859b68Sbalrog } mv88w8618_pit_state; 82524859b68Sbalrog 82624859b68Sbalrog static void mv88w8618_timer_tick(void *opaque) 82724859b68Sbalrog { 82824859b68Sbalrog mv88w8618_timer_state *s = opaque; 82924859b68Sbalrog 83024859b68Sbalrog qemu_irq_raise(s->irq); 83124859b68Sbalrog } 83224859b68Sbalrog 833b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, 834b47b50faSPaul Brook uint32_t freq) 83524859b68Sbalrog { 83624859b68Sbalrog QEMUBH *bh; 83724859b68Sbalrog 838b47b50faSPaul Brook sysbus_init_irq(dev, &s->irq); 83924859b68Sbalrog s->freq = freq; 84024859b68Sbalrog 84124859b68Sbalrog bh = qemu_bh_new(mv88w8618_timer_tick, s); 842b47b50faSPaul Brook s->ptimer = ptimer_init(bh); 84324859b68Sbalrog } 84424859b68Sbalrog 845a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, 84619b4a424SAvi Kivity unsigned size) 84724859b68Sbalrog { 84824859b68Sbalrog mv88w8618_pit_state *s = opaque; 84924859b68Sbalrog mv88w8618_timer_state *t; 85024859b68Sbalrog 85124859b68Sbalrog switch (offset) { 85224859b68Sbalrog case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: 853b47b50faSPaul Brook t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; 854b47b50faSPaul Brook return ptimer_get_count(t->ptimer); 85524859b68Sbalrog 85624859b68Sbalrog default: 85724859b68Sbalrog return 0; 85824859b68Sbalrog } 85924859b68Sbalrog } 86024859b68Sbalrog 861a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset, 86219b4a424SAvi Kivity uint64_t value, unsigned size) 86324859b68Sbalrog { 86424859b68Sbalrog mv88w8618_pit_state *s = opaque; 86524859b68Sbalrog mv88w8618_timer_state *t; 86624859b68Sbalrog int i; 86724859b68Sbalrog 86824859b68Sbalrog switch (offset) { 86924859b68Sbalrog case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: 870b47b50faSPaul Brook t = &s->timer[offset >> 2]; 87124859b68Sbalrog t->limit = value; 872c88d6bdeSJan Kiszka if (t->limit > 0) { 873b47b50faSPaul Brook ptimer_set_limit(t->ptimer, t->limit, 1); 874c88d6bdeSJan Kiszka } else { 875c88d6bdeSJan Kiszka ptimer_stop(t->ptimer); 876c88d6bdeSJan Kiszka } 87724859b68Sbalrog break; 87824859b68Sbalrog 87924859b68Sbalrog case MP_PIT_CONTROL: 88024859b68Sbalrog for (i = 0; i < 4; i++) { 881b47b50faSPaul Brook t = &s->timer[i]; 882c88d6bdeSJan Kiszka if (value & 0xf && t->limit > 0) { 883b47b50faSPaul Brook ptimer_set_limit(t->ptimer, t->limit, 0); 884b47b50faSPaul Brook ptimer_set_freq(t->ptimer, t->freq); 885b47b50faSPaul Brook ptimer_run(t->ptimer, 0); 886c88d6bdeSJan Kiszka } else { 887c88d6bdeSJan Kiszka ptimer_stop(t->ptimer); 88824859b68Sbalrog } 88924859b68Sbalrog value >>= 4; 89024859b68Sbalrog } 89124859b68Sbalrog break; 89224859b68Sbalrog 89324859b68Sbalrog case MP_BOARD_RESET: 89449fedd0dSJan Kiszka if (value == MP_BOARD_RESET_MAGIC) { 89524859b68Sbalrog qemu_system_reset_request(); 89649fedd0dSJan Kiszka } 89724859b68Sbalrog break; 89824859b68Sbalrog } 89924859b68Sbalrog } 90024859b68Sbalrog 901d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d) 902c88d6bdeSJan Kiszka { 9034adc8541SAndreas Färber mv88w8618_pit_state *s = MV88W8618_PIT(d); 904c88d6bdeSJan Kiszka int i; 905c88d6bdeSJan Kiszka 906c88d6bdeSJan Kiszka for (i = 0; i < 4; i++) { 907c88d6bdeSJan Kiszka ptimer_stop(s->timer[i].ptimer); 908c88d6bdeSJan Kiszka s->timer[i].limit = 0; 909c88d6bdeSJan Kiszka } 910c88d6bdeSJan Kiszka } 911c88d6bdeSJan Kiszka 91219b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = { 91319b4a424SAvi Kivity .read = mv88w8618_pit_read, 91419b4a424SAvi Kivity .write = mv88w8618_pit_write, 91519b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 91624859b68Sbalrog }; 91724859b68Sbalrog 91881a322d4SGerd Hoffmann static int mv88w8618_pit_init(SysBusDevice *dev) 91924859b68Sbalrog { 9204adc8541SAndreas Färber mv88w8618_pit_state *s = MV88W8618_PIT(dev); 921b47b50faSPaul Brook int i; 92224859b68Sbalrog 92324859b68Sbalrog /* Letting them all run at 1 MHz is likely just a pragmatic 92424859b68Sbalrog * simplification. */ 925b47b50faSPaul Brook for (i = 0; i < 4; i++) { 926b47b50faSPaul Brook mv88w8618_timer_init(dev, &s->timer[i], 1000000); 927b47b50faSPaul Brook } 92824859b68Sbalrog 92964bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pit_ops, s, 93019b4a424SAvi Kivity "musicpal-pit", MP_PIT_SIZE); 931750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 93281a322d4SGerd Hoffmann return 0; 93324859b68Sbalrog } 93424859b68Sbalrog 935d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = { 936d5b61dddSJan Kiszka .name = "timer", 937d5b61dddSJan Kiszka .version_id = 1, 938d5b61dddSJan Kiszka .minimum_version_id = 1, 939d5b61dddSJan Kiszka .fields = (VMStateField[]) { 940d5b61dddSJan Kiszka VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), 941d5b61dddSJan Kiszka VMSTATE_UINT32(limit, mv88w8618_timer_state), 942d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 943d5b61dddSJan Kiszka } 944d5b61dddSJan Kiszka }; 945d5b61dddSJan Kiszka 946d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = { 947d5b61dddSJan Kiszka .name = "mv88w8618_pit", 948d5b61dddSJan Kiszka .version_id = 1, 949d5b61dddSJan Kiszka .minimum_version_id = 1, 950d5b61dddSJan Kiszka .fields = (VMStateField[]) { 951d5b61dddSJan Kiszka VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, 952d5b61dddSJan Kiszka mv88w8618_timer_vmsd, mv88w8618_timer_state), 953d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 954d5b61dddSJan Kiszka } 955d5b61dddSJan Kiszka }; 956d5b61dddSJan Kiszka 957999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data) 958999e12bbSAnthony Liguori { 95939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 960999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 961999e12bbSAnthony Liguori 962999e12bbSAnthony Liguori k->init = mv88w8618_pit_init; 96339bffca2SAnthony Liguori dc->reset = mv88w8618_pit_reset; 96439bffca2SAnthony Liguori dc->vmsd = &mv88w8618_pit_vmsd; 965999e12bbSAnthony Liguori } 966999e12bbSAnthony Liguori 9678c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = { 9684adc8541SAndreas Färber .name = TYPE_MV88W8618_PIT, 96939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 97039bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_pit_state), 971999e12bbSAnthony Liguori .class_init = mv88w8618_pit_class_init, 972c88d6bdeSJan Kiszka }; 973c88d6bdeSJan Kiszka 97424859b68Sbalrog /* Flash config register offsets */ 97524859b68Sbalrog #define MP_FLASHCFG_CFGR0 0x04 97624859b68Sbalrog 9775952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg" 9785952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \ 9795952b01cSAndreas Färber OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG) 9805952b01cSAndreas Färber 98124859b68Sbalrog typedef struct mv88w8618_flashcfg_state { 9825952b01cSAndreas Färber /*< private >*/ 9835952b01cSAndreas Färber SysBusDevice parent_obj; 9845952b01cSAndreas Färber /*< public >*/ 9855952b01cSAndreas Färber 98619b4a424SAvi Kivity MemoryRegion iomem; 98724859b68Sbalrog uint32_t cfgr0; 98824859b68Sbalrog } mv88w8618_flashcfg_state; 98924859b68Sbalrog 99019b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque, 991a8170e5eSAvi Kivity hwaddr offset, 99219b4a424SAvi Kivity unsigned size) 99324859b68Sbalrog { 99424859b68Sbalrog mv88w8618_flashcfg_state *s = opaque; 99524859b68Sbalrog 99624859b68Sbalrog switch (offset) { 99724859b68Sbalrog case MP_FLASHCFG_CFGR0: 99824859b68Sbalrog return s->cfgr0; 99924859b68Sbalrog 100024859b68Sbalrog default: 100124859b68Sbalrog return 0; 100224859b68Sbalrog } 100324859b68Sbalrog } 100424859b68Sbalrog 1005a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset, 100619b4a424SAvi Kivity uint64_t value, unsigned size) 100724859b68Sbalrog { 100824859b68Sbalrog mv88w8618_flashcfg_state *s = opaque; 100924859b68Sbalrog 101024859b68Sbalrog switch (offset) { 101124859b68Sbalrog case MP_FLASHCFG_CFGR0: 101224859b68Sbalrog s->cfgr0 = value; 101324859b68Sbalrog break; 101424859b68Sbalrog } 101524859b68Sbalrog } 101624859b68Sbalrog 101719b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = { 101819b4a424SAvi Kivity .read = mv88w8618_flashcfg_read, 101919b4a424SAvi Kivity .write = mv88w8618_flashcfg_write, 102019b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 102124859b68Sbalrog }; 102224859b68Sbalrog 102381a322d4SGerd Hoffmann static int mv88w8618_flashcfg_init(SysBusDevice *dev) 102424859b68Sbalrog { 10255952b01cSAndreas Färber mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev); 102624859b68Sbalrog 102724859b68Sbalrog s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ 102864bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_flashcfg_ops, s, 102919b4a424SAvi Kivity "musicpal-flashcfg", MP_FLASHCFG_SIZE); 1030750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 103181a322d4SGerd Hoffmann return 0; 103224859b68Sbalrog } 103324859b68Sbalrog 1034d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = { 1035d5b61dddSJan Kiszka .name = "mv88w8618_flashcfg", 1036d5b61dddSJan Kiszka .version_id = 1, 1037d5b61dddSJan Kiszka .minimum_version_id = 1, 1038d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1039d5b61dddSJan Kiszka VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), 1040d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1041d5b61dddSJan Kiszka } 1042d5b61dddSJan Kiszka }; 1043d5b61dddSJan Kiszka 1044999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data) 1045999e12bbSAnthony Liguori { 104639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1047999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1048999e12bbSAnthony Liguori 1049999e12bbSAnthony Liguori k->init = mv88w8618_flashcfg_init; 105039bffca2SAnthony Liguori dc->vmsd = &mv88w8618_flashcfg_vmsd; 1051999e12bbSAnthony Liguori } 1052999e12bbSAnthony Liguori 10538c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = { 10545952b01cSAndreas Färber .name = TYPE_MV88W8618_FLASHCFG, 105539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 105639bffca2SAnthony Liguori .instance_size = sizeof(mv88w8618_flashcfg_state), 1057999e12bbSAnthony Liguori .class_init = mv88w8618_flashcfg_class_init, 1058d5b61dddSJan Kiszka }; 1059d5b61dddSJan Kiszka 1060718ec0beSmalc /* Misc register offsets */ 1061718ec0beSmalc #define MP_MISC_BOARD_REVISION 0x18 106224859b68Sbalrog 1063718ec0beSmalc #define MP_BOARD_REVISION 0x31 106424859b68Sbalrog 1065a86f200aSPeter Maydell typedef struct { 1066a86f200aSPeter Maydell SysBusDevice parent_obj; 1067a86f200aSPeter Maydell MemoryRegion iomem; 1068a86f200aSPeter Maydell } MusicPalMiscState; 1069a86f200aSPeter Maydell 1070a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc" 1071a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \ 1072a86f200aSPeter Maydell OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC) 1073a86f200aSPeter Maydell 1074a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset, 107519b4a424SAvi Kivity unsigned size) 1076718ec0beSmalc { 1077718ec0beSmalc switch (offset) { 1078718ec0beSmalc case MP_MISC_BOARD_REVISION: 1079718ec0beSmalc return MP_BOARD_REVISION; 1080718ec0beSmalc 1081718ec0beSmalc default: 1082718ec0beSmalc return 0; 1083718ec0beSmalc } 1084718ec0beSmalc } 1085718ec0beSmalc 1086a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset, 108719b4a424SAvi Kivity uint64_t value, unsigned size) 1088718ec0beSmalc { 1089718ec0beSmalc } 1090718ec0beSmalc 109119b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = { 109219b4a424SAvi Kivity .read = musicpal_misc_read, 109319b4a424SAvi Kivity .write = musicpal_misc_write, 109419b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1095718ec0beSmalc }; 1096718ec0beSmalc 1097a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj) 1098718ec0beSmalc { 1099a86f200aSPeter Maydell SysBusDevice *sd = SYS_BUS_DEVICE(obj); 1100a86f200aSPeter Maydell MusicPalMiscState *s = MUSICPAL_MISC(obj); 1101718ec0beSmalc 110264bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL, 110319b4a424SAvi Kivity "musicpal-misc", MP_MISC_SIZE); 1104a86f200aSPeter Maydell sysbus_init_mmio(sd, &s->iomem); 1105718ec0beSmalc } 1106718ec0beSmalc 1107a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = { 1108a86f200aSPeter Maydell .name = TYPE_MUSICPAL_MISC, 1109a86f200aSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 1110a86f200aSPeter Maydell .instance_init = musicpal_misc_init, 1111a86f200aSPeter Maydell .instance_size = sizeof(MusicPalMiscState), 1112a86f200aSPeter Maydell }; 1113a86f200aSPeter Maydell 1114718ec0beSmalc /* WLAN register offsets */ 1115718ec0beSmalc #define MP_WLAN_MAGIC1 0x11c 1116718ec0beSmalc #define MP_WLAN_MAGIC2 0x124 1117718ec0beSmalc 1118a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset, 111919b4a424SAvi Kivity unsigned size) 1120718ec0beSmalc { 1121718ec0beSmalc switch (offset) { 1122718ec0beSmalc /* Workaround to allow loading the binary-only wlandrv.ko crap 1123718ec0beSmalc * from the original Freecom firmware. */ 1124718ec0beSmalc case MP_WLAN_MAGIC1: 1125718ec0beSmalc return ~3; 1126718ec0beSmalc case MP_WLAN_MAGIC2: 1127718ec0beSmalc return -1; 1128718ec0beSmalc 1129718ec0beSmalc default: 1130718ec0beSmalc return 0; 1131718ec0beSmalc } 1132718ec0beSmalc } 1133718ec0beSmalc 1134a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset, 113519b4a424SAvi Kivity uint64_t value, unsigned size) 1136718ec0beSmalc { 1137718ec0beSmalc } 1138718ec0beSmalc 113919b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = { 114019b4a424SAvi Kivity .read = mv88w8618_wlan_read, 114119b4a424SAvi Kivity .write =mv88w8618_wlan_write, 114219b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1143718ec0beSmalc }; 1144718ec0beSmalc 114581a322d4SGerd Hoffmann static int mv88w8618_wlan_init(SysBusDevice *dev) 1146718ec0beSmalc { 114719b4a424SAvi Kivity MemoryRegion *iomem = g_new(MemoryRegion, 1); 1148718ec0beSmalc 114964bde0f3SPaolo Bonzini memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL, 115019b4a424SAvi Kivity "musicpal-wlan", MP_WLAN_SIZE); 1151750ecd44SAvi Kivity sysbus_init_mmio(dev, iomem); 115281a322d4SGerd Hoffmann return 0; 1153718ec0beSmalc } 1154718ec0beSmalc 1155718ec0beSmalc /* GPIO register offsets */ 1156718ec0beSmalc #define MP_GPIO_OE_LO 0x008 1157718ec0beSmalc #define MP_GPIO_OUT_LO 0x00c 1158718ec0beSmalc #define MP_GPIO_IN_LO 0x010 1159708afdf3SJan Kiszka #define MP_GPIO_IER_LO 0x014 1160708afdf3SJan Kiszka #define MP_GPIO_IMR_LO 0x018 1161718ec0beSmalc #define MP_GPIO_ISR_LO 0x020 1162718ec0beSmalc #define MP_GPIO_OE_HI 0x508 1163718ec0beSmalc #define MP_GPIO_OUT_HI 0x50c 1164718ec0beSmalc #define MP_GPIO_IN_HI 0x510 1165708afdf3SJan Kiszka #define MP_GPIO_IER_HI 0x514 1166708afdf3SJan Kiszka #define MP_GPIO_IMR_HI 0x518 1167718ec0beSmalc #define MP_GPIO_ISR_HI 0x520 116824859b68Sbalrog 116924859b68Sbalrog /* GPIO bits & masks */ 117024859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 117124859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT 29 117224859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT 30 117324859b68Sbalrog 117424859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */ 117524859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS 0x0007 117624859b68Sbalrog 11777012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio" 11787012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \ 11797012d4b4SAndreas Färber OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO) 11807012d4b4SAndreas Färber 1181343ec8e4SBenoit Canet typedef struct musicpal_gpio_state { 11827012d4b4SAndreas Färber /*< private >*/ 11837012d4b4SAndreas Färber SysBusDevice parent_obj; 11847012d4b4SAndreas Färber /*< public >*/ 11857012d4b4SAndreas Färber 118619b4a424SAvi Kivity MemoryRegion iomem; 1187343ec8e4SBenoit Canet uint32_t lcd_brightness; 1188343ec8e4SBenoit Canet uint32_t out_state; 1189343ec8e4SBenoit Canet uint32_t in_state; 1190708afdf3SJan Kiszka uint32_t ier; 1191708afdf3SJan Kiszka uint32_t imr; 1192343ec8e4SBenoit Canet uint32_t isr; 1193343ec8e4SBenoit Canet qemu_irq irq; 1194708afdf3SJan Kiszka qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ 1195343ec8e4SBenoit Canet } musicpal_gpio_state; 1196343ec8e4SBenoit Canet 1197343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { 1198343ec8e4SBenoit Canet int i; 1199343ec8e4SBenoit Canet uint32_t brightness; 1200343ec8e4SBenoit Canet 1201343ec8e4SBenoit Canet /* compute brightness ratio */ 1202343ec8e4SBenoit Canet switch (s->lcd_brightness) { 1203343ec8e4SBenoit Canet case 0x00000007: 1204343ec8e4SBenoit Canet brightness = 0; 1205343ec8e4SBenoit Canet break; 1206343ec8e4SBenoit Canet 1207343ec8e4SBenoit Canet case 0x00020000: 1208343ec8e4SBenoit Canet brightness = 1; 1209343ec8e4SBenoit Canet break; 1210343ec8e4SBenoit Canet 1211343ec8e4SBenoit Canet case 0x00020001: 1212343ec8e4SBenoit Canet brightness = 2; 1213343ec8e4SBenoit Canet break; 1214343ec8e4SBenoit Canet 1215343ec8e4SBenoit Canet case 0x00040000: 1216343ec8e4SBenoit Canet brightness = 3; 1217343ec8e4SBenoit Canet break; 1218343ec8e4SBenoit Canet 1219343ec8e4SBenoit Canet case 0x00010006: 1220343ec8e4SBenoit Canet brightness = 4; 1221343ec8e4SBenoit Canet break; 1222343ec8e4SBenoit Canet 1223343ec8e4SBenoit Canet case 0x00020005: 1224343ec8e4SBenoit Canet brightness = 5; 1225343ec8e4SBenoit Canet break; 1226343ec8e4SBenoit Canet 1227343ec8e4SBenoit Canet case 0x00040003: 1228343ec8e4SBenoit Canet brightness = 6; 1229343ec8e4SBenoit Canet break; 1230343ec8e4SBenoit Canet 1231343ec8e4SBenoit Canet case 0x00030004: 1232343ec8e4SBenoit Canet default: 1233343ec8e4SBenoit Canet brightness = 7; 1234343ec8e4SBenoit Canet } 1235343ec8e4SBenoit Canet 1236343ec8e4SBenoit Canet /* set lcd brightness GPIOs */ 123749fedd0dSJan Kiszka for (i = 0; i <= 2; i++) { 1238343ec8e4SBenoit Canet qemu_set_irq(s->out[i], (brightness >> i) & 1); 1239343ec8e4SBenoit Canet } 124049fedd0dSJan Kiszka } 1241343ec8e4SBenoit Canet 1242708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level) 1243343ec8e4SBenoit Canet { 1244243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 1245708afdf3SJan Kiszka uint32_t mask = 1 << pin; 1246708afdf3SJan Kiszka uint32_t delta = level << pin; 1247708afdf3SJan Kiszka uint32_t old = s->in_state & mask; 1248343ec8e4SBenoit Canet 1249708afdf3SJan Kiszka s->in_state &= ~mask; 1250708afdf3SJan Kiszka s->in_state |= delta; 1251708afdf3SJan Kiszka 1252708afdf3SJan Kiszka if ((old ^ delta) && 1253708afdf3SJan Kiszka ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { 1254708afdf3SJan Kiszka s->isr = mask; 1255708afdf3SJan Kiszka qemu_irq_raise(s->irq); 1256d074769cSAndrzej Zaborowski } 1257343ec8e4SBenoit Canet } 1258343ec8e4SBenoit Canet 1259a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset, 126019b4a424SAvi Kivity unsigned size) 126124859b68Sbalrog { 1262243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 1263343ec8e4SBenoit Canet 126424859b68Sbalrog switch (offset) { 126524859b68Sbalrog case MP_GPIO_OE_HI: /* used for LCD brightness control */ 1266343ec8e4SBenoit Canet return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; 126724859b68Sbalrog 126824859b68Sbalrog case MP_GPIO_OUT_LO: 1269343ec8e4SBenoit Canet return s->out_state & 0xFFFF; 127024859b68Sbalrog case MP_GPIO_OUT_HI: 1271343ec8e4SBenoit Canet return s->out_state >> 16; 127224859b68Sbalrog 127324859b68Sbalrog case MP_GPIO_IN_LO: 1274343ec8e4SBenoit Canet return s->in_state & 0xFFFF; 127524859b68Sbalrog case MP_GPIO_IN_HI: 1276343ec8e4SBenoit Canet return s->in_state >> 16; 127724859b68Sbalrog 1278708afdf3SJan Kiszka case MP_GPIO_IER_LO: 1279708afdf3SJan Kiszka return s->ier & 0xFFFF; 1280708afdf3SJan Kiszka case MP_GPIO_IER_HI: 1281708afdf3SJan Kiszka return s->ier >> 16; 1282708afdf3SJan Kiszka 1283708afdf3SJan Kiszka case MP_GPIO_IMR_LO: 1284708afdf3SJan Kiszka return s->imr & 0xFFFF; 1285708afdf3SJan Kiszka case MP_GPIO_IMR_HI: 1286708afdf3SJan Kiszka return s->imr >> 16; 1287708afdf3SJan Kiszka 128824859b68Sbalrog case MP_GPIO_ISR_LO: 1289343ec8e4SBenoit Canet return s->isr & 0xFFFF; 129024859b68Sbalrog case MP_GPIO_ISR_HI: 1291343ec8e4SBenoit Canet return s->isr >> 16; 129224859b68Sbalrog 129324859b68Sbalrog default: 129424859b68Sbalrog return 0; 129524859b68Sbalrog } 129624859b68Sbalrog } 129724859b68Sbalrog 1298a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset, 129919b4a424SAvi Kivity uint64_t value, unsigned size) 130024859b68Sbalrog { 1301243cd13cSJan Kiszka musicpal_gpio_state *s = opaque; 130224859b68Sbalrog switch (offset) { 130324859b68Sbalrog case MP_GPIO_OE_HI: /* used for LCD brightness control */ 1304343ec8e4SBenoit Canet s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | 130524859b68Sbalrog (value & MP_OE_LCD_BRIGHTNESS); 1306343ec8e4SBenoit Canet musicpal_gpio_brightness_update(s); 130724859b68Sbalrog break; 130824859b68Sbalrog 130924859b68Sbalrog case MP_GPIO_OUT_LO: 1310343ec8e4SBenoit Canet s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); 131124859b68Sbalrog break; 131224859b68Sbalrog case MP_GPIO_OUT_HI: 1313343ec8e4SBenoit Canet s->out_state = (s->out_state & 0xFFFF) | (value << 16); 1314343ec8e4SBenoit Canet s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | 1315343ec8e4SBenoit Canet (s->out_state & MP_GPIO_LCD_BRIGHTNESS); 1316343ec8e4SBenoit Canet musicpal_gpio_brightness_update(s); 1317d074769cSAndrzej Zaborowski qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); 1318d074769cSAndrzej Zaborowski qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); 131924859b68Sbalrog break; 132024859b68Sbalrog 1321708afdf3SJan Kiszka case MP_GPIO_IER_LO: 1322708afdf3SJan Kiszka s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); 1323708afdf3SJan Kiszka break; 1324708afdf3SJan Kiszka case MP_GPIO_IER_HI: 1325708afdf3SJan Kiszka s->ier = (s->ier & 0xFFFF) | (value << 16); 1326708afdf3SJan Kiszka break; 1327708afdf3SJan Kiszka 1328708afdf3SJan Kiszka case MP_GPIO_IMR_LO: 1329708afdf3SJan Kiszka s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); 1330708afdf3SJan Kiszka break; 1331708afdf3SJan Kiszka case MP_GPIO_IMR_HI: 1332708afdf3SJan Kiszka s->imr = (s->imr & 0xFFFF) | (value << 16); 1333708afdf3SJan Kiszka break; 133424859b68Sbalrog } 133524859b68Sbalrog } 133624859b68Sbalrog 133719b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = { 133819b4a424SAvi Kivity .read = musicpal_gpio_read, 133919b4a424SAvi Kivity .write = musicpal_gpio_write, 134019b4a424SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 1341718ec0beSmalc }; 1342718ec0beSmalc 1343d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d) 1344718ec0beSmalc { 13457012d4b4SAndreas Färber musicpal_gpio_state *s = MUSICPAL_GPIO(d); 134630624c92SJan Kiszka 134730624c92SJan Kiszka s->lcd_brightness = 0; 134830624c92SJan Kiszka s->out_state = 0; 1349343ec8e4SBenoit Canet s->in_state = 0xffffffff; 1350708afdf3SJan Kiszka s->ier = 0; 1351708afdf3SJan Kiszka s->imr = 0; 1352343ec8e4SBenoit Canet s->isr = 0; 1353343ec8e4SBenoit Canet } 1354343ec8e4SBenoit Canet 13557012d4b4SAndreas Färber static int musicpal_gpio_init(SysBusDevice *sbd) 1356343ec8e4SBenoit Canet { 13577012d4b4SAndreas Färber DeviceState *dev = DEVICE(sbd); 13587012d4b4SAndreas Färber musicpal_gpio_state *s = MUSICPAL_GPIO(dev); 1359718ec0beSmalc 13607012d4b4SAndreas Färber sysbus_init_irq(sbd, &s->irq); 1361343ec8e4SBenoit Canet 136264bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_gpio_ops, s, 136319b4a424SAvi Kivity "musicpal-gpio", MP_GPIO_SIZE); 13647012d4b4SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1365343ec8e4SBenoit Canet 13667012d4b4SAndreas Färber qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); 1367708afdf3SJan Kiszka 13687012d4b4SAndreas Färber qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32); 136981a322d4SGerd Hoffmann 137081a322d4SGerd Hoffmann return 0; 1371718ec0beSmalc } 1372718ec0beSmalc 1373d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = { 1374d5b61dddSJan Kiszka .name = "musicpal_gpio", 1375d5b61dddSJan Kiszka .version_id = 1, 1376d5b61dddSJan Kiszka .minimum_version_id = 1, 1377d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1378d5b61dddSJan Kiszka VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), 1379d5b61dddSJan Kiszka VMSTATE_UINT32(out_state, musicpal_gpio_state), 1380d5b61dddSJan Kiszka VMSTATE_UINT32(in_state, musicpal_gpio_state), 1381d5b61dddSJan Kiszka VMSTATE_UINT32(ier, musicpal_gpio_state), 1382d5b61dddSJan Kiszka VMSTATE_UINT32(imr, musicpal_gpio_state), 1383d5b61dddSJan Kiszka VMSTATE_UINT32(isr, musicpal_gpio_state), 1384d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1385d5b61dddSJan Kiszka } 1386d5b61dddSJan Kiszka }; 1387d5b61dddSJan Kiszka 1388999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data) 1389999e12bbSAnthony Liguori { 139039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1391999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1392999e12bbSAnthony Liguori 1393999e12bbSAnthony Liguori k->init = musicpal_gpio_init; 139439bffca2SAnthony Liguori dc->reset = musicpal_gpio_reset; 139539bffca2SAnthony Liguori dc->vmsd = &musicpal_gpio_vmsd; 1396999e12bbSAnthony Liguori } 1397999e12bbSAnthony Liguori 13988c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = { 13997012d4b4SAndreas Färber .name = TYPE_MUSICPAL_GPIO, 140039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 140139bffca2SAnthony Liguori .instance_size = sizeof(musicpal_gpio_state), 1402999e12bbSAnthony Liguori .class_init = musicpal_gpio_class_init, 140330624c92SJan Kiszka }; 140430624c92SJan Kiszka 140524859b68Sbalrog /* Keyboard codes & masks */ 14067c6ce4baSbalrog #define KEY_RELEASED 0x80 140724859b68Sbalrog #define KEY_CODE 0x7f 140824859b68Sbalrog 140924859b68Sbalrog #define KEYCODE_TAB 0x0f 141024859b68Sbalrog #define KEYCODE_ENTER 0x1c 141124859b68Sbalrog #define KEYCODE_F 0x21 141224859b68Sbalrog #define KEYCODE_M 0x32 141324859b68Sbalrog 141424859b68Sbalrog #define KEYCODE_EXTENDED 0xe0 141524859b68Sbalrog #define KEYCODE_UP 0x48 141624859b68Sbalrog #define KEYCODE_DOWN 0x50 141724859b68Sbalrog #define KEYCODE_LEFT 0x4b 141824859b68Sbalrog #define KEYCODE_RIGHT 0x4d 141924859b68Sbalrog 1420708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL (1 << 0) 1421343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV (1 << 1) 1422343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV (1 << 2) 1423343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV (1 << 3) 1424343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS (1 << 4) 1425343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU (1 << 5) 1426343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME (1 << 6) 1427343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION (1 << 7) 1428343ec8e4SBenoit Canet 14293bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key" 14303bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \ 14313bdf5327SAndreas Färber OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY) 14323bdf5327SAndreas Färber 1433343ec8e4SBenoit Canet typedef struct musicpal_key_state { 14343bdf5327SAndreas Färber /*< private >*/ 14353bdf5327SAndreas Färber SysBusDevice parent_obj; 14363bdf5327SAndreas Färber /*< public >*/ 14373bdf5327SAndreas Färber 14384f5c9479SAvi Kivity MemoryRegion iomem; 1439343ec8e4SBenoit Canet uint32_t kbd_extended; 1440708afdf3SJan Kiszka uint32_t pressed_keys; 1441708afdf3SJan Kiszka qemu_irq out[8]; 1442343ec8e4SBenoit Canet } musicpal_key_state; 1443343ec8e4SBenoit Canet 144424859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode) 144524859b68Sbalrog { 1446243cd13cSJan Kiszka musicpal_key_state *s = opaque; 144724859b68Sbalrog uint32_t event = 0; 1448343ec8e4SBenoit Canet int i; 144924859b68Sbalrog 145024859b68Sbalrog if (keycode == KEYCODE_EXTENDED) { 1451343ec8e4SBenoit Canet s->kbd_extended = 1; 145224859b68Sbalrog return; 145324859b68Sbalrog } 145424859b68Sbalrog 145549fedd0dSJan Kiszka if (s->kbd_extended) { 145624859b68Sbalrog switch (keycode & KEY_CODE) { 145724859b68Sbalrog case KEYCODE_UP: 1458343ec8e4SBenoit Canet event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; 145924859b68Sbalrog break; 146024859b68Sbalrog 146124859b68Sbalrog case KEYCODE_DOWN: 1462343ec8e4SBenoit Canet event = MP_KEY_WHEEL_NAV; 146324859b68Sbalrog break; 146424859b68Sbalrog 146524859b68Sbalrog case KEYCODE_LEFT: 1466343ec8e4SBenoit Canet event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; 146724859b68Sbalrog break; 146824859b68Sbalrog 146924859b68Sbalrog case KEYCODE_RIGHT: 1470343ec8e4SBenoit Canet event = MP_KEY_WHEEL_VOL; 147124859b68Sbalrog break; 147224859b68Sbalrog } 147349fedd0dSJan Kiszka } else { 147424859b68Sbalrog switch (keycode & KEY_CODE) { 147524859b68Sbalrog case KEYCODE_F: 1476343ec8e4SBenoit Canet event = MP_KEY_BTN_FAVORITS; 147724859b68Sbalrog break; 147824859b68Sbalrog 147924859b68Sbalrog case KEYCODE_TAB: 1480343ec8e4SBenoit Canet event = MP_KEY_BTN_VOLUME; 148124859b68Sbalrog break; 148224859b68Sbalrog 148324859b68Sbalrog case KEYCODE_ENTER: 1484343ec8e4SBenoit Canet event = MP_KEY_BTN_NAVIGATION; 148524859b68Sbalrog break; 148624859b68Sbalrog 148724859b68Sbalrog case KEYCODE_M: 1488343ec8e4SBenoit Canet event = MP_KEY_BTN_MENU; 148924859b68Sbalrog break; 149024859b68Sbalrog } 14917c6ce4baSbalrog /* Do not repeat already pressed buttons */ 1492708afdf3SJan Kiszka if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { 14937c6ce4baSbalrog event = 0; 14947c6ce4baSbalrog } 1495708afdf3SJan Kiszka } 149624859b68Sbalrog 14977c6ce4baSbalrog if (event) { 1498708afdf3SJan Kiszka /* Raise GPIO pin first if repeating a key */ 1499708afdf3SJan Kiszka if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { 1500708afdf3SJan Kiszka for (i = 0; i <= 7; i++) { 1501708afdf3SJan Kiszka if (event & (1 << i)) { 1502708afdf3SJan Kiszka qemu_set_irq(s->out[i], 1); 15037c6ce4baSbalrog } 1504708afdf3SJan Kiszka } 1505708afdf3SJan Kiszka } 1506708afdf3SJan Kiszka for (i = 0; i <= 7; i++) { 1507708afdf3SJan Kiszka if (event & (1 << i)) { 1508708afdf3SJan Kiszka qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); 1509708afdf3SJan Kiszka } 1510708afdf3SJan Kiszka } 1511708afdf3SJan Kiszka if (keycode & KEY_RELEASED) { 1512708afdf3SJan Kiszka s->pressed_keys &= ~event; 1513708afdf3SJan Kiszka } else { 1514708afdf3SJan Kiszka s->pressed_keys |= event; 1515708afdf3SJan Kiszka } 1516343ec8e4SBenoit Canet } 1517343ec8e4SBenoit Canet 1518343ec8e4SBenoit Canet s->kbd_extended = 0; 1519343ec8e4SBenoit Canet } 1520343ec8e4SBenoit Canet 15213bdf5327SAndreas Färber static int musicpal_key_init(SysBusDevice *sbd) 1522343ec8e4SBenoit Canet { 15233bdf5327SAndreas Färber DeviceState *dev = DEVICE(sbd); 15243bdf5327SAndreas Färber musicpal_key_state *s = MUSICPAL_KEY(dev); 1525343ec8e4SBenoit Canet 152664bde0f3SPaolo Bonzini memory_region_init(&s->iomem, OBJECT(s), "dummy", 0); 15273bdf5327SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1528343ec8e4SBenoit Canet 1529343ec8e4SBenoit Canet s->kbd_extended = 0; 1530708afdf3SJan Kiszka s->pressed_keys = 0; 1531343ec8e4SBenoit Canet 15323bdf5327SAndreas Färber qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); 1533343ec8e4SBenoit Canet 1534343ec8e4SBenoit Canet qemu_add_kbd_event_handler(musicpal_key_event, s); 153581a322d4SGerd Hoffmann 153681a322d4SGerd Hoffmann return 0; 153724859b68Sbalrog } 153824859b68Sbalrog 1539d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = { 1540d5b61dddSJan Kiszka .name = "musicpal_key", 1541d5b61dddSJan Kiszka .version_id = 1, 1542d5b61dddSJan Kiszka .minimum_version_id = 1, 1543d5b61dddSJan Kiszka .fields = (VMStateField[]) { 1544d5b61dddSJan Kiszka VMSTATE_UINT32(kbd_extended, musicpal_key_state), 1545d5b61dddSJan Kiszka VMSTATE_UINT32(pressed_keys, musicpal_key_state), 1546d5b61dddSJan Kiszka VMSTATE_END_OF_LIST() 1547d5b61dddSJan Kiszka } 1548d5b61dddSJan Kiszka }; 1549d5b61dddSJan Kiszka 1550999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data) 1551999e12bbSAnthony Liguori { 155239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1553999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 1554999e12bbSAnthony Liguori 1555999e12bbSAnthony Liguori k->init = musicpal_key_init; 155639bffca2SAnthony Liguori dc->vmsd = &musicpal_key_vmsd; 1557999e12bbSAnthony Liguori } 1558999e12bbSAnthony Liguori 15598c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = { 15603bdf5327SAndreas Färber .name = TYPE_MUSICPAL_KEY, 156139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 156239bffca2SAnthony Liguori .instance_size = sizeof(musicpal_key_state), 1563999e12bbSAnthony Liguori .class_init = musicpal_key_class_init, 1564d5b61dddSJan Kiszka }; 1565d5b61dddSJan Kiszka 156624859b68Sbalrog static struct arm_boot_info musicpal_binfo = { 156724859b68Sbalrog .loader_start = 0x0, 156824859b68Sbalrog .board_id = 0x20e, 156924859b68Sbalrog }; 157024859b68Sbalrog 15713ef96221SMarcel Apfelbaum static void musicpal_init(MachineState *machine) 157224859b68Sbalrog { 15733ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 15743ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 15753ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 15763ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 1577f25608e9SAndreas Färber ARMCPU *cpu; 1578b47b50faSPaul Brook qemu_irq pic[32]; 1579b47b50faSPaul Brook DeviceState *dev; 1580d074769cSAndrzej Zaborowski DeviceState *i2c_dev; 1581343ec8e4SBenoit Canet DeviceState *lcd_dev; 1582343ec8e4SBenoit Canet DeviceState *key_dev; 1583d074769cSAndrzej Zaborowski DeviceState *wm8750_dev; 1584d074769cSAndrzej Zaborowski SysBusDevice *s; 1585a5c82852SAndreas Färber I2CBus *i2c; 1586b47b50faSPaul Brook int i; 158724859b68Sbalrog unsigned long flash_size; 1588751c6a17SGerd Hoffmann DriveInfo *dinfo; 158919b4a424SAvi Kivity MemoryRegion *address_space_mem = get_system_memory(); 159019b4a424SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 159119b4a424SAvi Kivity MemoryRegion *sram = g_new(MemoryRegion, 1); 159224859b68Sbalrog 159349fedd0dSJan Kiszka if (!cpu_model) { 159424859b68Sbalrog cpu_model = "arm926"; 159549fedd0dSJan Kiszka } 1596f25608e9SAndreas Färber cpu = cpu_arm_init(cpu_model); 1597f25608e9SAndreas Färber if (!cpu) { 159824859b68Sbalrog fprintf(stderr, "Unable to find CPU definition\n"); 159924859b68Sbalrog exit(1); 160024859b68Sbalrog } 160124859b68Sbalrog 160224859b68Sbalrog /* For now we use a fixed - the original - RAM size */ 160349946538SHu Tao memory_region_init_ram(ram, NULL, "musicpal.ram", MP_RAM_DEFAULT_SIZE, 160449946538SHu Tao &error_abort); 1605c5705a77SAvi Kivity vmstate_register_ram_global(ram); 160619b4a424SAvi Kivity memory_region_add_subregion(address_space_mem, 0, ram); 160724859b68Sbalrog 160849946538SHu Tao memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE, 160949946538SHu Tao &error_abort); 1610c5705a77SAvi Kivity vmstate_register_ram_global(sram); 161119b4a424SAvi Kivity memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram); 161224859b68Sbalrog 1613c7bd0fd9SAndreas Färber dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE, 1614fcef61ecSPeter Maydell qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); 1615b47b50faSPaul Brook for (i = 0; i < 32; i++) { 1616067a3ddcSPaul Brook pic[i] = qdev_get_gpio_in(dev, i); 1617b47b50faSPaul Brook } 16184adc8541SAndreas Färber sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ], 1619b47b50faSPaul Brook pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], 1620b47b50faSPaul Brook pic[MP_TIMER4_IRQ], NULL); 162124859b68Sbalrog 162249fedd0dSJan Kiszka if (serial_hds[0]) { 162339186d8aSRichard Henderson serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 162439186d8aSRichard Henderson 1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN); 162549fedd0dSJan Kiszka } 162649fedd0dSJan Kiszka if (serial_hds[1]) { 162739186d8aSRichard Henderson serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 162839186d8aSRichard Henderson 1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN); 162949fedd0dSJan Kiszka } 163024859b68Sbalrog 163124859b68Sbalrog /* Register flash */ 1632751c6a17SGerd Hoffmann dinfo = drive_get(IF_PFLASH, 0, 0); 1633751c6a17SGerd Hoffmann if (dinfo) { 1634*4be74634SMarkus Armbruster BlockBackend *blk = blk_by_legacy_dinfo(dinfo); 1635fa1d36dfSMarkus Armbruster 1636*4be74634SMarkus Armbruster flash_size = blk_getlength(blk); 163724859b68Sbalrog if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && 163824859b68Sbalrog flash_size != 32*1024*1024) { 163924859b68Sbalrog fprintf(stderr, "Invalid flash image size\n"); 164024859b68Sbalrog exit(1); 164124859b68Sbalrog } 164224859b68Sbalrog 164324859b68Sbalrog /* 164424859b68Sbalrog * The original U-Boot accesses the flash at 0xFE000000 instead of 164524859b68Sbalrog * 0xFF800000 (if there is 8 MB flash). So remap flash access if the 164624859b68Sbalrog * image is smaller than 32 MB. 164724859b68Sbalrog */ 16485f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN 16490c267217SJan Kiszka pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, 1650cfe5f011SAvi Kivity "musicpal.flash", flash_size, 1651*4be74634SMarkus Armbruster blk, 0x10000, (flash_size + 0xffff) >> 16, 165224859b68Sbalrog MP_FLASH_SIZE_MAX / flash_size, 165324859b68Sbalrog 2, 0x00BF, 0x236D, 0x0000, 0x0000, 165401e0451aSAnthony Liguori 0x5555, 0x2AAA, 1); 16555f9fc5adSBlue Swirl #else 16560c267217SJan Kiszka pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, 1657cfe5f011SAvi Kivity "musicpal.flash", flash_size, 1658*4be74634SMarkus Armbruster blk, 0x10000, (flash_size + 0xffff) >> 16, 16595f9fc5adSBlue Swirl MP_FLASH_SIZE_MAX / flash_size, 16605f9fc5adSBlue Swirl 2, 0x00BF, 0x236D, 0x0000, 0x0000, 166101e0451aSAnthony Liguori 0x5555, 0x2AAA, 0); 16625f9fc5adSBlue Swirl #endif 16635f9fc5adSBlue Swirl 166424859b68Sbalrog } 16655952b01cSAndreas Färber sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL); 166624859b68Sbalrog 1667b47b50faSPaul Brook qemu_check_nic_model(&nd_table[0], "mv88w8618"); 1668a77d90e6SAndreas Färber dev = qdev_create(NULL, TYPE_MV88W8618_ETH); 16694c91cd28SGerd Hoffmann qdev_set_nic_properties(dev, &nd_table[0]); 1670e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 16711356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); 16721356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); 167324859b68Sbalrog 1674b47b50faSPaul Brook sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); 1675718ec0beSmalc 1676a86f200aSPeter Maydell sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL); 1677343ec8e4SBenoit Canet 16787012d4b4SAndreas Färber dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE, 16797012d4b4SAndreas Färber pic[MP_GPIO_IRQ]); 1680d04fba94SJan Kiszka i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL); 1681a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c"); 1682d074769cSAndrzej Zaborowski 16832cca58fdSAndreas Färber lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL); 16843bdf5327SAndreas Färber key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL); 1685343ec8e4SBenoit Canet 1686d074769cSAndrzej Zaborowski /* I2C read data */ 1687708afdf3SJan Kiszka qdev_connect_gpio_out(i2c_dev, 0, 1688708afdf3SJan Kiszka qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); 1689d074769cSAndrzej Zaborowski /* I2C data */ 1690d074769cSAndrzej Zaborowski qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); 1691d074769cSAndrzej Zaborowski /* I2C clock */ 1692d074769cSAndrzej Zaborowski qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); 1693d074769cSAndrzej Zaborowski 169449fedd0dSJan Kiszka for (i = 0; i < 3; i++) { 1695343ec8e4SBenoit Canet qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); 169649fedd0dSJan Kiszka } 1697708afdf3SJan Kiszka for (i = 0; i < 4; i++) { 1698708afdf3SJan Kiszka qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); 1699708afdf3SJan Kiszka } 1700708afdf3SJan Kiszka for (i = 4; i < 8; i++) { 1701708afdf3SJan Kiszka qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); 1702708afdf3SJan Kiszka } 170324859b68Sbalrog 1704d074769cSAndrzej Zaborowski wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR); 1705d074769cSAndrzej Zaborowski dev = qdev_create(NULL, "mv88w8618_audio"); 17061356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1707d074769cSAndrzej Zaborowski qdev_prop_set_ptr(dev, "wm8750", wm8750_dev); 1708e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 1709d074769cSAndrzej Zaborowski sysbus_mmio_map(s, 0, MP_AUDIO_BASE); 1710d074769cSAndrzej Zaborowski sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); 1711d074769cSAndrzej Zaborowski 171224859b68Sbalrog musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; 171324859b68Sbalrog musicpal_binfo.kernel_filename = kernel_filename; 171424859b68Sbalrog musicpal_binfo.kernel_cmdline = kernel_cmdline; 171524859b68Sbalrog musicpal_binfo.initrd_filename = initrd_filename; 17163aaa8dfaSAndreas Färber arm_load_kernel(cpu, &musicpal_binfo); 171724859b68Sbalrog } 171824859b68Sbalrog 1719f80f9ec9SAnthony Liguori static QEMUMachine musicpal_machine = { 17204b32e168Saliguori .name = "musicpal", 17214b32e168Saliguori .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)", 17224b32e168Saliguori .init = musicpal_init, 172324859b68Sbalrog }; 1724b47b50faSPaul Brook 1725f80f9ec9SAnthony Liguori static void musicpal_machine_init(void) 1726f80f9ec9SAnthony Liguori { 1727f80f9ec9SAnthony Liguori qemu_register_machine(&musicpal_machine); 1728f80f9ec9SAnthony Liguori } 1729f80f9ec9SAnthony Liguori 1730f80f9ec9SAnthony Liguori machine_init(musicpal_machine_init); 1731f80f9ec9SAnthony Liguori 1732999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data) 1733999e12bbSAnthony Liguori { 1734999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1735999e12bbSAnthony Liguori 1736999e12bbSAnthony Liguori sdc->init = mv88w8618_wlan_init; 1737999e12bbSAnthony Liguori } 1738999e12bbSAnthony Liguori 17398c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = { 1740999e12bbSAnthony Liguori .name = "mv88w8618_wlan", 174139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 174239bffca2SAnthony Liguori .instance_size = sizeof(SysBusDevice), 1743999e12bbSAnthony Liguori .class_init = mv88w8618_wlan_class_init, 1744999e12bbSAnthony Liguori }; 1745999e12bbSAnthony Liguori 174683f7d43aSAndreas Färber static void musicpal_register_types(void) 1747b47b50faSPaul Brook { 174839bffca2SAnthony Liguori type_register_static(&mv88w8618_pic_info); 174939bffca2SAnthony Liguori type_register_static(&mv88w8618_pit_info); 175039bffca2SAnthony Liguori type_register_static(&mv88w8618_flashcfg_info); 175139bffca2SAnthony Liguori type_register_static(&mv88w8618_eth_info); 175239bffca2SAnthony Liguori type_register_static(&mv88w8618_wlan_info); 175339bffca2SAnthony Liguori type_register_static(&musicpal_lcd_info); 175439bffca2SAnthony Liguori type_register_static(&musicpal_gpio_info); 175539bffca2SAnthony Liguori type_register_static(&musicpal_key_info); 1756a86f200aSPeter Maydell type_register_static(&musicpal_misc_info); 1757b47b50faSPaul Brook } 1758b47b50faSPaul Brook 175983f7d43aSAndreas Färber type_init(musicpal_register_types) 1760