xref: /qemu/hw/arm/musicpal.c (revision 2744ece8095b8cdb0d667654debc1d80dd57bbd3)
124859b68Sbalrog /*
224859b68Sbalrog  * Marvell MV88W8618 / Freecom MusicPal emulation.
324859b68Sbalrog  *
424859b68Sbalrog  * Copyright (c) 2008 Jan Kiszka
524859b68Sbalrog  *
68e31bf38SMatthew Fernandez  * This code is licensed under the GNU GPL v2.
76b620ca3SPaolo Bonzini  *
86b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
96b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
1024859b68Sbalrog  */
1124859b68Sbalrog 
1212b16722SPeter Maydell #include "qemu/osdep.h"
13da34e65cSMarkus Armbruster #include "qapi/error.h"
144771d756SPaolo Bonzini #include "cpu.h"
1583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
16d6454270SMarkus Armbruster #include "migration/vmstate.h"
1712ec8bd5SPeter Maydell #include "hw/arm/boot.h"
181422e32dSPaolo Bonzini #include "net/net.h"
199c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2083c9f4caSPaolo Bonzini #include "hw/boards.h"
210d09e41aSPaolo Bonzini #include "hw/char/serial.h"
22650d103dSMarkus Armbruster #include "hw/hw.h"
231de7afc9SPaolo Bonzini #include "qemu/timer.h"
2483c9f4caSPaolo Bonzini #include "hw/ptimer.h"
25a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
260d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2728ecbaeeSPaolo Bonzini #include "ui/console.h"
280d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
307ab14c5aSPhilippe Mathieu-Daudé #include "hw/audio/wm8750.h"
31fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
3254d31236SMarkus Armbruster #include "sysemu/runstate.h"
33022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
3428ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
3524859b68Sbalrog 
36718ec0beSmalc #define MP_MISC_BASE            0x80002000
37718ec0beSmalc #define MP_MISC_SIZE            0x00001000
38718ec0beSmalc 
3924859b68Sbalrog #define MP_ETH_BASE             0x80008000
4024859b68Sbalrog #define MP_ETH_SIZE             0x00001000
4124859b68Sbalrog 
42718ec0beSmalc #define MP_WLAN_BASE            0x8000C000
43718ec0beSmalc #define MP_WLAN_SIZE            0x00000800
44718ec0beSmalc 
4524859b68Sbalrog #define MP_UART1_BASE           0x8000C840
4624859b68Sbalrog #define MP_UART2_BASE           0x8000C940
4724859b68Sbalrog 
48718ec0beSmalc #define MP_GPIO_BASE            0x8000D000
49718ec0beSmalc #define MP_GPIO_SIZE            0x00001000
50718ec0beSmalc 
5124859b68Sbalrog #define MP_FLASHCFG_BASE        0x90006000
5224859b68Sbalrog #define MP_FLASHCFG_SIZE        0x00001000
5324859b68Sbalrog 
5424859b68Sbalrog #define MP_AUDIO_BASE           0x90007000
5524859b68Sbalrog 
5624859b68Sbalrog #define MP_PIC_BASE             0x90008000
5724859b68Sbalrog #define MP_PIC_SIZE             0x00001000
5824859b68Sbalrog 
5924859b68Sbalrog #define MP_PIT_BASE             0x90009000
6024859b68Sbalrog #define MP_PIT_SIZE             0x00001000
6124859b68Sbalrog 
6224859b68Sbalrog #define MP_LCD_BASE             0x9000c000
6324859b68Sbalrog #define MP_LCD_SIZE             0x00001000
6424859b68Sbalrog 
6524859b68Sbalrog #define MP_SRAM_BASE            0xC0000000
6624859b68Sbalrog #define MP_SRAM_SIZE            0x00020000
6724859b68Sbalrog 
6824859b68Sbalrog #define MP_RAM_DEFAULT_SIZE     32*1024*1024
6924859b68Sbalrog #define MP_FLASH_SIZE_MAX       32*1024*1024
7024859b68Sbalrog 
7124859b68Sbalrog #define MP_TIMER1_IRQ           4
72b47b50faSPaul Brook #define MP_TIMER2_IRQ           5
73b47b50faSPaul Brook #define MP_TIMER3_IRQ           6
7424859b68Sbalrog #define MP_TIMER4_IRQ           7
7524859b68Sbalrog #define MP_EHCI_IRQ             8
7624859b68Sbalrog #define MP_ETH_IRQ              9
7724859b68Sbalrog #define MP_UART1_IRQ            11
7824859b68Sbalrog #define MP_UART2_IRQ            11
7924859b68Sbalrog #define MP_GPIO_IRQ             12
8024859b68Sbalrog #define MP_RTC_IRQ              28
8124859b68Sbalrog #define MP_AUDIO_IRQ            30
8224859b68Sbalrog 
8324859b68Sbalrog /* Wolfson 8750 I2C address */
8464258229SJan Kiszka #define MP_WM_ADDR              0x1A
8524859b68Sbalrog 
8624859b68Sbalrog /* Ethernet register offsets */
8724859b68Sbalrog #define MP_ETH_SMIR             0x010
8824859b68Sbalrog #define MP_ETH_PCXR             0x408
8924859b68Sbalrog #define MP_ETH_SDCMR            0x448
9024859b68Sbalrog #define MP_ETH_ICR              0x450
9124859b68Sbalrog #define MP_ETH_IMR              0x458
9224859b68Sbalrog #define MP_ETH_FRDP0            0x480
9324859b68Sbalrog #define MP_ETH_FRDP1            0x484
9424859b68Sbalrog #define MP_ETH_FRDP2            0x488
9524859b68Sbalrog #define MP_ETH_FRDP3            0x48C
9624859b68Sbalrog #define MP_ETH_CRDP0            0x4A0
9724859b68Sbalrog #define MP_ETH_CRDP1            0x4A4
9824859b68Sbalrog #define MP_ETH_CRDP2            0x4A8
9924859b68Sbalrog #define MP_ETH_CRDP3            0x4AC
10024859b68Sbalrog #define MP_ETH_CTDP0            0x4E0
10124859b68Sbalrog #define MP_ETH_CTDP1            0x4E4
10224859b68Sbalrog 
10324859b68Sbalrog /* MII PHY access */
10424859b68Sbalrog #define MP_ETH_SMIR_DATA        0x0000FFFF
10524859b68Sbalrog #define MP_ETH_SMIR_ADDR        0x03FF0000
10624859b68Sbalrog #define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
10724859b68Sbalrog #define MP_ETH_SMIR_RDVALID     (1 << 27)
10824859b68Sbalrog 
10924859b68Sbalrog /* PHY registers */
11024859b68Sbalrog #define MP_ETH_PHY1_BMSR        0x00210000
11124859b68Sbalrog #define MP_ETH_PHY1_PHYSID1     0x00410000
11224859b68Sbalrog #define MP_ETH_PHY1_PHYSID2     0x00610000
11324859b68Sbalrog 
11424859b68Sbalrog #define MP_PHY_BMSR_LINK        0x0004
11524859b68Sbalrog #define MP_PHY_BMSR_AUTONEG     0x0008
11624859b68Sbalrog 
11724859b68Sbalrog #define MP_PHY_88E3015          0x01410E20
11824859b68Sbalrog 
11924859b68Sbalrog /* TX descriptor status */
1202b194951SPeter Maydell #define MP_ETH_TX_OWN           (1U << 31)
12124859b68Sbalrog 
12224859b68Sbalrog /* RX descriptor status */
1232b194951SPeter Maydell #define MP_ETH_RX_OWN           (1U << 31)
12424859b68Sbalrog 
12524859b68Sbalrog /* Interrupt cause/mask bits */
12624859b68Sbalrog #define MP_ETH_IRQ_RX_BIT       0
12724859b68Sbalrog #define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
12824859b68Sbalrog #define MP_ETH_IRQ_TXHI_BIT     2
12924859b68Sbalrog #define MP_ETH_IRQ_TXLO_BIT     3
13024859b68Sbalrog 
13124859b68Sbalrog /* Port config bits */
13224859b68Sbalrog #define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
13324859b68Sbalrog 
13424859b68Sbalrog /* SDMA command bits */
13524859b68Sbalrog #define MP_ETH_CMD_TXHI         (1 << 23)
13624859b68Sbalrog #define MP_ETH_CMD_TXLO         (1 << 22)
13724859b68Sbalrog 
13824859b68Sbalrog typedef struct mv88w8618_tx_desc {
13924859b68Sbalrog     uint32_t cmdstat;
14024859b68Sbalrog     uint16_t res;
14124859b68Sbalrog     uint16_t bytes;
14224859b68Sbalrog     uint32_t buffer;
14324859b68Sbalrog     uint32_t next;
14424859b68Sbalrog } mv88w8618_tx_desc;
14524859b68Sbalrog 
14624859b68Sbalrog typedef struct mv88w8618_rx_desc {
14724859b68Sbalrog     uint32_t cmdstat;
14824859b68Sbalrog     uint16_t bytes;
14924859b68Sbalrog     uint16_t buffer_size;
15024859b68Sbalrog     uint32_t buffer;
15124859b68Sbalrog     uint32_t next;
15224859b68Sbalrog } mv88w8618_rx_desc;
15324859b68Sbalrog 
154a77d90e6SAndreas Färber #define TYPE_MV88W8618_ETH "mv88w8618_eth"
155a77d90e6SAndreas Färber #define MV88W8618_ETH(obj) \
156a77d90e6SAndreas Färber     OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
157a77d90e6SAndreas Färber 
15824859b68Sbalrog typedef struct mv88w8618_eth_state {
159a77d90e6SAndreas Färber     /*< private >*/
160a77d90e6SAndreas Färber     SysBusDevice parent_obj;
161a77d90e6SAndreas Färber     /*< public >*/
162a77d90e6SAndreas Färber 
16319b4a424SAvi Kivity     MemoryRegion iomem;
16424859b68Sbalrog     qemu_irq irq;
16524859b68Sbalrog     uint32_t smir;
16624859b68Sbalrog     uint32_t icr;
16724859b68Sbalrog     uint32_t imr;
168b946a153Saliguori     int mmio_index;
169d5b61dddSJan Kiszka     uint32_t vlan_header;
170930c8682Spbrook     uint32_t tx_queue[2];
171930c8682Spbrook     uint32_t rx_queue[4];
172930c8682Spbrook     uint32_t frx_queue[4];
173930c8682Spbrook     uint32_t cur_rx[4];
1743a94dd18SMark McLoughlin     NICState *nic;
1754c91cd28SGerd Hoffmann     NICConf conf;
17624859b68Sbalrog } mv88w8618_eth_state;
17724859b68Sbalrog 
178930c8682Spbrook static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
179930c8682Spbrook {
180930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
181930c8682Spbrook     cpu_to_le16s(&desc->bytes);
182930c8682Spbrook     cpu_to_le16s(&desc->buffer_size);
183930c8682Spbrook     cpu_to_le32s(&desc->buffer);
184930c8682Spbrook     cpu_to_le32s(&desc->next);
185e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
186930c8682Spbrook }
187930c8682Spbrook 
188930c8682Spbrook static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
189930c8682Spbrook {
190e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
191930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
192930c8682Spbrook     le16_to_cpus(&desc->bytes);
193930c8682Spbrook     le16_to_cpus(&desc->buffer_size);
194930c8682Spbrook     le32_to_cpus(&desc->buffer);
195930c8682Spbrook     le32_to_cpus(&desc->next);
196930c8682Spbrook }
197930c8682Spbrook 
1984e68f7a0SStefan Hajnoczi static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
19924859b68Sbalrog {
200cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
201930c8682Spbrook     uint32_t desc_addr;
202930c8682Spbrook     mv88w8618_rx_desc desc;
20324859b68Sbalrog     int i;
20424859b68Sbalrog 
20524859b68Sbalrog     for (i = 0; i < 4; i++) {
206930c8682Spbrook         desc_addr = s->cur_rx[i];
20749fedd0dSJan Kiszka         if (!desc_addr) {
20824859b68Sbalrog             continue;
20949fedd0dSJan Kiszka         }
21024859b68Sbalrog         do {
211930c8682Spbrook             eth_rx_desc_get(desc_addr, &desc);
212930c8682Spbrook             if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
213930c8682Spbrook                 cpu_physical_memory_write(desc.buffer + s->vlan_header,
21424859b68Sbalrog                                           buf, size);
215930c8682Spbrook                 desc.bytes = size + s->vlan_header;
216930c8682Spbrook                 desc.cmdstat &= ~MP_ETH_RX_OWN;
217930c8682Spbrook                 s->cur_rx[i] = desc.next;
21824859b68Sbalrog 
21924859b68Sbalrog                 s->icr |= MP_ETH_IRQ_RX;
22049fedd0dSJan Kiszka                 if (s->icr & s->imr) {
22124859b68Sbalrog                     qemu_irq_raise(s->irq);
22249fedd0dSJan Kiszka                 }
223930c8682Spbrook                 eth_rx_desc_put(desc_addr, &desc);
2244f1c942bSMark McLoughlin                 return size;
22524859b68Sbalrog             }
226930c8682Spbrook             desc_addr = desc.next;
227930c8682Spbrook         } while (desc_addr != s->rx_queue[i]);
22824859b68Sbalrog     }
2294f1c942bSMark McLoughlin     return size;
23024859b68Sbalrog }
23124859b68Sbalrog 
232930c8682Spbrook static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
233930c8682Spbrook {
234930c8682Spbrook     cpu_to_le32s(&desc->cmdstat);
235930c8682Spbrook     cpu_to_le16s(&desc->res);
236930c8682Spbrook     cpu_to_le16s(&desc->bytes);
237930c8682Spbrook     cpu_to_le32s(&desc->buffer);
238930c8682Spbrook     cpu_to_le32s(&desc->next);
239e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, desc, sizeof(*desc));
240930c8682Spbrook }
241930c8682Spbrook 
242930c8682Spbrook static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
243930c8682Spbrook {
244e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, desc, sizeof(*desc));
245930c8682Spbrook     le32_to_cpus(&desc->cmdstat);
246930c8682Spbrook     le16_to_cpus(&desc->res);
247930c8682Spbrook     le16_to_cpus(&desc->bytes);
248930c8682Spbrook     le32_to_cpus(&desc->buffer);
249930c8682Spbrook     le32_to_cpus(&desc->next);
250930c8682Spbrook }
251930c8682Spbrook 
25224859b68Sbalrog static void eth_send(mv88w8618_eth_state *s, int queue_index)
25324859b68Sbalrog {
254930c8682Spbrook     uint32_t desc_addr = s->tx_queue[queue_index];
255930c8682Spbrook     mv88w8618_tx_desc desc;
25607b064e9SJan Kiszka     uint32_t next_desc;
257930c8682Spbrook     uint8_t buf[2048];
258930c8682Spbrook     int len;
259930c8682Spbrook 
26024859b68Sbalrog     do {
261930c8682Spbrook         eth_tx_desc_get(desc_addr, &desc);
26207b064e9SJan Kiszka         next_desc = desc.next;
263930c8682Spbrook         if (desc.cmdstat & MP_ETH_TX_OWN) {
264930c8682Spbrook             len = desc.bytes;
265930c8682Spbrook             if (len < 2048) {
266930c8682Spbrook                 cpu_physical_memory_read(desc.buffer, buf, len);
267b356f76dSJason Wang                 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
26824859b68Sbalrog             }
269930c8682Spbrook             desc.cmdstat &= ~MP_ETH_TX_OWN;
270930c8682Spbrook             s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
271930c8682Spbrook             eth_tx_desc_put(desc_addr, &desc);
272930c8682Spbrook         }
27307b064e9SJan Kiszka         desc_addr = next_desc;
274930c8682Spbrook     } while (desc_addr != s->tx_queue[queue_index]);
27524859b68Sbalrog }
27624859b68Sbalrog 
277a8170e5eSAvi Kivity static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
27819b4a424SAvi Kivity                                    unsigned size)
27924859b68Sbalrog {
28024859b68Sbalrog     mv88w8618_eth_state *s = opaque;
28124859b68Sbalrog 
28224859b68Sbalrog     switch (offset) {
28324859b68Sbalrog     case MP_ETH_SMIR:
28424859b68Sbalrog         if (s->smir & MP_ETH_SMIR_OPCODE) {
28524859b68Sbalrog             switch (s->smir & MP_ETH_SMIR_ADDR) {
28624859b68Sbalrog             case MP_ETH_PHY1_BMSR:
28724859b68Sbalrog                 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
28824859b68Sbalrog                        MP_ETH_SMIR_RDVALID;
28924859b68Sbalrog             case MP_ETH_PHY1_PHYSID1:
29024859b68Sbalrog                 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
29124859b68Sbalrog             case MP_ETH_PHY1_PHYSID2:
29224859b68Sbalrog                 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
29324859b68Sbalrog             default:
29424859b68Sbalrog                 return MP_ETH_SMIR_RDVALID;
29524859b68Sbalrog             }
29624859b68Sbalrog         }
29724859b68Sbalrog         return 0;
29824859b68Sbalrog 
29924859b68Sbalrog     case MP_ETH_ICR:
30024859b68Sbalrog         return s->icr;
30124859b68Sbalrog 
30224859b68Sbalrog     case MP_ETH_IMR:
30324859b68Sbalrog         return s->imr;
30424859b68Sbalrog 
30524859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
306930c8682Spbrook         return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
30724859b68Sbalrog 
30824859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
309930c8682Spbrook         return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
31024859b68Sbalrog 
311cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
312930c8682Spbrook         return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
31324859b68Sbalrog 
31424859b68Sbalrog     default:
31524859b68Sbalrog         return 0;
31624859b68Sbalrog     }
31724859b68Sbalrog }
31824859b68Sbalrog 
319a8170e5eSAvi Kivity static void mv88w8618_eth_write(void *opaque, hwaddr offset,
32019b4a424SAvi Kivity                                 uint64_t value, unsigned size)
32124859b68Sbalrog {
32224859b68Sbalrog     mv88w8618_eth_state *s = opaque;
32324859b68Sbalrog 
32424859b68Sbalrog     switch (offset) {
32524859b68Sbalrog     case MP_ETH_SMIR:
32624859b68Sbalrog         s->smir = value;
32724859b68Sbalrog         break;
32824859b68Sbalrog 
32924859b68Sbalrog     case MP_ETH_PCXR:
33024859b68Sbalrog         s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
33124859b68Sbalrog         break;
33224859b68Sbalrog 
33324859b68Sbalrog     case MP_ETH_SDCMR:
33449fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXHI) {
33524859b68Sbalrog             eth_send(s, 1);
33649fedd0dSJan Kiszka         }
33749fedd0dSJan Kiszka         if (value & MP_ETH_CMD_TXLO) {
33824859b68Sbalrog             eth_send(s, 0);
33949fedd0dSJan Kiszka         }
34049fedd0dSJan Kiszka         if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
34124859b68Sbalrog             qemu_irq_raise(s->irq);
34249fedd0dSJan Kiszka         }
34324859b68Sbalrog         break;
34424859b68Sbalrog 
34524859b68Sbalrog     case MP_ETH_ICR:
34624859b68Sbalrog         s->icr &= value;
34724859b68Sbalrog         break;
34824859b68Sbalrog 
34924859b68Sbalrog     case MP_ETH_IMR:
35024859b68Sbalrog         s->imr = value;
35149fedd0dSJan Kiszka         if (s->icr & s->imr) {
35224859b68Sbalrog             qemu_irq_raise(s->irq);
35349fedd0dSJan Kiszka         }
35424859b68Sbalrog         break;
35524859b68Sbalrog 
35624859b68Sbalrog     case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
357930c8682Spbrook         s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
35824859b68Sbalrog         break;
35924859b68Sbalrog 
36024859b68Sbalrog     case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
36124859b68Sbalrog         s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
362930c8682Spbrook             s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
36324859b68Sbalrog         break;
36424859b68Sbalrog 
365cf143ad3SPeter Maydell     case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
366930c8682Spbrook         s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
36724859b68Sbalrog         break;
36824859b68Sbalrog     }
36924859b68Sbalrog }
37024859b68Sbalrog 
37119b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_eth_ops = {
37219b4a424SAvi Kivity     .read = mv88w8618_eth_read,
37319b4a424SAvi Kivity     .write = mv88w8618_eth_write,
37419b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
37524859b68Sbalrog };
37624859b68Sbalrog 
3774e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc)
378b946a153Saliguori {
379cc1f0f45SJason Wang     mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
380b946a153Saliguori 
3813a94dd18SMark McLoughlin     s->nic = NULL;
382b946a153Saliguori }
383b946a153Saliguori 
3843a94dd18SMark McLoughlin static NetClientInfo net_mv88w8618_info = {
385f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
3863a94dd18SMark McLoughlin     .size = sizeof(NICState),
3873a94dd18SMark McLoughlin     .receive = eth_receive,
3883a94dd18SMark McLoughlin     .cleanup = eth_cleanup,
3893a94dd18SMark McLoughlin };
3903a94dd18SMark McLoughlin 
391ece71994Sxiaoqiang zhao static void mv88w8618_eth_init(Object *obj)
39224859b68Sbalrog {
393ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
394a77d90e6SAndreas Färber     DeviceState *dev = DEVICE(sbd);
395a77d90e6SAndreas Färber     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
39624859b68Sbalrog 
397a77d90e6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
398ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s,
39964bde0f3SPaolo Bonzini                           "mv88w8618-eth", MP_ETH_SIZE);
400a77d90e6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
401ece71994Sxiaoqiang zhao }
402ece71994Sxiaoqiang zhao 
403ece71994Sxiaoqiang zhao static void mv88w8618_eth_realize(DeviceState *dev, Error **errp)
404ece71994Sxiaoqiang zhao {
405ece71994Sxiaoqiang zhao     mv88w8618_eth_state *s = MV88W8618_ETH(dev);
406ece71994Sxiaoqiang zhao 
407ece71994Sxiaoqiang zhao     s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
408ece71994Sxiaoqiang zhao                           object_get_typename(OBJECT(dev)), dev->id, s);
40924859b68Sbalrog }
41024859b68Sbalrog 
411d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_eth_vmsd = {
412d5b61dddSJan Kiszka     .name = "mv88w8618_eth",
413d5b61dddSJan Kiszka     .version_id = 1,
414d5b61dddSJan Kiszka     .minimum_version_id = 1,
415d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
416d5b61dddSJan Kiszka         VMSTATE_UINT32(smir, mv88w8618_eth_state),
417d5b61dddSJan Kiszka         VMSTATE_UINT32(icr, mv88w8618_eth_state),
418d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, mv88w8618_eth_state),
419d5b61dddSJan Kiszka         VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
420d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
421d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
422d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
423d5b61dddSJan Kiszka         VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
424d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
425d5b61dddSJan Kiszka     }
426d5b61dddSJan Kiszka };
427d5b61dddSJan Kiszka 
428999e12bbSAnthony Liguori static Property mv88w8618_eth_properties[] = {
4294c91cd28SGerd Hoffmann     DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
4304c91cd28SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
431999e12bbSAnthony Liguori };
432999e12bbSAnthony Liguori 
433999e12bbSAnthony Liguori static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
434999e12bbSAnthony Liguori {
43539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
436999e12bbSAnthony Liguori 
43739bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_eth_vmsd;
43839bffca2SAnthony Liguori     dc->props = mv88w8618_eth_properties;
439ece71994Sxiaoqiang zhao     dc->realize = mv88w8618_eth_realize;
440999e12bbSAnthony Liguori }
441999e12bbSAnthony Liguori 
4428c43a6f0SAndreas Färber static const TypeInfo mv88w8618_eth_info = {
443a77d90e6SAndreas Färber     .name          = TYPE_MV88W8618_ETH,
44439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
44539bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_eth_state),
446ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_eth_init,
447999e12bbSAnthony Liguori     .class_init    = mv88w8618_eth_class_init,
448d5b61dddSJan Kiszka };
449d5b61dddSJan Kiszka 
45024859b68Sbalrog /* LCD register offsets */
45124859b68Sbalrog #define MP_LCD_IRQCTRL          0x180
45224859b68Sbalrog #define MP_LCD_IRQSTAT          0x184
45324859b68Sbalrog #define MP_LCD_SPICTRL          0x1ac
45424859b68Sbalrog #define MP_LCD_INST             0x1bc
45524859b68Sbalrog #define MP_LCD_DATA             0x1c0
45624859b68Sbalrog 
45724859b68Sbalrog /* Mode magics */
45824859b68Sbalrog #define MP_LCD_SPI_DATA         0x00100011
45924859b68Sbalrog #define MP_LCD_SPI_CMD          0x00104011
46024859b68Sbalrog #define MP_LCD_SPI_INVALID      0x00000000
46124859b68Sbalrog 
46224859b68Sbalrog /* Commmands */
46324859b68Sbalrog #define MP_LCD_INST_SETPAGE0    0xB0
46424859b68Sbalrog /* ... */
46524859b68Sbalrog #define MP_LCD_INST_SETPAGE7    0xB7
46624859b68Sbalrog 
46724859b68Sbalrog #define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
46824859b68Sbalrog 
4692cca58fdSAndreas Färber #define TYPE_MUSICPAL_LCD "musicpal_lcd"
4702cca58fdSAndreas Färber #define MUSICPAL_LCD(obj) \
4712cca58fdSAndreas Färber     OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD)
4722cca58fdSAndreas Färber 
47324859b68Sbalrog typedef struct musicpal_lcd_state {
4742cca58fdSAndreas Färber     /*< private >*/
4752cca58fdSAndreas Färber     SysBusDevice parent_obj;
4762cca58fdSAndreas Färber     /*< public >*/
4772cca58fdSAndreas Färber 
47819b4a424SAvi Kivity     MemoryRegion iomem;
479343ec8e4SBenoit Canet     uint32_t brightness;
48024859b68Sbalrog     uint32_t mode;
48124859b68Sbalrog     uint32_t irqctrl;
482d5b61dddSJan Kiszka     uint32_t page;
483d5b61dddSJan Kiszka     uint32_t page_off;
484c78f7137SGerd Hoffmann     QemuConsole *con;
48524859b68Sbalrog     uint8_t video_ram[128*64/8];
48624859b68Sbalrog } musicpal_lcd_state;
48724859b68Sbalrog 
488343ec8e4SBenoit Canet static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
48924859b68Sbalrog {
490343ec8e4SBenoit Canet     switch (s->brightness) {
491343ec8e4SBenoit Canet     case 7:
49224859b68Sbalrog         return col;
493343ec8e4SBenoit Canet     case 0:
494343ec8e4SBenoit Canet         return 0;
495343ec8e4SBenoit Canet     default:
496343ec8e4SBenoit Canet         return (col * s->brightness) / 7;
49724859b68Sbalrog     }
49824859b68Sbalrog }
49924859b68Sbalrog 
5000266f2c7Sbalrog #define SET_LCD_PIXEL(depth, type) \
5010266f2c7Sbalrog static inline void glue(set_lcd_pixel, depth) \
5020266f2c7Sbalrog         (musicpal_lcd_state *s, int x, int y, type col) \
5030266f2c7Sbalrog { \
5040266f2c7Sbalrog     int dx, dy; \
505c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con); \
506c78f7137SGerd Hoffmann     type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
5070266f2c7Sbalrog \
5080266f2c7Sbalrog     for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
5090266f2c7Sbalrog         for (dx = 0; dx < 3; dx++, pixel++) \
5100266f2c7Sbalrog             *pixel = col; \
5110266f2c7Sbalrog }
5120266f2c7Sbalrog SET_LCD_PIXEL(8, uint8_t)
5130266f2c7Sbalrog SET_LCD_PIXEL(16, uint16_t)
5140266f2c7Sbalrog SET_LCD_PIXEL(32, uint32_t)
51524859b68Sbalrog 
51624859b68Sbalrog static void lcd_refresh(void *opaque)
51724859b68Sbalrog {
51824859b68Sbalrog     musicpal_lcd_state *s = opaque;
519c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
5200266f2c7Sbalrog     int x, y, col;
52124859b68Sbalrog 
522c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
5230266f2c7Sbalrog     case 0:
5240266f2c7Sbalrog         return;
5250266f2c7Sbalrog #define LCD_REFRESH(depth, func) \
5260266f2c7Sbalrog     case depth: \
527343ec8e4SBenoit Canet         col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
528343ec8e4SBenoit Canet                    scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
529343ec8e4SBenoit Canet                    scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
53049fedd0dSJan Kiszka         for (x = 0; x < 128; x++) { \
53149fedd0dSJan Kiszka             for (y = 0; y < 64; y++) { \
53249fedd0dSJan Kiszka                 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
5330266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, col); \
53449fedd0dSJan Kiszka                 } else { \
5350266f2c7Sbalrog                     glue(set_lcd_pixel, depth)(s, x, y, 0); \
53649fedd0dSJan Kiszka                 } \
53749fedd0dSJan Kiszka             } \
53849fedd0dSJan Kiszka         } \
5390266f2c7Sbalrog         break;
5400266f2c7Sbalrog     LCD_REFRESH(8, rgb_to_pixel8)
5410266f2c7Sbalrog     LCD_REFRESH(16, rgb_to_pixel16)
542c78f7137SGerd Hoffmann     LCD_REFRESH(32, (is_surface_bgr(surface) ?
543bf9b48afSaliguori                      rgb_to_pixel32bgr : rgb_to_pixel32))
5440266f2c7Sbalrog     default:
5452ac71179SPaul Brook         hw_error("unsupported colour depth %i\n",
546c78f7137SGerd Hoffmann                  surface_bits_per_pixel(surface));
5470266f2c7Sbalrog     }
54824859b68Sbalrog 
549c78f7137SGerd Hoffmann     dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
55024859b68Sbalrog }
55124859b68Sbalrog 
552167bc3d2Sbalrog static void lcd_invalidate(void *opaque)
553167bc3d2Sbalrog {
554167bc3d2Sbalrog }
555167bc3d2Sbalrog 
5562c79fed3SStefan Weil static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
557343ec8e4SBenoit Canet {
558243cd13cSJan Kiszka     musicpal_lcd_state *s = opaque;
559343ec8e4SBenoit Canet     s->brightness &= ~(1 << irq);
560343ec8e4SBenoit Canet     s->brightness |= level << irq;
561343ec8e4SBenoit Canet }
562343ec8e4SBenoit Canet 
563a8170e5eSAvi Kivity static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
56419b4a424SAvi Kivity                                   unsigned size)
56524859b68Sbalrog {
56624859b68Sbalrog     musicpal_lcd_state *s = opaque;
56724859b68Sbalrog 
56824859b68Sbalrog     switch (offset) {
56924859b68Sbalrog     case MP_LCD_IRQCTRL:
57024859b68Sbalrog         return s->irqctrl;
57124859b68Sbalrog 
57224859b68Sbalrog     default:
57324859b68Sbalrog         return 0;
57424859b68Sbalrog     }
57524859b68Sbalrog }
57624859b68Sbalrog 
577a8170e5eSAvi Kivity static void musicpal_lcd_write(void *opaque, hwaddr offset,
57819b4a424SAvi Kivity                                uint64_t value, unsigned size)
57924859b68Sbalrog {
58024859b68Sbalrog     musicpal_lcd_state *s = opaque;
58124859b68Sbalrog 
58224859b68Sbalrog     switch (offset) {
58324859b68Sbalrog     case MP_LCD_IRQCTRL:
58424859b68Sbalrog         s->irqctrl = value;
58524859b68Sbalrog         break;
58624859b68Sbalrog 
58724859b68Sbalrog     case MP_LCD_SPICTRL:
58849fedd0dSJan Kiszka         if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
58924859b68Sbalrog             s->mode = value;
59049fedd0dSJan Kiszka         } else {
59124859b68Sbalrog             s->mode = MP_LCD_SPI_INVALID;
59249fedd0dSJan Kiszka         }
59324859b68Sbalrog         break;
59424859b68Sbalrog 
59524859b68Sbalrog     case MP_LCD_INST:
59624859b68Sbalrog         if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
59724859b68Sbalrog             s->page = value - MP_LCD_INST_SETPAGE0;
59824859b68Sbalrog             s->page_off = 0;
59924859b68Sbalrog         }
60024859b68Sbalrog         break;
60124859b68Sbalrog 
60224859b68Sbalrog     case MP_LCD_DATA:
60324859b68Sbalrog         if (s->mode == MP_LCD_SPI_CMD) {
60424859b68Sbalrog             if (value >= MP_LCD_INST_SETPAGE0 &&
60524859b68Sbalrog                 value <= MP_LCD_INST_SETPAGE7) {
60624859b68Sbalrog                 s->page = value - MP_LCD_INST_SETPAGE0;
60724859b68Sbalrog                 s->page_off = 0;
60824859b68Sbalrog             }
60924859b68Sbalrog         } else if (s->mode == MP_LCD_SPI_DATA) {
61024859b68Sbalrog             s->video_ram[s->page*128 + s->page_off] = value;
61124859b68Sbalrog             s->page_off = (s->page_off + 1) & 127;
61224859b68Sbalrog         }
61324859b68Sbalrog         break;
61424859b68Sbalrog     }
61524859b68Sbalrog }
61624859b68Sbalrog 
61719b4a424SAvi Kivity static const MemoryRegionOps musicpal_lcd_ops = {
61819b4a424SAvi Kivity     .read = musicpal_lcd_read,
61919b4a424SAvi Kivity     .write = musicpal_lcd_write,
62019b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
62124859b68Sbalrog };
62224859b68Sbalrog 
623380cd056SGerd Hoffmann static const GraphicHwOps musicpal_gfx_ops = {
624380cd056SGerd Hoffmann     .invalidate  = lcd_invalidate,
625380cd056SGerd Hoffmann     .gfx_update  = lcd_refresh,
626380cd056SGerd Hoffmann };
627380cd056SGerd Hoffmann 
628ece71994Sxiaoqiang zhao static void musicpal_lcd_realize(DeviceState *dev, Error **errp)
62924859b68Sbalrog {
630ece71994Sxiaoqiang zhao     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
631ece71994Sxiaoqiang zhao     s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s);
632ece71994Sxiaoqiang zhao     qemu_console_resize(s->con, 128 * 3, 64 * 3);
633ece71994Sxiaoqiang zhao }
634ece71994Sxiaoqiang zhao 
635ece71994Sxiaoqiang zhao static void musicpal_lcd_init(Object *obj)
636ece71994Sxiaoqiang zhao {
637ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
6382cca58fdSAndreas Färber     DeviceState *dev = DEVICE(sbd);
6392cca58fdSAndreas Färber     musicpal_lcd_state *s = MUSICPAL_LCD(dev);
64024859b68Sbalrog 
641343ec8e4SBenoit Canet     s->brightness = 7;
642343ec8e4SBenoit Canet 
643ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s,
64419b4a424SAvi Kivity                           "musicpal-lcd", MP_LCD_SIZE);
6452cca58fdSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
64624859b68Sbalrog 
6472cca58fdSAndreas Färber     qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
64824859b68Sbalrog }
64924859b68Sbalrog 
650d5b61dddSJan Kiszka static const VMStateDescription musicpal_lcd_vmsd = {
651d5b61dddSJan Kiszka     .name = "musicpal_lcd",
652d5b61dddSJan Kiszka     .version_id = 1,
653d5b61dddSJan Kiszka     .minimum_version_id = 1,
654d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
655d5b61dddSJan Kiszka         VMSTATE_UINT32(brightness, musicpal_lcd_state),
656d5b61dddSJan Kiszka         VMSTATE_UINT32(mode, musicpal_lcd_state),
657d5b61dddSJan Kiszka         VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
658d5b61dddSJan Kiszka         VMSTATE_UINT32(page, musicpal_lcd_state),
659d5b61dddSJan Kiszka         VMSTATE_UINT32(page_off, musicpal_lcd_state),
660d5b61dddSJan Kiszka         VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
661d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
662d5b61dddSJan Kiszka     }
663d5b61dddSJan Kiszka };
664d5b61dddSJan Kiszka 
665999e12bbSAnthony Liguori static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
666999e12bbSAnthony Liguori {
66739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
668999e12bbSAnthony Liguori 
66939bffca2SAnthony Liguori     dc->vmsd = &musicpal_lcd_vmsd;
670ece71994Sxiaoqiang zhao     dc->realize = musicpal_lcd_realize;
671999e12bbSAnthony Liguori }
672999e12bbSAnthony Liguori 
6738c43a6f0SAndreas Färber static const TypeInfo musicpal_lcd_info = {
6742cca58fdSAndreas Färber     .name          = TYPE_MUSICPAL_LCD,
67539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
67639bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_lcd_state),
677ece71994Sxiaoqiang zhao     .instance_init = musicpal_lcd_init,
678999e12bbSAnthony Liguori     .class_init    = musicpal_lcd_class_init,
679d5b61dddSJan Kiszka };
680d5b61dddSJan Kiszka 
68124859b68Sbalrog /* PIC register offsets */
68224859b68Sbalrog #define MP_PIC_STATUS           0x00
68324859b68Sbalrog #define MP_PIC_ENABLE_SET       0x08
68424859b68Sbalrog #define MP_PIC_ENABLE_CLR       0x0C
68524859b68Sbalrog 
686c7bd0fd9SAndreas Färber #define TYPE_MV88W8618_PIC "mv88w8618_pic"
687c7bd0fd9SAndreas Färber #define MV88W8618_PIC(obj) \
688c7bd0fd9SAndreas Färber     OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC)
689c7bd0fd9SAndreas Färber 
690c7bd0fd9SAndreas Färber typedef struct mv88w8618_pic_state {
691c7bd0fd9SAndreas Färber     /*< private >*/
692c7bd0fd9SAndreas Färber     SysBusDevice parent_obj;
693c7bd0fd9SAndreas Färber     /*< public >*/
694c7bd0fd9SAndreas Färber 
69519b4a424SAvi Kivity     MemoryRegion iomem;
69624859b68Sbalrog     uint32_t level;
69724859b68Sbalrog     uint32_t enabled;
69824859b68Sbalrog     qemu_irq parent_irq;
69924859b68Sbalrog } mv88w8618_pic_state;
70024859b68Sbalrog 
70124859b68Sbalrog static void mv88w8618_pic_update(mv88w8618_pic_state *s)
70224859b68Sbalrog {
70324859b68Sbalrog     qemu_set_irq(s->parent_irq, (s->level & s->enabled));
70424859b68Sbalrog }
70524859b68Sbalrog 
70624859b68Sbalrog static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
70724859b68Sbalrog {
70824859b68Sbalrog     mv88w8618_pic_state *s = opaque;
70924859b68Sbalrog 
71049fedd0dSJan Kiszka     if (level) {
71124859b68Sbalrog         s->level |= 1 << irq;
71249fedd0dSJan Kiszka     } else {
71324859b68Sbalrog         s->level &= ~(1 << irq);
71449fedd0dSJan Kiszka     }
71524859b68Sbalrog     mv88w8618_pic_update(s);
71624859b68Sbalrog }
71724859b68Sbalrog 
718a8170e5eSAvi Kivity static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
71919b4a424SAvi Kivity                                    unsigned size)
72024859b68Sbalrog {
72124859b68Sbalrog     mv88w8618_pic_state *s = opaque;
72224859b68Sbalrog 
72324859b68Sbalrog     switch (offset) {
72424859b68Sbalrog     case MP_PIC_STATUS:
72524859b68Sbalrog         return s->level & s->enabled;
72624859b68Sbalrog 
72724859b68Sbalrog     default:
72824859b68Sbalrog         return 0;
72924859b68Sbalrog     }
73024859b68Sbalrog }
73124859b68Sbalrog 
732a8170e5eSAvi Kivity static void mv88w8618_pic_write(void *opaque, hwaddr offset,
73319b4a424SAvi Kivity                                 uint64_t value, unsigned size)
73424859b68Sbalrog {
73524859b68Sbalrog     mv88w8618_pic_state *s = opaque;
73624859b68Sbalrog 
73724859b68Sbalrog     switch (offset) {
73824859b68Sbalrog     case MP_PIC_ENABLE_SET:
73924859b68Sbalrog         s->enabled |= value;
74024859b68Sbalrog         break;
74124859b68Sbalrog 
74224859b68Sbalrog     case MP_PIC_ENABLE_CLR:
74324859b68Sbalrog         s->enabled &= ~value;
74424859b68Sbalrog         s->level &= ~value;
74524859b68Sbalrog         break;
74624859b68Sbalrog     }
74724859b68Sbalrog     mv88w8618_pic_update(s);
74824859b68Sbalrog }
74924859b68Sbalrog 
750d5b61dddSJan Kiszka static void mv88w8618_pic_reset(DeviceState *d)
75124859b68Sbalrog {
752c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(d);
75324859b68Sbalrog 
75424859b68Sbalrog     s->level = 0;
75524859b68Sbalrog     s->enabled = 0;
75624859b68Sbalrog }
75724859b68Sbalrog 
75819b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pic_ops = {
75919b4a424SAvi Kivity     .read = mv88w8618_pic_read,
76019b4a424SAvi Kivity     .write = mv88w8618_pic_write,
76119b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
76224859b68Sbalrog };
76324859b68Sbalrog 
764ece71994Sxiaoqiang zhao static void mv88w8618_pic_init(Object *obj)
76524859b68Sbalrog {
766ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
767c7bd0fd9SAndreas Färber     mv88w8618_pic_state *s = MV88W8618_PIC(dev);
76824859b68Sbalrog 
769c7bd0fd9SAndreas Färber     qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
770b47b50faSPaul Brook     sysbus_init_irq(dev, &s->parent_irq);
771ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s,
77219b4a424SAvi Kivity                           "musicpal-pic", MP_PIC_SIZE);
773750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
77424859b68Sbalrog }
77524859b68Sbalrog 
776d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pic_vmsd = {
777d5b61dddSJan Kiszka     .name = "mv88w8618_pic",
778d5b61dddSJan Kiszka     .version_id = 1,
779d5b61dddSJan Kiszka     .minimum_version_id = 1,
780d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
781d5b61dddSJan Kiszka         VMSTATE_UINT32(level, mv88w8618_pic_state),
782d5b61dddSJan Kiszka         VMSTATE_UINT32(enabled, mv88w8618_pic_state),
783d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
784d5b61dddSJan Kiszka     }
785d5b61dddSJan Kiszka };
786d5b61dddSJan Kiszka 
787999e12bbSAnthony Liguori static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
788999e12bbSAnthony Liguori {
78939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
790999e12bbSAnthony Liguori 
79139bffca2SAnthony Liguori     dc->reset = mv88w8618_pic_reset;
79239bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pic_vmsd;
793999e12bbSAnthony Liguori }
794999e12bbSAnthony Liguori 
7958c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pic_info = {
796c7bd0fd9SAndreas Färber     .name          = TYPE_MV88W8618_PIC,
79739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
79839bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pic_state),
799ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_pic_init,
800999e12bbSAnthony Liguori     .class_init    = mv88w8618_pic_class_init,
801d5b61dddSJan Kiszka };
802d5b61dddSJan Kiszka 
80324859b68Sbalrog /* PIT register offsets */
80424859b68Sbalrog #define MP_PIT_TIMER1_LENGTH    0x00
80524859b68Sbalrog /* ... */
80624859b68Sbalrog #define MP_PIT_TIMER4_LENGTH    0x0C
80724859b68Sbalrog #define MP_PIT_CONTROL          0x10
80824859b68Sbalrog #define MP_PIT_TIMER1_VALUE     0x14
80924859b68Sbalrog /* ... */
81024859b68Sbalrog #define MP_PIT_TIMER4_VALUE     0x20
81124859b68Sbalrog #define MP_BOARD_RESET          0x34
81224859b68Sbalrog 
81324859b68Sbalrog /* Magic board reset value (probably some watchdog behind it) */
81424859b68Sbalrog #define MP_BOARD_RESET_MAGIC    0x10000
81524859b68Sbalrog 
81624859b68Sbalrog typedef struct mv88w8618_timer_state {
817b47b50faSPaul Brook     ptimer_state *ptimer;
81824859b68Sbalrog     uint32_t limit;
81924859b68Sbalrog     int freq;
82024859b68Sbalrog     qemu_irq irq;
82124859b68Sbalrog } mv88w8618_timer_state;
82224859b68Sbalrog 
8234adc8541SAndreas Färber #define TYPE_MV88W8618_PIT "mv88w8618_pit"
8244adc8541SAndreas Färber #define MV88W8618_PIT(obj) \
8254adc8541SAndreas Färber     OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT)
8264adc8541SAndreas Färber 
82724859b68Sbalrog typedef struct mv88w8618_pit_state {
8284adc8541SAndreas Färber     /*< private >*/
8294adc8541SAndreas Färber     SysBusDevice parent_obj;
8304adc8541SAndreas Färber     /*< public >*/
8314adc8541SAndreas Färber 
83219b4a424SAvi Kivity     MemoryRegion iomem;
833b47b50faSPaul Brook     mv88w8618_timer_state timer[4];
83424859b68Sbalrog } mv88w8618_pit_state;
83524859b68Sbalrog 
83624859b68Sbalrog static void mv88w8618_timer_tick(void *opaque)
83724859b68Sbalrog {
83824859b68Sbalrog     mv88w8618_timer_state *s = opaque;
83924859b68Sbalrog 
84024859b68Sbalrog     qemu_irq_raise(s->irq);
84124859b68Sbalrog }
84224859b68Sbalrog 
843b47b50faSPaul Brook static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
844b47b50faSPaul Brook                                  uint32_t freq)
84524859b68Sbalrog {
84624859b68Sbalrog     QEMUBH *bh;
84724859b68Sbalrog 
848b47b50faSPaul Brook     sysbus_init_irq(dev, &s->irq);
84924859b68Sbalrog     s->freq = freq;
85024859b68Sbalrog 
85124859b68Sbalrog     bh = qemu_bh_new(mv88w8618_timer_tick, s);
852e7ea81c3SDmitry Osipenko     s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
85324859b68Sbalrog }
85424859b68Sbalrog 
855a8170e5eSAvi Kivity static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
85619b4a424SAvi Kivity                                    unsigned size)
85724859b68Sbalrog {
85824859b68Sbalrog     mv88w8618_pit_state *s = opaque;
85924859b68Sbalrog     mv88w8618_timer_state *t;
86024859b68Sbalrog 
86124859b68Sbalrog     switch (offset) {
86224859b68Sbalrog     case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
863b47b50faSPaul Brook         t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
864b47b50faSPaul Brook         return ptimer_get_count(t->ptimer);
86524859b68Sbalrog 
86624859b68Sbalrog     default:
86724859b68Sbalrog         return 0;
86824859b68Sbalrog     }
86924859b68Sbalrog }
87024859b68Sbalrog 
871a8170e5eSAvi Kivity static void mv88w8618_pit_write(void *opaque, hwaddr offset,
87219b4a424SAvi Kivity                                 uint64_t value, unsigned size)
87324859b68Sbalrog {
87424859b68Sbalrog     mv88w8618_pit_state *s = opaque;
87524859b68Sbalrog     mv88w8618_timer_state *t;
87624859b68Sbalrog     int i;
87724859b68Sbalrog 
87824859b68Sbalrog     switch (offset) {
87924859b68Sbalrog     case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
880b47b50faSPaul Brook         t = &s->timer[offset >> 2];
88124859b68Sbalrog         t->limit = value;
882c88d6bdeSJan Kiszka         if (t->limit > 0) {
883b47b50faSPaul Brook             ptimer_set_limit(t->ptimer, t->limit, 1);
884c88d6bdeSJan Kiszka         } else {
885c88d6bdeSJan Kiszka             ptimer_stop(t->ptimer);
886c88d6bdeSJan Kiszka         }
88724859b68Sbalrog         break;
88824859b68Sbalrog 
88924859b68Sbalrog     case MP_PIT_CONTROL:
89024859b68Sbalrog         for (i = 0; i < 4; i++) {
891b47b50faSPaul Brook             t = &s->timer[i];
892c88d6bdeSJan Kiszka             if (value & 0xf && t->limit > 0) {
893b47b50faSPaul Brook                 ptimer_set_limit(t->ptimer, t->limit, 0);
894b47b50faSPaul Brook                 ptimer_set_freq(t->ptimer, t->freq);
895b47b50faSPaul Brook                 ptimer_run(t->ptimer, 0);
896c88d6bdeSJan Kiszka             } else {
897c88d6bdeSJan Kiszka                 ptimer_stop(t->ptimer);
89824859b68Sbalrog             }
89924859b68Sbalrog             value >>= 4;
90024859b68Sbalrog         }
90124859b68Sbalrog         break;
90224859b68Sbalrog 
90324859b68Sbalrog     case MP_BOARD_RESET:
90449fedd0dSJan Kiszka         if (value == MP_BOARD_RESET_MAGIC) {
905cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
90649fedd0dSJan Kiszka         }
90724859b68Sbalrog         break;
90824859b68Sbalrog     }
90924859b68Sbalrog }
91024859b68Sbalrog 
911d5b61dddSJan Kiszka static void mv88w8618_pit_reset(DeviceState *d)
912c88d6bdeSJan Kiszka {
9134adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(d);
914c88d6bdeSJan Kiszka     int i;
915c88d6bdeSJan Kiszka 
916c88d6bdeSJan Kiszka     for (i = 0; i < 4; i++) {
917c88d6bdeSJan Kiszka         ptimer_stop(s->timer[i].ptimer);
918c88d6bdeSJan Kiszka         s->timer[i].limit = 0;
919c88d6bdeSJan Kiszka     }
920c88d6bdeSJan Kiszka }
921c88d6bdeSJan Kiszka 
92219b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_pit_ops = {
92319b4a424SAvi Kivity     .read = mv88w8618_pit_read,
92419b4a424SAvi Kivity     .write = mv88w8618_pit_write,
92519b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
92624859b68Sbalrog };
92724859b68Sbalrog 
928ece71994Sxiaoqiang zhao static void mv88w8618_pit_init(Object *obj)
92924859b68Sbalrog {
930ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
9314adc8541SAndreas Färber     mv88w8618_pit_state *s = MV88W8618_PIT(dev);
932b47b50faSPaul Brook     int i;
93324859b68Sbalrog 
93424859b68Sbalrog     /* Letting them all run at 1 MHz is likely just a pragmatic
93524859b68Sbalrog      * simplification. */
936b47b50faSPaul Brook     for (i = 0; i < 4; i++) {
937b47b50faSPaul Brook         mv88w8618_timer_init(dev, &s->timer[i], 1000000);
938b47b50faSPaul Brook     }
93924859b68Sbalrog 
940ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s,
94119b4a424SAvi Kivity                           "musicpal-pit", MP_PIT_SIZE);
942750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
94324859b68Sbalrog }
94424859b68Sbalrog 
945d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_timer_vmsd = {
946d5b61dddSJan Kiszka     .name = "timer",
947d5b61dddSJan Kiszka     .version_id = 1,
948d5b61dddSJan Kiszka     .minimum_version_id = 1,
949d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
950d5b61dddSJan Kiszka         VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
951d5b61dddSJan Kiszka         VMSTATE_UINT32(limit, mv88w8618_timer_state),
952d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
953d5b61dddSJan Kiszka     }
954d5b61dddSJan Kiszka };
955d5b61dddSJan Kiszka 
956d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_pit_vmsd = {
957d5b61dddSJan Kiszka     .name = "mv88w8618_pit",
958d5b61dddSJan Kiszka     .version_id = 1,
959d5b61dddSJan Kiszka     .minimum_version_id = 1,
960d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
961d5b61dddSJan Kiszka         VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
962d5b61dddSJan Kiszka                              mv88w8618_timer_vmsd, mv88w8618_timer_state),
963d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
964d5b61dddSJan Kiszka     }
965d5b61dddSJan Kiszka };
966d5b61dddSJan Kiszka 
967999e12bbSAnthony Liguori static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
968999e12bbSAnthony Liguori {
96939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
970999e12bbSAnthony Liguori 
97139bffca2SAnthony Liguori     dc->reset = mv88w8618_pit_reset;
97239bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_pit_vmsd;
973999e12bbSAnthony Liguori }
974999e12bbSAnthony Liguori 
9758c43a6f0SAndreas Färber static const TypeInfo mv88w8618_pit_info = {
9764adc8541SAndreas Färber     .name          = TYPE_MV88W8618_PIT,
97739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
97839bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_pit_state),
979ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_pit_init,
980999e12bbSAnthony Liguori     .class_init    = mv88w8618_pit_class_init,
981c88d6bdeSJan Kiszka };
982c88d6bdeSJan Kiszka 
98324859b68Sbalrog /* Flash config register offsets */
98424859b68Sbalrog #define MP_FLASHCFG_CFGR0    0x04
98524859b68Sbalrog 
9865952b01cSAndreas Färber #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
9875952b01cSAndreas Färber #define MV88W8618_FLASHCFG(obj) \
9885952b01cSAndreas Färber     OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG)
9895952b01cSAndreas Färber 
99024859b68Sbalrog typedef struct mv88w8618_flashcfg_state {
9915952b01cSAndreas Färber     /*< private >*/
9925952b01cSAndreas Färber     SysBusDevice parent_obj;
9935952b01cSAndreas Färber     /*< public >*/
9945952b01cSAndreas Färber 
99519b4a424SAvi Kivity     MemoryRegion iomem;
99624859b68Sbalrog     uint32_t cfgr0;
99724859b68Sbalrog } mv88w8618_flashcfg_state;
99824859b68Sbalrog 
99919b4a424SAvi Kivity static uint64_t mv88w8618_flashcfg_read(void *opaque,
1000a8170e5eSAvi Kivity                                         hwaddr offset,
100119b4a424SAvi Kivity                                         unsigned size)
100224859b68Sbalrog {
100324859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
100424859b68Sbalrog 
100524859b68Sbalrog     switch (offset) {
100624859b68Sbalrog     case MP_FLASHCFG_CFGR0:
100724859b68Sbalrog         return s->cfgr0;
100824859b68Sbalrog 
100924859b68Sbalrog     default:
101024859b68Sbalrog         return 0;
101124859b68Sbalrog     }
101224859b68Sbalrog }
101324859b68Sbalrog 
1014a8170e5eSAvi Kivity static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
101519b4a424SAvi Kivity                                      uint64_t value, unsigned size)
101624859b68Sbalrog {
101724859b68Sbalrog     mv88w8618_flashcfg_state *s = opaque;
101824859b68Sbalrog 
101924859b68Sbalrog     switch (offset) {
102024859b68Sbalrog     case MP_FLASHCFG_CFGR0:
102124859b68Sbalrog         s->cfgr0 = value;
102224859b68Sbalrog         break;
102324859b68Sbalrog     }
102424859b68Sbalrog }
102524859b68Sbalrog 
102619b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_flashcfg_ops = {
102719b4a424SAvi Kivity     .read = mv88w8618_flashcfg_read,
102819b4a424SAvi Kivity     .write = mv88w8618_flashcfg_write,
102919b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
103024859b68Sbalrog };
103124859b68Sbalrog 
1032ece71994Sxiaoqiang zhao static void mv88w8618_flashcfg_init(Object *obj)
103324859b68Sbalrog {
1034ece71994Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
10355952b01cSAndreas Färber     mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
103624859b68Sbalrog 
103724859b68Sbalrog     s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
1038ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s,
103919b4a424SAvi Kivity                           "musicpal-flashcfg", MP_FLASHCFG_SIZE);
1040750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
104124859b68Sbalrog }
104224859b68Sbalrog 
1043d5b61dddSJan Kiszka static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1044d5b61dddSJan Kiszka     .name = "mv88w8618_flashcfg",
1045d5b61dddSJan Kiszka     .version_id = 1,
1046d5b61dddSJan Kiszka     .minimum_version_id = 1,
1047d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1048d5b61dddSJan Kiszka         VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1049d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1050d5b61dddSJan Kiszka     }
1051d5b61dddSJan Kiszka };
1052d5b61dddSJan Kiszka 
1053999e12bbSAnthony Liguori static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1054999e12bbSAnthony Liguori {
105539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1056999e12bbSAnthony Liguori 
105739bffca2SAnthony Liguori     dc->vmsd = &mv88w8618_flashcfg_vmsd;
1058999e12bbSAnthony Liguori }
1059999e12bbSAnthony Liguori 
10608c43a6f0SAndreas Färber static const TypeInfo mv88w8618_flashcfg_info = {
10615952b01cSAndreas Färber     .name          = TYPE_MV88W8618_FLASHCFG,
106239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
106339bffca2SAnthony Liguori     .instance_size = sizeof(mv88w8618_flashcfg_state),
1064ece71994Sxiaoqiang zhao     .instance_init = mv88w8618_flashcfg_init,
1065999e12bbSAnthony Liguori     .class_init    = mv88w8618_flashcfg_class_init,
1066d5b61dddSJan Kiszka };
1067d5b61dddSJan Kiszka 
1068718ec0beSmalc /* Misc register offsets */
1069718ec0beSmalc #define MP_MISC_BOARD_REVISION  0x18
107024859b68Sbalrog 
1071718ec0beSmalc #define MP_BOARD_REVISION       0x31
107224859b68Sbalrog 
1073a86f200aSPeter Maydell typedef struct {
1074a86f200aSPeter Maydell     SysBusDevice parent_obj;
1075a86f200aSPeter Maydell     MemoryRegion iomem;
1076a86f200aSPeter Maydell } MusicPalMiscState;
1077a86f200aSPeter Maydell 
1078a86f200aSPeter Maydell #define TYPE_MUSICPAL_MISC "musicpal-misc"
1079a86f200aSPeter Maydell #define MUSICPAL_MISC(obj) \
1080a86f200aSPeter Maydell      OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1081a86f200aSPeter Maydell 
1082a8170e5eSAvi Kivity static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
108319b4a424SAvi Kivity                                    unsigned size)
1084718ec0beSmalc {
1085718ec0beSmalc     switch (offset) {
1086718ec0beSmalc     case MP_MISC_BOARD_REVISION:
1087718ec0beSmalc         return MP_BOARD_REVISION;
1088718ec0beSmalc 
1089718ec0beSmalc     default:
1090718ec0beSmalc         return 0;
1091718ec0beSmalc     }
1092718ec0beSmalc }
1093718ec0beSmalc 
1094a8170e5eSAvi Kivity static void musicpal_misc_write(void *opaque, hwaddr offset,
109519b4a424SAvi Kivity                                 uint64_t value, unsigned size)
1096718ec0beSmalc {
1097718ec0beSmalc }
1098718ec0beSmalc 
109919b4a424SAvi Kivity static const MemoryRegionOps musicpal_misc_ops = {
110019b4a424SAvi Kivity     .read = musicpal_misc_read,
110119b4a424SAvi Kivity     .write = musicpal_misc_write,
110219b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1103718ec0beSmalc };
1104718ec0beSmalc 
1105a86f200aSPeter Maydell static void musicpal_misc_init(Object *obj)
1106718ec0beSmalc {
1107a86f200aSPeter Maydell     SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1108a86f200aSPeter Maydell     MusicPalMiscState *s = MUSICPAL_MISC(obj);
1109718ec0beSmalc 
111064bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
111119b4a424SAvi Kivity                           "musicpal-misc", MP_MISC_SIZE);
1112a86f200aSPeter Maydell     sysbus_init_mmio(sd, &s->iomem);
1113718ec0beSmalc }
1114718ec0beSmalc 
1115a86f200aSPeter Maydell static const TypeInfo musicpal_misc_info = {
1116a86f200aSPeter Maydell     .name = TYPE_MUSICPAL_MISC,
1117a86f200aSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
1118a86f200aSPeter Maydell     .instance_init = musicpal_misc_init,
1119a86f200aSPeter Maydell     .instance_size = sizeof(MusicPalMiscState),
1120a86f200aSPeter Maydell };
1121a86f200aSPeter Maydell 
1122718ec0beSmalc /* WLAN register offsets */
1123718ec0beSmalc #define MP_WLAN_MAGIC1          0x11c
1124718ec0beSmalc #define MP_WLAN_MAGIC2          0x124
1125718ec0beSmalc 
1126a8170e5eSAvi Kivity static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
112719b4a424SAvi Kivity                                     unsigned size)
1128718ec0beSmalc {
1129718ec0beSmalc     switch (offset) {
1130718ec0beSmalc     /* Workaround to allow loading the binary-only wlandrv.ko crap
1131718ec0beSmalc      * from the original Freecom firmware. */
1132718ec0beSmalc     case MP_WLAN_MAGIC1:
1133718ec0beSmalc         return ~3;
1134718ec0beSmalc     case MP_WLAN_MAGIC2:
1135718ec0beSmalc         return -1;
1136718ec0beSmalc 
1137718ec0beSmalc     default:
1138718ec0beSmalc         return 0;
1139718ec0beSmalc     }
1140718ec0beSmalc }
1141718ec0beSmalc 
1142a8170e5eSAvi Kivity static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
114319b4a424SAvi Kivity                                  uint64_t value, unsigned size)
1144718ec0beSmalc {
1145718ec0beSmalc }
1146718ec0beSmalc 
114719b4a424SAvi Kivity static const MemoryRegionOps mv88w8618_wlan_ops = {
114819b4a424SAvi Kivity     .read = mv88w8618_wlan_read,
114919b4a424SAvi Kivity     .write =mv88w8618_wlan_write,
115019b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1151718ec0beSmalc };
1152718ec0beSmalc 
11537f7420a0SMao Zhongyi static void mv88w8618_wlan_realize(DeviceState *dev, Error **errp)
1154718ec0beSmalc {
115519b4a424SAvi Kivity     MemoryRegion *iomem = g_new(MemoryRegion, 1);
1156718ec0beSmalc 
115764bde0f3SPaolo Bonzini     memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
115819b4a424SAvi Kivity                           "musicpal-wlan", MP_WLAN_SIZE);
11597f7420a0SMao Zhongyi     sysbus_init_mmio(SYS_BUS_DEVICE(dev), iomem);
1160718ec0beSmalc }
1161718ec0beSmalc 
1162718ec0beSmalc /* GPIO register offsets */
1163718ec0beSmalc #define MP_GPIO_OE_LO           0x008
1164718ec0beSmalc #define MP_GPIO_OUT_LO          0x00c
1165718ec0beSmalc #define MP_GPIO_IN_LO           0x010
1166708afdf3SJan Kiszka #define MP_GPIO_IER_LO          0x014
1167708afdf3SJan Kiszka #define MP_GPIO_IMR_LO          0x018
1168718ec0beSmalc #define MP_GPIO_ISR_LO          0x020
1169718ec0beSmalc #define MP_GPIO_OE_HI           0x508
1170718ec0beSmalc #define MP_GPIO_OUT_HI          0x50c
1171718ec0beSmalc #define MP_GPIO_IN_HI           0x510
1172708afdf3SJan Kiszka #define MP_GPIO_IER_HI          0x514
1173708afdf3SJan Kiszka #define MP_GPIO_IMR_HI          0x518
1174718ec0beSmalc #define MP_GPIO_ISR_HI          0x520
117524859b68Sbalrog 
117624859b68Sbalrog /* GPIO bits & masks */
117724859b68Sbalrog #define MP_GPIO_LCD_BRIGHTNESS  0x00070000
117824859b68Sbalrog #define MP_GPIO_I2C_DATA_BIT    29
117924859b68Sbalrog #define MP_GPIO_I2C_CLOCK_BIT   30
118024859b68Sbalrog 
118124859b68Sbalrog /* LCD brightness bits in GPIO_OE_HI */
118224859b68Sbalrog #define MP_OE_LCD_BRIGHTNESS    0x0007
118324859b68Sbalrog 
11847012d4b4SAndreas Färber #define TYPE_MUSICPAL_GPIO "musicpal_gpio"
11857012d4b4SAndreas Färber #define MUSICPAL_GPIO(obj) \
11867012d4b4SAndreas Färber     OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO)
11877012d4b4SAndreas Färber 
1188343ec8e4SBenoit Canet typedef struct musicpal_gpio_state {
11897012d4b4SAndreas Färber     /*< private >*/
11907012d4b4SAndreas Färber     SysBusDevice parent_obj;
11917012d4b4SAndreas Färber     /*< public >*/
11927012d4b4SAndreas Färber 
119319b4a424SAvi Kivity     MemoryRegion iomem;
1194343ec8e4SBenoit Canet     uint32_t lcd_brightness;
1195343ec8e4SBenoit Canet     uint32_t out_state;
1196343ec8e4SBenoit Canet     uint32_t in_state;
1197708afdf3SJan Kiszka     uint32_t ier;
1198708afdf3SJan Kiszka     uint32_t imr;
1199343ec8e4SBenoit Canet     uint32_t isr;
1200343ec8e4SBenoit Canet     qemu_irq irq;
1201708afdf3SJan Kiszka     qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1202343ec8e4SBenoit Canet } musicpal_gpio_state;
1203343ec8e4SBenoit Canet 
1204343ec8e4SBenoit Canet static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1205343ec8e4SBenoit Canet     int i;
1206343ec8e4SBenoit Canet     uint32_t brightness;
1207343ec8e4SBenoit Canet 
1208343ec8e4SBenoit Canet     /* compute brightness ratio */
1209343ec8e4SBenoit Canet     switch (s->lcd_brightness) {
1210343ec8e4SBenoit Canet     case 0x00000007:
1211343ec8e4SBenoit Canet         brightness = 0;
1212343ec8e4SBenoit Canet         break;
1213343ec8e4SBenoit Canet 
1214343ec8e4SBenoit Canet     case 0x00020000:
1215343ec8e4SBenoit Canet         brightness = 1;
1216343ec8e4SBenoit Canet         break;
1217343ec8e4SBenoit Canet 
1218343ec8e4SBenoit Canet     case 0x00020001:
1219343ec8e4SBenoit Canet         brightness = 2;
1220343ec8e4SBenoit Canet         break;
1221343ec8e4SBenoit Canet 
1222343ec8e4SBenoit Canet     case 0x00040000:
1223343ec8e4SBenoit Canet         brightness = 3;
1224343ec8e4SBenoit Canet         break;
1225343ec8e4SBenoit Canet 
1226343ec8e4SBenoit Canet     case 0x00010006:
1227343ec8e4SBenoit Canet         brightness = 4;
1228343ec8e4SBenoit Canet         break;
1229343ec8e4SBenoit Canet 
1230343ec8e4SBenoit Canet     case 0x00020005:
1231343ec8e4SBenoit Canet         brightness = 5;
1232343ec8e4SBenoit Canet         break;
1233343ec8e4SBenoit Canet 
1234343ec8e4SBenoit Canet     case 0x00040003:
1235343ec8e4SBenoit Canet         brightness = 6;
1236343ec8e4SBenoit Canet         break;
1237343ec8e4SBenoit Canet 
1238343ec8e4SBenoit Canet     case 0x00030004:
1239343ec8e4SBenoit Canet     default:
1240343ec8e4SBenoit Canet         brightness = 7;
1241343ec8e4SBenoit Canet     }
1242343ec8e4SBenoit Canet 
1243343ec8e4SBenoit Canet     /* set lcd brightness GPIOs  */
124449fedd0dSJan Kiszka     for (i = 0; i <= 2; i++) {
1245343ec8e4SBenoit Canet         qemu_set_irq(s->out[i], (brightness >> i) & 1);
1246343ec8e4SBenoit Canet     }
124749fedd0dSJan Kiszka }
1248343ec8e4SBenoit Canet 
1249708afdf3SJan Kiszka static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1250343ec8e4SBenoit Canet {
1251243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1252708afdf3SJan Kiszka     uint32_t mask = 1 << pin;
1253708afdf3SJan Kiszka     uint32_t delta = level << pin;
1254708afdf3SJan Kiszka     uint32_t old = s->in_state & mask;
1255343ec8e4SBenoit Canet 
1256708afdf3SJan Kiszka     s->in_state &= ~mask;
1257708afdf3SJan Kiszka     s->in_state |= delta;
1258708afdf3SJan Kiszka 
1259708afdf3SJan Kiszka     if ((old ^ delta) &&
1260708afdf3SJan Kiszka         ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1261708afdf3SJan Kiszka         s->isr = mask;
1262708afdf3SJan Kiszka         qemu_irq_raise(s->irq);
1263d074769cSAndrzej Zaborowski     }
1264343ec8e4SBenoit Canet }
1265343ec8e4SBenoit Canet 
1266a8170e5eSAvi Kivity static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
126719b4a424SAvi Kivity                                    unsigned size)
126824859b68Sbalrog {
1269243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
1270343ec8e4SBenoit Canet 
127124859b68Sbalrog     switch (offset) {
127224859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1273343ec8e4SBenoit Canet         return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
127424859b68Sbalrog 
127524859b68Sbalrog     case MP_GPIO_OUT_LO:
1276343ec8e4SBenoit Canet         return s->out_state & 0xFFFF;
127724859b68Sbalrog     case MP_GPIO_OUT_HI:
1278343ec8e4SBenoit Canet         return s->out_state >> 16;
127924859b68Sbalrog 
128024859b68Sbalrog     case MP_GPIO_IN_LO:
1281343ec8e4SBenoit Canet         return s->in_state & 0xFFFF;
128224859b68Sbalrog     case MP_GPIO_IN_HI:
1283343ec8e4SBenoit Canet         return s->in_state >> 16;
128424859b68Sbalrog 
1285708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1286708afdf3SJan Kiszka         return s->ier & 0xFFFF;
1287708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1288708afdf3SJan Kiszka         return s->ier >> 16;
1289708afdf3SJan Kiszka 
1290708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1291708afdf3SJan Kiszka         return s->imr & 0xFFFF;
1292708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1293708afdf3SJan Kiszka         return s->imr >> 16;
1294708afdf3SJan Kiszka 
129524859b68Sbalrog     case MP_GPIO_ISR_LO:
1296343ec8e4SBenoit Canet         return s->isr & 0xFFFF;
129724859b68Sbalrog     case MP_GPIO_ISR_HI:
1298343ec8e4SBenoit Canet         return s->isr >> 16;
129924859b68Sbalrog 
130024859b68Sbalrog     default:
130124859b68Sbalrog         return 0;
130224859b68Sbalrog     }
130324859b68Sbalrog }
130424859b68Sbalrog 
1305a8170e5eSAvi Kivity static void musicpal_gpio_write(void *opaque, hwaddr offset,
130619b4a424SAvi Kivity                                 uint64_t value, unsigned size)
130724859b68Sbalrog {
1308243cd13cSJan Kiszka     musicpal_gpio_state *s = opaque;
130924859b68Sbalrog     switch (offset) {
131024859b68Sbalrog     case MP_GPIO_OE_HI: /* used for LCD brightness control */
1311343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
131224859b68Sbalrog                          (value & MP_OE_LCD_BRIGHTNESS);
1313343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
131424859b68Sbalrog         break;
131524859b68Sbalrog 
131624859b68Sbalrog     case MP_GPIO_OUT_LO:
1317343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
131824859b68Sbalrog         break;
131924859b68Sbalrog     case MP_GPIO_OUT_HI:
1320343ec8e4SBenoit Canet         s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1321343ec8e4SBenoit Canet         s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1322343ec8e4SBenoit Canet                             (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1323343ec8e4SBenoit Canet         musicpal_gpio_brightness_update(s);
1324d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1325d074769cSAndrzej Zaborowski         qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
132624859b68Sbalrog         break;
132724859b68Sbalrog 
1328708afdf3SJan Kiszka     case MP_GPIO_IER_LO:
1329708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1330708afdf3SJan Kiszka         break;
1331708afdf3SJan Kiszka     case MP_GPIO_IER_HI:
1332708afdf3SJan Kiszka         s->ier = (s->ier & 0xFFFF) | (value << 16);
1333708afdf3SJan Kiszka         break;
1334708afdf3SJan Kiszka 
1335708afdf3SJan Kiszka     case MP_GPIO_IMR_LO:
1336708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1337708afdf3SJan Kiszka         break;
1338708afdf3SJan Kiszka     case MP_GPIO_IMR_HI:
1339708afdf3SJan Kiszka         s->imr = (s->imr & 0xFFFF) | (value << 16);
1340708afdf3SJan Kiszka         break;
134124859b68Sbalrog     }
134224859b68Sbalrog }
134324859b68Sbalrog 
134419b4a424SAvi Kivity static const MemoryRegionOps musicpal_gpio_ops = {
134519b4a424SAvi Kivity     .read = musicpal_gpio_read,
134619b4a424SAvi Kivity     .write = musicpal_gpio_write,
134719b4a424SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1348718ec0beSmalc };
1349718ec0beSmalc 
1350d5b61dddSJan Kiszka static void musicpal_gpio_reset(DeviceState *d)
1351718ec0beSmalc {
13527012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(d);
135330624c92SJan Kiszka 
135430624c92SJan Kiszka     s->lcd_brightness = 0;
135530624c92SJan Kiszka     s->out_state = 0;
1356343ec8e4SBenoit Canet     s->in_state = 0xffffffff;
1357708afdf3SJan Kiszka     s->ier = 0;
1358708afdf3SJan Kiszka     s->imr = 0;
1359343ec8e4SBenoit Canet     s->isr = 0;
1360343ec8e4SBenoit Canet }
1361343ec8e4SBenoit Canet 
1362ece71994Sxiaoqiang zhao static void musicpal_gpio_init(Object *obj)
1363343ec8e4SBenoit Canet {
1364ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
13657012d4b4SAndreas Färber     DeviceState *dev = DEVICE(sbd);
13667012d4b4SAndreas Färber     musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
1367718ec0beSmalc 
13687012d4b4SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
1369343ec8e4SBenoit Canet 
1370ece71994Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s,
137119b4a424SAvi Kivity                           "musicpal-gpio", MP_GPIO_SIZE);
13727012d4b4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1373343ec8e4SBenoit Canet 
13747012d4b4SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1375708afdf3SJan Kiszka 
13767012d4b4SAndreas Färber     qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
1377718ec0beSmalc }
1378718ec0beSmalc 
1379d5b61dddSJan Kiszka static const VMStateDescription musicpal_gpio_vmsd = {
1380d5b61dddSJan Kiszka     .name = "musicpal_gpio",
1381d5b61dddSJan Kiszka     .version_id = 1,
1382d5b61dddSJan Kiszka     .minimum_version_id = 1,
1383d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1384d5b61dddSJan Kiszka         VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1385d5b61dddSJan Kiszka         VMSTATE_UINT32(out_state, musicpal_gpio_state),
1386d5b61dddSJan Kiszka         VMSTATE_UINT32(in_state, musicpal_gpio_state),
1387d5b61dddSJan Kiszka         VMSTATE_UINT32(ier, musicpal_gpio_state),
1388d5b61dddSJan Kiszka         VMSTATE_UINT32(imr, musicpal_gpio_state),
1389d5b61dddSJan Kiszka         VMSTATE_UINT32(isr, musicpal_gpio_state),
1390d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1391d5b61dddSJan Kiszka     }
1392d5b61dddSJan Kiszka };
1393d5b61dddSJan Kiszka 
1394999e12bbSAnthony Liguori static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1395999e12bbSAnthony Liguori {
139639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1397999e12bbSAnthony Liguori 
139839bffca2SAnthony Liguori     dc->reset = musicpal_gpio_reset;
139939bffca2SAnthony Liguori     dc->vmsd = &musicpal_gpio_vmsd;
1400999e12bbSAnthony Liguori }
1401999e12bbSAnthony Liguori 
14028c43a6f0SAndreas Färber static const TypeInfo musicpal_gpio_info = {
14037012d4b4SAndreas Färber     .name          = TYPE_MUSICPAL_GPIO,
140439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
140539bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_gpio_state),
1406ece71994Sxiaoqiang zhao     .instance_init = musicpal_gpio_init,
1407999e12bbSAnthony Liguori     .class_init    = musicpal_gpio_class_init,
140830624c92SJan Kiszka };
140930624c92SJan Kiszka 
141024859b68Sbalrog /* Keyboard codes & masks */
14117c6ce4baSbalrog #define KEY_RELEASED            0x80
141224859b68Sbalrog #define KEY_CODE                0x7f
141324859b68Sbalrog 
141424859b68Sbalrog #define KEYCODE_TAB             0x0f
141524859b68Sbalrog #define KEYCODE_ENTER           0x1c
141624859b68Sbalrog #define KEYCODE_F               0x21
141724859b68Sbalrog #define KEYCODE_M               0x32
141824859b68Sbalrog 
141924859b68Sbalrog #define KEYCODE_EXTENDED        0xe0
142024859b68Sbalrog #define KEYCODE_UP              0x48
142124859b68Sbalrog #define KEYCODE_DOWN            0x50
142224859b68Sbalrog #define KEYCODE_LEFT            0x4b
142324859b68Sbalrog #define KEYCODE_RIGHT           0x4d
142424859b68Sbalrog 
1425708afdf3SJan Kiszka #define MP_KEY_WHEEL_VOL       (1 << 0)
1426343ec8e4SBenoit Canet #define MP_KEY_WHEEL_VOL_INV   (1 << 1)
1427343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV       (1 << 2)
1428343ec8e4SBenoit Canet #define MP_KEY_WHEEL_NAV_INV   (1 << 3)
1429343ec8e4SBenoit Canet #define MP_KEY_BTN_FAVORITS    (1 << 4)
1430343ec8e4SBenoit Canet #define MP_KEY_BTN_MENU        (1 << 5)
1431343ec8e4SBenoit Canet #define MP_KEY_BTN_VOLUME      (1 << 6)
1432343ec8e4SBenoit Canet #define MP_KEY_BTN_NAVIGATION  (1 << 7)
1433343ec8e4SBenoit Canet 
14343bdf5327SAndreas Färber #define TYPE_MUSICPAL_KEY "musicpal_key"
14353bdf5327SAndreas Färber #define MUSICPAL_KEY(obj) \
14363bdf5327SAndreas Färber     OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY)
14373bdf5327SAndreas Färber 
1438343ec8e4SBenoit Canet typedef struct musicpal_key_state {
14393bdf5327SAndreas Färber     /*< private >*/
14403bdf5327SAndreas Färber     SysBusDevice parent_obj;
14413bdf5327SAndreas Färber     /*< public >*/
14423bdf5327SAndreas Färber 
14434f5c9479SAvi Kivity     MemoryRegion iomem;
1444343ec8e4SBenoit Canet     uint32_t kbd_extended;
1445708afdf3SJan Kiszka     uint32_t pressed_keys;
1446708afdf3SJan Kiszka     qemu_irq out[8];
1447343ec8e4SBenoit Canet } musicpal_key_state;
1448343ec8e4SBenoit Canet 
144924859b68Sbalrog static void musicpal_key_event(void *opaque, int keycode)
145024859b68Sbalrog {
1451243cd13cSJan Kiszka     musicpal_key_state *s = opaque;
145224859b68Sbalrog     uint32_t event = 0;
1453343ec8e4SBenoit Canet     int i;
145424859b68Sbalrog 
145524859b68Sbalrog     if (keycode == KEYCODE_EXTENDED) {
1456343ec8e4SBenoit Canet         s->kbd_extended = 1;
145724859b68Sbalrog         return;
145824859b68Sbalrog     }
145924859b68Sbalrog 
146049fedd0dSJan Kiszka     if (s->kbd_extended) {
146124859b68Sbalrog         switch (keycode & KEY_CODE) {
146224859b68Sbalrog         case KEYCODE_UP:
1463343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
146424859b68Sbalrog             break;
146524859b68Sbalrog 
146624859b68Sbalrog         case KEYCODE_DOWN:
1467343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_NAV;
146824859b68Sbalrog             break;
146924859b68Sbalrog 
147024859b68Sbalrog         case KEYCODE_LEFT:
1471343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
147224859b68Sbalrog             break;
147324859b68Sbalrog 
147424859b68Sbalrog         case KEYCODE_RIGHT:
1475343ec8e4SBenoit Canet             event = MP_KEY_WHEEL_VOL;
147624859b68Sbalrog             break;
147724859b68Sbalrog         }
147849fedd0dSJan Kiszka     } else {
147924859b68Sbalrog         switch (keycode & KEY_CODE) {
148024859b68Sbalrog         case KEYCODE_F:
1481343ec8e4SBenoit Canet             event = MP_KEY_BTN_FAVORITS;
148224859b68Sbalrog             break;
148324859b68Sbalrog 
148424859b68Sbalrog         case KEYCODE_TAB:
1485343ec8e4SBenoit Canet             event = MP_KEY_BTN_VOLUME;
148624859b68Sbalrog             break;
148724859b68Sbalrog 
148824859b68Sbalrog         case KEYCODE_ENTER:
1489343ec8e4SBenoit Canet             event = MP_KEY_BTN_NAVIGATION;
149024859b68Sbalrog             break;
149124859b68Sbalrog 
149224859b68Sbalrog         case KEYCODE_M:
1493343ec8e4SBenoit Canet             event = MP_KEY_BTN_MENU;
149424859b68Sbalrog             break;
149524859b68Sbalrog         }
14967c6ce4baSbalrog         /* Do not repeat already pressed buttons */
1497708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
14987c6ce4baSbalrog             event = 0;
14997c6ce4baSbalrog         }
1500708afdf3SJan Kiszka     }
150124859b68Sbalrog 
15027c6ce4baSbalrog     if (event) {
1503708afdf3SJan Kiszka         /* Raise GPIO pin first if repeating a key */
1504708afdf3SJan Kiszka         if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1505708afdf3SJan Kiszka             for (i = 0; i <= 7; i++) {
1506708afdf3SJan Kiszka                 if (event & (1 << i)) {
1507708afdf3SJan Kiszka                     qemu_set_irq(s->out[i], 1);
15087c6ce4baSbalrog                 }
1509708afdf3SJan Kiszka             }
1510708afdf3SJan Kiszka         }
1511708afdf3SJan Kiszka         for (i = 0; i <= 7; i++) {
1512708afdf3SJan Kiszka             if (event & (1 << i)) {
1513708afdf3SJan Kiszka                 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1514708afdf3SJan Kiszka             }
1515708afdf3SJan Kiszka         }
1516708afdf3SJan Kiszka         if (keycode & KEY_RELEASED) {
1517708afdf3SJan Kiszka             s->pressed_keys &= ~event;
1518708afdf3SJan Kiszka         } else {
1519708afdf3SJan Kiszka             s->pressed_keys |= event;
1520708afdf3SJan Kiszka         }
1521343ec8e4SBenoit Canet     }
1522343ec8e4SBenoit Canet 
1523343ec8e4SBenoit Canet     s->kbd_extended = 0;
1524343ec8e4SBenoit Canet }
1525343ec8e4SBenoit Canet 
1526ece71994Sxiaoqiang zhao static void musicpal_key_init(Object *obj)
1527343ec8e4SBenoit Canet {
1528ece71994Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
15293bdf5327SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15303bdf5327SAndreas Färber     musicpal_key_state *s = MUSICPAL_KEY(dev);
1531343ec8e4SBenoit Canet 
1532ece71994Sxiaoqiang zhao     memory_region_init(&s->iomem, obj, "dummy", 0);
15333bdf5327SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
1534343ec8e4SBenoit Canet 
1535343ec8e4SBenoit Canet     s->kbd_extended = 0;
1536708afdf3SJan Kiszka     s->pressed_keys = 0;
1537343ec8e4SBenoit Canet 
15383bdf5327SAndreas Färber     qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
1539343ec8e4SBenoit Canet 
1540343ec8e4SBenoit Canet     qemu_add_kbd_event_handler(musicpal_key_event, s);
154124859b68Sbalrog }
154224859b68Sbalrog 
1543d5b61dddSJan Kiszka static const VMStateDescription musicpal_key_vmsd = {
1544d5b61dddSJan Kiszka     .name = "musicpal_key",
1545d5b61dddSJan Kiszka     .version_id = 1,
1546d5b61dddSJan Kiszka     .minimum_version_id = 1,
1547d5b61dddSJan Kiszka     .fields = (VMStateField[]) {
1548d5b61dddSJan Kiszka         VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1549d5b61dddSJan Kiszka         VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1550d5b61dddSJan Kiszka         VMSTATE_END_OF_LIST()
1551d5b61dddSJan Kiszka     }
1552d5b61dddSJan Kiszka };
1553d5b61dddSJan Kiszka 
1554999e12bbSAnthony Liguori static void musicpal_key_class_init(ObjectClass *klass, void *data)
1555999e12bbSAnthony Liguori {
155639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1557999e12bbSAnthony Liguori 
155839bffca2SAnthony Liguori     dc->vmsd = &musicpal_key_vmsd;
1559999e12bbSAnthony Liguori }
1560999e12bbSAnthony Liguori 
15618c43a6f0SAndreas Färber static const TypeInfo musicpal_key_info = {
15623bdf5327SAndreas Färber     .name          = TYPE_MUSICPAL_KEY,
156339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
156439bffca2SAnthony Liguori     .instance_size = sizeof(musicpal_key_state),
1565ece71994Sxiaoqiang zhao     .instance_init = musicpal_key_init,
1566999e12bbSAnthony Liguori     .class_init    = musicpal_key_class_init,
1567d5b61dddSJan Kiszka };
1568d5b61dddSJan Kiszka 
156924859b68Sbalrog static struct arm_boot_info musicpal_binfo = {
157024859b68Sbalrog     .loader_start = 0x0,
157124859b68Sbalrog     .board_id = 0x20e,
157224859b68Sbalrog };
157324859b68Sbalrog 
15743ef96221SMarcel Apfelbaum static void musicpal_init(MachineState *machine)
157524859b68Sbalrog {
1576f25608e9SAndreas Färber     ARMCPU *cpu;
1577b47b50faSPaul Brook     qemu_irq pic[32];
1578b47b50faSPaul Brook     DeviceState *dev;
1579d074769cSAndrzej Zaborowski     DeviceState *i2c_dev;
1580343ec8e4SBenoit Canet     DeviceState *lcd_dev;
1581343ec8e4SBenoit Canet     DeviceState *key_dev;
1582d074769cSAndrzej Zaborowski     DeviceState *wm8750_dev;
1583d074769cSAndrzej Zaborowski     SysBusDevice *s;
1584a5c82852SAndreas Färber     I2CBus *i2c;
1585b47b50faSPaul Brook     int i;
158624859b68Sbalrog     unsigned long flash_size;
1587751c6a17SGerd Hoffmann     DriveInfo *dinfo;
158819b4a424SAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
158919b4a424SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
159019b4a424SAvi Kivity     MemoryRegion *sram = g_new(MemoryRegion, 1);
159124859b68Sbalrog 
1592ba1ba5ccSIgor Mammedov     cpu = ARM_CPU(cpu_create(machine->cpu_type));
159324859b68Sbalrog 
159424859b68Sbalrog     /* For now we use a fixed - the original - RAM size */
1595c8623c02SDirk Müller     memory_region_allocate_system_memory(ram, NULL, "musicpal.ram",
1596c8623c02SDirk Müller                                          MP_RAM_DEFAULT_SIZE);
159719b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
159824859b68Sbalrog 
159998a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE,
1600f8ed85acSMarkus Armbruster                            &error_fatal);
160119b4a424SAvi Kivity     memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
160224859b68Sbalrog 
1603c7bd0fd9SAndreas Färber     dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
1604fcef61ecSPeter Maydell                                qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
1605b47b50faSPaul Brook     for (i = 0; i < 32; i++) {
1606067a3ddcSPaul Brook         pic[i] = qdev_get_gpio_in(dev, i);
1607b47b50faSPaul Brook     }
16084adc8541SAndreas Färber     sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1609b47b50faSPaul Brook                           pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1610b47b50faSPaul Brook                           pic[MP_TIMER4_IRQ], NULL);
161124859b68Sbalrog 
16129bca0edbSPeter Maydell     if (serial_hd(0)) {
161339186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
16149bca0edbSPeter Maydell                        1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN);
161549fedd0dSJan Kiszka     }
16169bca0edbSPeter Maydell     if (serial_hd(1)) {
161739186d8aSRichard Henderson         serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
16189bca0edbSPeter Maydell                        1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN);
161949fedd0dSJan Kiszka     }
162024859b68Sbalrog 
162124859b68Sbalrog     /* Register flash */
1622751c6a17SGerd Hoffmann     dinfo = drive_get(IF_PFLASH, 0, 0);
1623751c6a17SGerd Hoffmann     if (dinfo) {
16244be74634SMarkus Armbruster         BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
1625fa1d36dfSMarkus Armbruster 
16264be74634SMarkus Armbruster         flash_size = blk_getlength(blk);
162724859b68Sbalrog         if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
162824859b68Sbalrog             flash_size != 32*1024*1024) {
1629c0dbca36SAlistair Francis             error_report("Invalid flash image size");
163024859b68Sbalrog             exit(1);
163124859b68Sbalrog         }
163224859b68Sbalrog 
163324859b68Sbalrog         /*
163424859b68Sbalrog          * The original U-Boot accesses the flash at 0xFE000000 instead of
163524859b68Sbalrog          * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
163624859b68Sbalrog          * image is smaller than 32 MB.
163724859b68Sbalrog          */
16385f9fc5adSBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN
1639940d5b13SMarkus Armbruster         pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX,
1640cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
1641ce14710fSMarkus Armbruster                               blk, 0x10000,
164224859b68Sbalrog                               MP_FLASH_SIZE_MAX / flash_size,
164324859b68Sbalrog                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
164401e0451aSAnthony Liguori                               0x5555, 0x2AAA, 1);
16455f9fc5adSBlue Swirl #else
1646940d5b13SMarkus Armbruster         pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX,
1647cfe5f011SAvi Kivity                               "musicpal.flash", flash_size,
1648ce14710fSMarkus Armbruster                               blk, 0x10000,
16495f9fc5adSBlue Swirl                               MP_FLASH_SIZE_MAX / flash_size,
16505f9fc5adSBlue Swirl                               2, 0x00BF, 0x236D, 0x0000, 0x0000,
165101e0451aSAnthony Liguori                               0x5555, 0x2AAA, 0);
16525f9fc5adSBlue Swirl #endif
16535f9fc5adSBlue Swirl 
165424859b68Sbalrog     }
16555952b01cSAndreas Färber     sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
165624859b68Sbalrog 
1657b47b50faSPaul Brook     qemu_check_nic_model(&nd_table[0], "mv88w8618");
1658a77d90e6SAndreas Färber     dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
16594c91cd28SGerd Hoffmann     qdev_set_nic_properties(dev, &nd_table[0]);
1660e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
16611356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
16621356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
166324859b68Sbalrog 
1664b47b50faSPaul Brook     sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1665718ec0beSmalc 
1666a86f200aSPeter Maydell     sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
1667343ec8e4SBenoit Canet 
16687012d4b4SAndreas Färber     dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
16697012d4b4SAndreas Färber                                pic[MP_GPIO_IRQ]);
1670d04fba94SJan Kiszka     i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
1671a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
1672d074769cSAndrzej Zaborowski 
16732cca58fdSAndreas Färber     lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
16743bdf5327SAndreas Färber     key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
1675343ec8e4SBenoit Canet 
1676d074769cSAndrzej Zaborowski     /* I2C read data */
1677708afdf3SJan Kiszka     qdev_connect_gpio_out(i2c_dev, 0,
1678708afdf3SJan Kiszka                           qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1679d074769cSAndrzej Zaborowski     /* I2C data */
1680d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1681d074769cSAndrzej Zaborowski     /* I2C clock */
1682d074769cSAndrzej Zaborowski     qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1683d074769cSAndrzej Zaborowski 
168449fedd0dSJan Kiszka     for (i = 0; i < 3; i++) {
1685343ec8e4SBenoit Canet         qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
168649fedd0dSJan Kiszka     }
1687708afdf3SJan Kiszka     for (i = 0; i < 4; i++) {
1688708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1689708afdf3SJan Kiszka     }
1690708afdf3SJan Kiszka     for (i = 4; i < 8; i++) {
1691708afdf3SJan Kiszka         qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1692708afdf3SJan Kiszka     }
169324859b68Sbalrog 
16947ab14c5aSPhilippe Mathieu-Daudé     wm8750_dev = i2c_create_slave(i2c, TYPE_WM8750, MP_WM_ADDR);
1695d436d4e7SMao Zhongyi     dev = qdev_create(NULL, TYPE_MV88W8618_AUDIO);
16961356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1697a8299ec1SMao Zhongyi     object_property_set_link(OBJECT(dev), OBJECT(wm8750_dev),
1698bd02b014SLi Qiang                              "wm8750", NULL);
1699e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
1700d074769cSAndrzej Zaborowski     sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1701d074769cSAndrzej Zaborowski     sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1702d074769cSAndrzej Zaborowski 
170324859b68Sbalrog     musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1704*2744ece8STao Xu     arm_load_kernel(cpu, machine, &musicpal_binfo);
170524859b68Sbalrog }
170624859b68Sbalrog 
1707e264d29dSEduardo Habkost static void musicpal_machine_init(MachineClass *mc)
1708f80f9ec9SAnthony Liguori {
1709e264d29dSEduardo Habkost     mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)";
1710e264d29dSEduardo Habkost     mc->init = musicpal_init;
17114672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1712ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
1713f80f9ec9SAnthony Liguori }
1714f80f9ec9SAnthony Liguori 
1715e264d29dSEduardo Habkost DEFINE_MACHINE("musicpal", musicpal_machine_init)
1716f80f9ec9SAnthony Liguori 
1717999e12bbSAnthony Liguori static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1718999e12bbSAnthony Liguori {
17197f7420a0SMao Zhongyi     DeviceClass *dc = DEVICE_CLASS(klass);
1720999e12bbSAnthony Liguori 
17217f7420a0SMao Zhongyi     dc->realize = mv88w8618_wlan_realize;
1722999e12bbSAnthony Liguori }
1723999e12bbSAnthony Liguori 
17248c43a6f0SAndreas Färber static const TypeInfo mv88w8618_wlan_info = {
1725999e12bbSAnthony Liguori     .name          = "mv88w8618_wlan",
172639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
172739bffca2SAnthony Liguori     .instance_size = sizeof(SysBusDevice),
1728999e12bbSAnthony Liguori     .class_init    = mv88w8618_wlan_class_init,
1729999e12bbSAnthony Liguori };
1730999e12bbSAnthony Liguori 
173183f7d43aSAndreas Färber static void musicpal_register_types(void)
1732b47b50faSPaul Brook {
173339bffca2SAnthony Liguori     type_register_static(&mv88w8618_pic_info);
173439bffca2SAnthony Liguori     type_register_static(&mv88w8618_pit_info);
173539bffca2SAnthony Liguori     type_register_static(&mv88w8618_flashcfg_info);
173639bffca2SAnthony Liguori     type_register_static(&mv88w8618_eth_info);
173739bffca2SAnthony Liguori     type_register_static(&mv88w8618_wlan_info);
173839bffca2SAnthony Liguori     type_register_static(&musicpal_lcd_info);
173939bffca2SAnthony Liguori     type_register_static(&musicpal_gpio_info);
174039bffca2SAnthony Liguori     type_register_static(&musicpal_key_info);
1741a86f200aSPeter Maydell     type_register_static(&musicpal_misc_info);
1742b47b50faSPaul Brook }
1743b47b50faSPaul Brook 
174483f7d43aSAndreas Färber type_init(musicpal_register_types)
1745