xref: /qemu/hw/arm/msf2-soc.c (revision db873cc5d1a4aaa67eea87768d504b2f89d88738)
1ebc1fbb4SSubbaraya Sundeep /*
2ebc1fbb4SSubbaraya Sundeep  * SmartFusion2 SoC emulation.
3ebc1fbb4SSubbaraya Sundeep  *
405b7374aSSubbaraya Sundeep  * Copyright (c) 2017-2020 Subbaraya Sundeep <sundeep.lkml@gmail.com>
5ebc1fbb4SSubbaraya Sundeep  *
6ebc1fbb4SSubbaraya Sundeep  * Permission is hereby granted, free of charge, to any person obtaining a copy
7ebc1fbb4SSubbaraya Sundeep  * of this software and associated documentation files (the "Software"), to deal
8ebc1fbb4SSubbaraya Sundeep  * in the Software without restriction, including without limitation the rights
9ebc1fbb4SSubbaraya Sundeep  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10ebc1fbb4SSubbaraya Sundeep  * copies of the Software, and to permit persons to whom the Software is
11ebc1fbb4SSubbaraya Sundeep  * furnished to do so, subject to the following conditions:
12ebc1fbb4SSubbaraya Sundeep  *
13ebc1fbb4SSubbaraya Sundeep  * The above copyright notice and this permission notice shall be included in
14ebc1fbb4SSubbaraya Sundeep  * all copies or substantial portions of the Software.
15ebc1fbb4SSubbaraya Sundeep  *
16ebc1fbb4SSubbaraya Sundeep  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17ebc1fbb4SSubbaraya Sundeep  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18ebc1fbb4SSubbaraya Sundeep  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19ebc1fbb4SSubbaraya Sundeep  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20ebc1fbb4SSubbaraya Sundeep  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21ebc1fbb4SSubbaraya Sundeep  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22ebc1fbb4SSubbaraya Sundeep  * THE SOFTWARE.
23ebc1fbb4SSubbaraya Sundeep  */
24ebc1fbb4SSubbaraya Sundeep 
25ebc1fbb4SSubbaraya Sundeep #include "qemu/osdep.h"
26fc6b3cf9SPhilippe Mathieu-Daudé #include "qemu/units.h"
27ebc1fbb4SSubbaraya Sundeep #include "qapi/error.h"
28ebc1fbb4SSubbaraya Sundeep #include "exec/address-spaces.h"
29ebc1fbb4SSubbaraya Sundeep #include "hw/char/serial.h"
3064552b6bSMarkus Armbruster #include "hw/irq.h"
31ebc1fbb4SSubbaraya Sundeep #include "hw/arm/msf2-soc.h"
32ebc1fbb4SSubbaraya Sundeep #include "hw/misc/unimp.h"
3354d31236SMarkus Armbruster #include "sysemu/runstate.h"
3446517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
35ebc1fbb4SSubbaraya Sundeep 
36ebc1fbb4SSubbaraya Sundeep #define MSF2_TIMER_BASE       0x40004000
37ebc1fbb4SSubbaraya Sundeep #define MSF2_SYSREG_BASE      0x40038000
3805b7374aSSubbaraya Sundeep #define MSF2_EMAC_BASE        0x40041000
39ebc1fbb4SSubbaraya Sundeep 
40ebc1fbb4SSubbaraya Sundeep #define ENVM_BASE_ADDRESS     0x60000000
41ebc1fbb4SSubbaraya Sundeep 
42ebc1fbb4SSubbaraya Sundeep #define SRAM_BASE_ADDRESS     0x20000000
43ebc1fbb4SSubbaraya Sundeep 
4405b7374aSSubbaraya Sundeep #define MSF2_EMAC_IRQ         12
4505b7374aSSubbaraya Sundeep 
46d23b6caaSPhilippe Mathieu-Daudé #define MSF2_ENVM_MAX_SIZE    (512 * KiB)
47ebc1fbb4SSubbaraya Sundeep 
48ebc1fbb4SSubbaraya Sundeep /*
49ebc1fbb4SSubbaraya Sundeep  * eSRAM max size is 80k without SECDED(Single error correction and
50ebc1fbb4SSubbaraya Sundeep  * dual error detection) feature and 64k with SECDED.
51ebc1fbb4SSubbaraya Sundeep  * We do not support SECDED now.
52ebc1fbb4SSubbaraya Sundeep  */
53d23b6caaSPhilippe Mathieu-Daudé #define MSF2_ESRAM_MAX_SIZE       (80 * KiB)
54ebc1fbb4SSubbaraya Sundeep 
55ebc1fbb4SSubbaraya Sundeep static const uint32_t spi_addr[MSF2_NUM_SPIS] = { 0x40001000 , 0x40011000 };
56ebc1fbb4SSubbaraya Sundeep static const uint32_t uart_addr[MSF2_NUM_UARTS] = { 0x40000000 , 0x40010000 };
57ebc1fbb4SSubbaraya Sundeep 
58ebc1fbb4SSubbaraya Sundeep static const int spi_irq[MSF2_NUM_SPIS] = { 2, 3 };
59ebc1fbb4SSubbaraya Sundeep static const int uart_irq[MSF2_NUM_UARTS] = { 10, 11 };
60ebc1fbb4SSubbaraya Sundeep static const int timer_irq[MSF2_NUM_TIMERS] = { 14, 15 };
61ebc1fbb4SSubbaraya Sundeep 
62db7b98c6SSubbaraya Sundeep static void do_sys_reset(void *opaque, int n, int level)
63db7b98c6SSubbaraya Sundeep {
64db7b98c6SSubbaraya Sundeep     if (level) {
65db7b98c6SSubbaraya Sundeep         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
66db7b98c6SSubbaraya Sundeep     }
67db7b98c6SSubbaraya Sundeep }
68db7b98c6SSubbaraya Sundeep 
69ebc1fbb4SSubbaraya Sundeep static void m2sxxx_soc_initfn(Object *obj)
70ebc1fbb4SSubbaraya Sundeep {
71ebc1fbb4SSubbaraya Sundeep     MSF2State *s = MSF2_SOC(obj);
72ebc1fbb4SSubbaraya Sundeep     int i;
73ebc1fbb4SSubbaraya Sundeep 
74*db873cc5SMarkus Armbruster     object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
75ebc1fbb4SSubbaraya Sundeep 
76*db873cc5SMarkus Armbruster     object_initialize_child(obj, "sysreg", &s->sysreg, TYPE_MSF2_SYSREG);
77ebc1fbb4SSubbaraya Sundeep 
78*db873cc5SMarkus Armbruster     object_initialize_child(obj, "timer", &s->timer, TYPE_MSS_TIMER);
79ebc1fbb4SSubbaraya Sundeep 
80ebc1fbb4SSubbaraya Sundeep     for (i = 0; i < MSF2_NUM_SPIS; i++) {
81*db873cc5SMarkus Armbruster         object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_MSS_SPI);
82ebc1fbb4SSubbaraya Sundeep     }
8305b7374aSSubbaraya Sundeep 
84*db873cc5SMarkus Armbruster     object_initialize_child(obj, "emac", &s->emac, TYPE_MSS_EMAC);
8505b7374aSSubbaraya Sundeep     if (nd_table[0].used) {
8605b7374aSSubbaraya Sundeep         qemu_check_nic_model(&nd_table[0], TYPE_MSS_EMAC);
8705b7374aSSubbaraya Sundeep         qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
8805b7374aSSubbaraya Sundeep     }
89ebc1fbb4SSubbaraya Sundeep }
90ebc1fbb4SSubbaraya Sundeep 
91ebc1fbb4SSubbaraya Sundeep static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp)
92ebc1fbb4SSubbaraya Sundeep {
93ebc1fbb4SSubbaraya Sundeep     MSF2State *s = MSF2_SOC(dev_soc);
94ebc1fbb4SSubbaraya Sundeep     DeviceState *dev, *armv7m;
95ebc1fbb4SSubbaraya Sundeep     SysBusDevice *busdev;
96ebc1fbb4SSubbaraya Sundeep     Error *err = NULL;
97ebc1fbb4SSubbaraya Sundeep     int i;
98ebc1fbb4SSubbaraya Sundeep 
99ebc1fbb4SSubbaraya Sundeep     MemoryRegion *system_memory = get_system_memory();
100ebc1fbb4SSubbaraya Sundeep     MemoryRegion *nvm = g_new(MemoryRegion, 1);
101ebc1fbb4SSubbaraya Sundeep     MemoryRegion *nvm_alias = g_new(MemoryRegion, 1);
102ebc1fbb4SSubbaraya Sundeep     MemoryRegion *sram = g_new(MemoryRegion, 1);
103ebc1fbb4SSubbaraya Sundeep 
10432b9523aSPhilippe Mathieu-Daudé     memory_region_init_rom(nvm, OBJECT(dev_soc), "MSF2.eNVM", s->envm_size,
105ebc1fbb4SSubbaraya Sundeep                            &error_fatal);
106ebc1fbb4SSubbaraya Sundeep     /*
107ebc1fbb4SSubbaraya Sundeep      * On power-on, the eNVM region 0x60000000 is automatically
108ebc1fbb4SSubbaraya Sundeep      * remapped to the Cortex-M3 processor executable region
109ebc1fbb4SSubbaraya Sundeep      * start address (0x0). We do not support remapping other eNVM,
110ebc1fbb4SSubbaraya Sundeep      * eSRAM and DDR regions by guest(via Sysreg) currently.
111ebc1fbb4SSubbaraya Sundeep      */
11232b9523aSPhilippe Mathieu-Daudé     memory_region_init_alias(nvm_alias, OBJECT(dev_soc), "MSF2.eNVM", nvm, 0,
11332b9523aSPhilippe Mathieu-Daudé                              s->envm_size);
114ebc1fbb4SSubbaraya Sundeep 
115ebc1fbb4SSubbaraya Sundeep     memory_region_add_subregion(system_memory, ENVM_BASE_ADDRESS, nvm);
116ebc1fbb4SSubbaraya Sundeep     memory_region_add_subregion(system_memory, 0, nvm_alias);
117ebc1fbb4SSubbaraya Sundeep 
118ebc1fbb4SSubbaraya Sundeep     memory_region_init_ram(sram, NULL, "MSF2.eSRAM", s->esram_size,
119ebc1fbb4SSubbaraya Sundeep                            &error_fatal);
120ebc1fbb4SSubbaraya Sundeep     memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram);
121ebc1fbb4SSubbaraya Sundeep 
122ebc1fbb4SSubbaraya Sundeep     armv7m = DEVICE(&s->armv7m);
123ebc1fbb4SSubbaraya Sundeep     qdev_prop_set_uint32(armv7m, "num-irq", 81);
124ebc1fbb4SSubbaraya Sundeep     qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
125a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(armv7m, "enable-bitband", true);
126ebc1fbb4SSubbaraya Sundeep     object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()),
127ebc1fbb4SSubbaraya Sundeep                                      "memory", &error_abort);
128*db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &err);
129ebc1fbb4SSubbaraya Sundeep     if (err != NULL) {
130ebc1fbb4SSubbaraya Sundeep         error_propagate(errp, err);
131ebc1fbb4SSubbaraya Sundeep         return;
132ebc1fbb4SSubbaraya Sundeep     }
133ebc1fbb4SSubbaraya Sundeep 
134ebc1fbb4SSubbaraya Sundeep     if (!s->m3clk) {
135ebc1fbb4SSubbaraya Sundeep         error_setg(errp, "Invalid m3clk value");
136ebc1fbb4SSubbaraya Sundeep         error_append_hint(errp, "m3clk can not be zero\n");
137ebc1fbb4SSubbaraya Sundeep         return;
138ebc1fbb4SSubbaraya Sundeep     }
139db7b98c6SSubbaraya Sundeep 
140db7b98c6SSubbaraya Sundeep     qdev_connect_gpio_out_named(DEVICE(&s->armv7m.nvic), "SYSRESETREQ", 0,
141db7b98c6SSubbaraya Sundeep                                 qemu_allocate_irq(&do_sys_reset, NULL, 0));
142db7b98c6SSubbaraya Sundeep 
143ebc1fbb4SSubbaraya Sundeep     system_clock_scale = NANOSECONDS_PER_SECOND / s->m3clk;
144ebc1fbb4SSubbaraya Sundeep 
145ebc1fbb4SSubbaraya Sundeep     for (i = 0; i < MSF2_NUM_UARTS; i++) {
1469bca0edbSPeter Maydell         if (serial_hd(i)) {
147ebc1fbb4SSubbaraya Sundeep             serial_mm_init(get_system_memory(), uart_addr[i], 2,
148ebc1fbb4SSubbaraya Sundeep                            qdev_get_gpio_in(armv7m, uart_irq[i]),
1499bca0edbSPeter Maydell                            115200, serial_hd(i), DEVICE_NATIVE_ENDIAN);
150ebc1fbb4SSubbaraya Sundeep         }
151ebc1fbb4SSubbaraya Sundeep     }
152ebc1fbb4SSubbaraya Sundeep 
153ebc1fbb4SSubbaraya Sundeep     dev = DEVICE(&s->timer);
154ebc1fbb4SSubbaraya Sundeep     /* APB0 clock is the timer input clock */
155ebc1fbb4SSubbaraya Sundeep     qdev_prop_set_uint32(dev, "clock-frequency", s->m3clk / s->apb0div);
156*db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->timer), &err);
157ebc1fbb4SSubbaraya Sundeep     if (err != NULL) {
158ebc1fbb4SSubbaraya Sundeep         error_propagate(errp, err);
159ebc1fbb4SSubbaraya Sundeep         return;
160ebc1fbb4SSubbaraya Sundeep     }
161ebc1fbb4SSubbaraya Sundeep     busdev = SYS_BUS_DEVICE(dev);
162ebc1fbb4SSubbaraya Sundeep     sysbus_mmio_map(busdev, 0, MSF2_TIMER_BASE);
163ebc1fbb4SSubbaraya Sundeep     sysbus_connect_irq(busdev, 0,
164ebc1fbb4SSubbaraya Sundeep                            qdev_get_gpio_in(armv7m, timer_irq[0]));
165ebc1fbb4SSubbaraya Sundeep     sysbus_connect_irq(busdev, 1,
166ebc1fbb4SSubbaraya Sundeep                            qdev_get_gpio_in(armv7m, timer_irq[1]));
167ebc1fbb4SSubbaraya Sundeep 
168ebc1fbb4SSubbaraya Sundeep     dev = DEVICE(&s->sysreg);
169ebc1fbb4SSubbaraya Sundeep     qdev_prop_set_uint32(dev, "apb0divisor", s->apb0div);
170ebc1fbb4SSubbaraya Sundeep     qdev_prop_set_uint32(dev, "apb1divisor", s->apb1div);
171*db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->sysreg), &err);
172ebc1fbb4SSubbaraya Sundeep     if (err != NULL) {
173ebc1fbb4SSubbaraya Sundeep         error_propagate(errp, err);
174ebc1fbb4SSubbaraya Sundeep         return;
175ebc1fbb4SSubbaraya Sundeep     }
176ebc1fbb4SSubbaraya Sundeep     busdev = SYS_BUS_DEVICE(dev);
177ebc1fbb4SSubbaraya Sundeep     sysbus_mmio_map(busdev, 0, MSF2_SYSREG_BASE);
178ebc1fbb4SSubbaraya Sundeep 
179ebc1fbb4SSubbaraya Sundeep     for (i = 0; i < MSF2_NUM_SPIS; i++) {
180ebc1fbb4SSubbaraya Sundeep         gchar *bus_name;
181ebc1fbb4SSubbaraya Sundeep 
182*db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &err);
183ebc1fbb4SSubbaraya Sundeep         if (err != NULL) {
184ebc1fbb4SSubbaraya Sundeep             error_propagate(errp, err);
185ebc1fbb4SSubbaraya Sundeep             return;
186ebc1fbb4SSubbaraya Sundeep         }
187ebc1fbb4SSubbaraya Sundeep 
188ebc1fbb4SSubbaraya Sundeep         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
189ebc1fbb4SSubbaraya Sundeep         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
190ebc1fbb4SSubbaraya Sundeep                            qdev_get_gpio_in(armv7m, spi_irq[i]));
191ebc1fbb4SSubbaraya Sundeep 
192ebc1fbb4SSubbaraya Sundeep         /* Alias controller SPI bus to the SoC itself */
193ebc1fbb4SSubbaraya Sundeep         bus_name = g_strdup_printf("spi%d", i);
194ebc1fbb4SSubbaraya Sundeep         object_property_add_alias(OBJECT(s), bus_name,
195d2623129SMarkus Armbruster                                   OBJECT(&s->spi[i]), "spi");
196ebc1fbb4SSubbaraya Sundeep         g_free(bus_name);
197ebc1fbb4SSubbaraya Sundeep     }
198ebc1fbb4SSubbaraya Sundeep 
19905b7374aSSubbaraya Sundeep     dev = DEVICE(&s->emac);
20005b7374aSSubbaraya Sundeep     object_property_set_link(OBJECT(&s->emac), OBJECT(get_system_memory()),
20105b7374aSSubbaraya Sundeep                              "ahb-bus", &error_abort);
202*db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->emac), &err);
20305b7374aSSubbaraya Sundeep     if (err != NULL) {
20405b7374aSSubbaraya Sundeep         error_propagate(errp, err);
20505b7374aSSubbaraya Sundeep         return;
20605b7374aSSubbaraya Sundeep     }
20705b7374aSSubbaraya Sundeep     busdev = SYS_BUS_DEVICE(dev);
20805b7374aSSubbaraya Sundeep     sysbus_mmio_map(busdev, 0, MSF2_EMAC_BASE);
20905b7374aSSubbaraya Sundeep     sysbus_connect_irq(busdev, 0,
21005b7374aSSubbaraya Sundeep                        qdev_get_gpio_in(armv7m, MSF2_EMAC_IRQ));
21105b7374aSSubbaraya Sundeep 
212ebc1fbb4SSubbaraya Sundeep     /* Below devices are not modelled yet. */
213ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("i2c_0", 0x40002000, 0x1000);
214ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("dma", 0x40003000, 0x1000);
215ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("watchdog", 0x40005000, 0x1000);
216ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("i2c_1", 0x40012000, 0x1000);
217ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("gpio", 0x40013000, 0x1000);
218ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("hs-dma", 0x40014000, 0x1000);
219ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("can", 0x40015000, 0x1000);
220ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("rtc", 0x40017000, 0x1000);
221ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("apb_config", 0x40020000, 0x10000);
222ebc1fbb4SSubbaraya Sundeep     create_unimplemented_device("usb", 0x40043000, 0x1000);
223ebc1fbb4SSubbaraya Sundeep }
224ebc1fbb4SSubbaraya Sundeep 
225ebc1fbb4SSubbaraya Sundeep static Property m2sxxx_soc_properties[] = {
226ebc1fbb4SSubbaraya Sundeep     /*
227ebc1fbb4SSubbaraya Sundeep      * part name specifies the type of SmartFusion2 device variant(this
228ebc1fbb4SSubbaraya Sundeep      * property is for information purpose only.
229ebc1fbb4SSubbaraya Sundeep      */
230ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_STRING("cpu-type", MSF2State, cpu_type),
231ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_STRING("part-name", MSF2State, part_name),
232ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_UINT64("eNVM-size", MSF2State, envm_size, MSF2_ENVM_MAX_SIZE),
233ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_UINT64("eSRAM-size", MSF2State, esram_size,
234ebc1fbb4SSubbaraya Sundeep                         MSF2_ESRAM_MAX_SIZE),
235ebc1fbb4SSubbaraya Sundeep     /* Libero GUI shows 100Mhz as default for clocks */
236ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_UINT32("m3clk", MSF2State, m3clk, 100 * 1000000),
237ebc1fbb4SSubbaraya Sundeep     /* default divisors in Libero GUI */
238ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_UINT8("apb0div", MSF2State, apb0div, 2),
239ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_UINT8("apb1div", MSF2State, apb1div, 2),
240ebc1fbb4SSubbaraya Sundeep     DEFINE_PROP_END_OF_LIST(),
241ebc1fbb4SSubbaraya Sundeep };
242ebc1fbb4SSubbaraya Sundeep 
243ebc1fbb4SSubbaraya Sundeep static void m2sxxx_soc_class_init(ObjectClass *klass, void *data)
244ebc1fbb4SSubbaraya Sundeep {
245ebc1fbb4SSubbaraya Sundeep     DeviceClass *dc = DEVICE_CLASS(klass);
246ebc1fbb4SSubbaraya Sundeep 
247ebc1fbb4SSubbaraya Sundeep     dc->realize = m2sxxx_soc_realize;
2484f67d30bSMarc-André Lureau     device_class_set_props(dc, m2sxxx_soc_properties);
249ebc1fbb4SSubbaraya Sundeep }
250ebc1fbb4SSubbaraya Sundeep 
251ebc1fbb4SSubbaraya Sundeep static const TypeInfo m2sxxx_soc_info = {
252ebc1fbb4SSubbaraya Sundeep     .name          = TYPE_MSF2_SOC,
253ebc1fbb4SSubbaraya Sundeep     .parent        = TYPE_SYS_BUS_DEVICE,
254ebc1fbb4SSubbaraya Sundeep     .instance_size = sizeof(MSF2State),
255ebc1fbb4SSubbaraya Sundeep     .instance_init = m2sxxx_soc_initfn,
256ebc1fbb4SSubbaraya Sundeep     .class_init    = m2sxxx_soc_class_init,
257ebc1fbb4SSubbaraya Sundeep };
258ebc1fbb4SSubbaraya Sundeep 
259ebc1fbb4SSubbaraya Sundeep static void m2sxxx_soc_types(void)
260ebc1fbb4SSubbaraya Sundeep {
261ebc1fbb4SSubbaraya Sundeep     type_register_static(&m2sxxx_soc_info);
262ebc1fbb4SSubbaraya Sundeep }
263ebc1fbb4SSubbaraya Sundeep 
264ebc1fbb4SSubbaraya Sundeep type_init(m2sxxx_soc_types)
265