12eb5578bSPeter Maydell /* 22eb5578bSPeter Maydell * ARM V2M MPS2 board emulation. 32eb5578bSPeter Maydell * 42eb5578bSPeter Maydell * Copyright (c) 2017 Linaro Limited 52eb5578bSPeter Maydell * Written by Peter Maydell 62eb5578bSPeter Maydell * 72eb5578bSPeter Maydell * This program is free software; you can redistribute it and/or modify 82eb5578bSPeter Maydell * it under the terms of the GNU General Public License version 2 or 92eb5578bSPeter Maydell * (at your option) any later version. 102eb5578bSPeter Maydell */ 112eb5578bSPeter Maydell 122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 132eb5578bSPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 142eb5578bSPeter Maydell * and most of the devices are in the FPGA, the details of the board 152eb5578bSPeter Maydell * as seen by the guest depend significantly on the FPGA image. 162eb5578bSPeter Maydell * We model the following FPGA images: 172eb5578bSPeter Maydell * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385 182eb5578bSPeter Maydell * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511 192eb5578bSPeter Maydell * 202eb5578bSPeter Maydell * Links to the TRM for the board itself and to the various Application 212eb5578bSPeter Maydell * Notes which document the FPGA images can be found here: 222eb5578bSPeter Maydell * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system 232eb5578bSPeter Maydell */ 242eb5578bSPeter Maydell 252eb5578bSPeter Maydell #include "qemu/osdep.h" 26eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 2768637c3aSIgor Mammedov #include "qemu/cutils.h" 282eb5578bSPeter Maydell #include "qapi/error.h" 292eb5578bSPeter Maydell #include "qemu/error-report.h" 3012ec8bd5SPeter Maydell #include "hw/arm/boot.h" 312eb5578bSPeter Maydell #include "hw/arm/armv7m.h" 32977a15f4SPeter Maydell #include "hw/or-irq.h" 332eb5578bSPeter Maydell #include "hw/boards.h" 342eb5578bSPeter Maydell #include "exec/address-spaces.h" 35977a15f4SPeter Maydell #include "sysemu/sysemu.h" 362eb5578bSPeter Maydell #include "hw/misc/unimp.h" 37977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 383d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 39595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h" 406dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h" 41adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h" 4258f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h" 43ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 4466b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 4535873939SPeter Maydell #include "net/net.h" 46adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h" 47*db1015e9SEduardo Habkost #include "qom/object.h" 482eb5578bSPeter Maydell 492eb5578bSPeter Maydell typedef enum MPS2FPGAType { 502eb5578bSPeter Maydell FPGA_AN385, 512eb5578bSPeter Maydell FPGA_AN511, 522eb5578bSPeter Maydell } MPS2FPGAType; 532eb5578bSPeter Maydell 54*db1015e9SEduardo Habkost struct MPS2MachineClass { 552eb5578bSPeter Maydell MachineClass parent; 562eb5578bSPeter Maydell MPS2FPGAType fpga_type; 576dbdf4ecSPeter Maydell uint32_t scc_id; 58*db1015e9SEduardo Habkost }; 59*db1015e9SEduardo Habkost typedef struct MPS2MachineClass MPS2MachineClass; 602eb5578bSPeter Maydell 61*db1015e9SEduardo Habkost struct MPS2MachineState { 622eb5578bSPeter Maydell MachineState parent; 632eb5578bSPeter Maydell 642eb5578bSPeter Maydell ARMv7MState armv7m; 652eb5578bSPeter Maydell MemoryRegion ssram1; 662eb5578bSPeter Maydell MemoryRegion ssram1_m; 672eb5578bSPeter Maydell MemoryRegion ssram23; 682eb5578bSPeter Maydell MemoryRegion ssram23_m; 692eb5578bSPeter Maydell MemoryRegion blockram; 702eb5578bSPeter Maydell MemoryRegion blockram_m1; 712eb5578bSPeter Maydell MemoryRegion blockram_m2; 722eb5578bSPeter Maydell MemoryRegion blockram_m3; 732eb5578bSPeter Maydell MemoryRegion sram; 7475ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 756dbdf4ecSPeter Maydell MPS2SCC scc; 76adbb23b6SPhilippe Mathieu-Daudé MPS2FPGAIO fpgaio; 7775ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 78595c786bSPeter Maydell CMSDKAPBDualTimer dualtimer; 79adbb23b6SPhilippe Mathieu-Daudé CMSDKAPBWatchdog watchdog; 80*db1015e9SEduardo Habkost }; 81*db1015e9SEduardo Habkost typedef struct MPS2MachineState MPS2MachineState; 822eb5578bSPeter Maydell 832eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2" 842eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385") 852eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511") 862eb5578bSPeter Maydell 872eb5578bSPeter Maydell #define MPS2_MACHINE(obj) \ 882eb5578bSPeter Maydell OBJECT_CHECK(MPS2MachineState, obj, TYPE_MPS2_MACHINE) 892eb5578bSPeter Maydell #define MPS2_MACHINE_GET_CLASS(obj) \ 902eb5578bSPeter Maydell OBJECT_GET_CLASS(MPS2MachineClass, obj, TYPE_MPS2_MACHINE) 912eb5578bSPeter Maydell #define MPS2_MACHINE_CLASS(klass) \ 922eb5578bSPeter Maydell OBJECT_CLASS_CHECK(MPS2MachineClass, klass, TYPE_MPS2_MACHINE) 932eb5578bSPeter Maydell 942eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */ 952eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000 962eb5578bSPeter Maydell 972eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 982eb5578bSPeter Maydell * the memory map at @base. 992eb5578bSPeter Maydell */ 1002eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 1012eb5578bSPeter Maydell hwaddr base, hwaddr size) 1022eb5578bSPeter Maydell { 1032eb5578bSPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 1042eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1052eb5578bSPeter Maydell } 1062eb5578bSPeter Maydell 1072eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 1082eb5578bSPeter Maydell * located at @base in the memory map. 1092eb5578bSPeter Maydell */ 1102eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1112eb5578bSPeter Maydell MemoryRegion *orig, hwaddr base) 1122eb5578bSPeter Maydell { 1132eb5578bSPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1142eb5578bSPeter Maydell memory_region_size(orig)); 1152eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1162eb5578bSPeter Maydell } 1172eb5578bSPeter Maydell 1182eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine) 1192eb5578bSPeter Maydell { 1202eb5578bSPeter Maydell MPS2MachineState *mms = MPS2_MACHINE(machine); 1212eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine); 1222eb5578bSPeter Maydell MemoryRegion *system_memory = get_system_memory(); 123ba1ba5ccSIgor Mammedov MachineClass *mc = MACHINE_GET_CLASS(machine); 1246dbdf4ecSPeter Maydell DeviceState *armv7m, *sccdev; 125bb8fba9cSPhilippe Mathieu-Daudé int i; 1262eb5578bSPeter Maydell 127ba1ba5ccSIgor Mammedov if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 128ba1ba5ccSIgor Mammedov error_report("This board can only be used with CPU %s", 129ba1ba5ccSIgor Mammedov mc->default_cpu_type); 1302eb5578bSPeter Maydell exit(1); 1312eb5578bSPeter Maydell } 1322eb5578bSPeter Maydell 13368637c3aSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 13468637c3aSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 13568637c3aSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 13668637c3aSIgor Mammedov g_free(sz); 13768637c3aSIgor Mammedov exit(EXIT_FAILURE); 13868637c3aSIgor Mammedov } 13968637c3aSIgor Mammedov 1402eb5578bSPeter Maydell /* The FPGA images have an odd combination of different RAMs, 1412eb5578bSPeter Maydell * because in hardware they are different implementations and 1422eb5578bSPeter Maydell * connected to different buses, giving varying performance/size 1432eb5578bSPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 1442eb5578bSPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 1452eb5578bSPeter Maydell * 1462eb5578bSPeter Maydell * Common to both boards: 1472eb5578bSPeter Maydell * 0x21000000..0x21ffffff : PSRAM (16MB) 1482eb5578bSPeter Maydell * AN385 only: 1492eb5578bSPeter Maydell * 0x00000000 .. 0x003fffff : ZBT SSRAM1 1502eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1 1512eb5578bSPeter Maydell * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3 1522eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3 1532eb5578bSPeter Maydell * 0x01000000 .. 0x01003fff : block RAM (16K) 1542eb5578bSPeter Maydell * 0x01004000 .. 0x01007fff : mirror of above 1552eb5578bSPeter Maydell * 0x01008000 .. 0x0100bfff : mirror of above 1562eb5578bSPeter Maydell * 0x0100c000 .. 0x0100ffff : mirror of above 1572eb5578bSPeter Maydell * AN511 only: 1582eb5578bSPeter Maydell * 0x00000000 .. 0x0003ffff : FPGA block RAM 1592eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : ZBT SSRAM1 1602eb5578bSPeter Maydell * 0x20000000 .. 0x2001ffff : SRAM 1612eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3 1622eb5578bSPeter Maydell * 1632eb5578bSPeter Maydell * The AN385 has a feature where the lowest 16K can be mapped 1642eb5578bSPeter Maydell * either to the bottom of the ZBT SSRAM1 or to the block RAM. 1652eb5578bSPeter Maydell * This is of no use for QEMU so we don't implement it (as if 1662eb5578bSPeter Maydell * zbt_boot_ctrl is always zero). 1672eb5578bSPeter Maydell */ 16868637c3aSIgor Mammedov memory_region_add_subregion(system_memory, 0x21000000, machine->ram); 1692eb5578bSPeter Maydell 1702eb5578bSPeter Maydell switch (mmc->fpga_type) { 1712eb5578bSPeter Maydell case FPGA_AN385: 1722eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000); 1732eb5578bSPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000); 1742eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000); 1752eb5578bSPeter Maydell make_ram_alias(&mms->ssram23_m, "mps.ssram23_m", 1762eb5578bSPeter Maydell &mms->ssram23, 0x20400000); 1772eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000); 1782eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m1, "mps.blockram_m1", 1792eb5578bSPeter Maydell &mms->blockram, 0x01004000); 1802eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m2, "mps.blockram_m2", 1812eb5578bSPeter Maydell &mms->blockram, 0x01008000); 1822eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m3, "mps.blockram_m3", 1832eb5578bSPeter Maydell &mms->blockram, 0x0100c000); 1842eb5578bSPeter Maydell break; 1852eb5578bSPeter Maydell case FPGA_AN511: 1862eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000); 1872eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000); 1882eb5578bSPeter Maydell make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000); 1892eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000); 1902eb5578bSPeter Maydell break; 1912eb5578bSPeter Maydell default: 1922eb5578bSPeter Maydell g_assert_not_reached(); 1932eb5578bSPeter Maydell } 1942eb5578bSPeter Maydell 1950074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M); 1962eb5578bSPeter Maydell armv7m = DEVICE(&mms->armv7m); 1972eb5578bSPeter Maydell switch (mmc->fpga_type) { 1982eb5578bSPeter Maydell case FPGA_AN385: 1992eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 32); 2002eb5578bSPeter Maydell break; 2012eb5578bSPeter Maydell case FPGA_AN511: 2022eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 64); 2032eb5578bSPeter Maydell break; 2042eb5578bSPeter Maydell default: 2052eb5578bSPeter Maydell g_assert_not_reached(); 2062eb5578bSPeter Maydell } 207ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); 208a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true); 2095325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->armv7m), "memory", 2105325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 2110074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal); 2122eb5578bSPeter Maydell 2132eb5578bSPeter Maydell create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000); 2142eb5578bSPeter Maydell create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000); 2152eb5578bSPeter Maydell create_unimplemented_device("Block RAM", 0x01000000, 0x00010000); 2162eb5578bSPeter Maydell create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000); 2172eb5578bSPeter Maydell create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000); 2182eb5578bSPeter Maydell create_unimplemented_device("PSRAM", 0x21000000, 0x01000000); 2192eb5578bSPeter Maydell /* These three ranges all cover multiple devices; we may implement 2202eb5578bSPeter Maydell * some of them below (in which case the real device takes precedence 2212eb5578bSPeter Maydell * over the unimplemented-region mapping). 2222eb5578bSPeter Maydell */ 2232eb5578bSPeter Maydell create_unimplemented_device("CMSDK APB peripheral region @0x40000000", 2242eb5578bSPeter Maydell 0x40000000, 0x00010000); 22590b1b6efSPhilippe Mathieu-Daudé create_unimplemented_device("CMSDK AHB peripheral region @0x40010000", 2262eb5578bSPeter Maydell 0x40010000, 0x00010000); 2272eb5578bSPeter Maydell create_unimplemented_device("Extra peripheral region @0x40020000", 2282eb5578bSPeter Maydell 0x40020000, 0x00010000); 22990b1b6efSPhilippe Mathieu-Daudé 2302eb5578bSPeter Maydell create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); 2312eb5578bSPeter Maydell create_unimplemented_device("VGA", 0x41000000, 0x0200000); 2322eb5578bSPeter Maydell 233977a15f4SPeter Maydell switch (mmc->fpga_type) { 234977a15f4SPeter Maydell case FPGA_AN385: 235977a15f4SPeter Maydell { 236977a15f4SPeter Maydell /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together. 237977a15f4SPeter Maydell * Overflow for UARTs 4 and 5 doesn't trigger any interrupt. 238977a15f4SPeter Maydell */ 239977a15f4SPeter Maydell Object *orgate; 240977a15f4SPeter Maydell DeviceState *orgate_dev; 241977a15f4SPeter Maydell 242977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 2435325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 6, &error_fatal); 244ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 245977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 246977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 247977a15f4SPeter Maydell 248977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 249977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 250977a15f4SPeter Maydell 0x40006000, 0x40007000, 251977a15f4SPeter Maydell 0x40009000}; 252977a15f4SPeter Maydell /* RX irq number; TX irq is always one greater */ 253977a15f4SPeter Maydell static const int uartirq[] = {0, 2, 4, 18, 20}; 254977a15f4SPeter Maydell qemu_irq txovrint = NULL, rxovrint = NULL; 255977a15f4SPeter Maydell 256977a15f4SPeter Maydell if (i < 3) { 257977a15f4SPeter Maydell txovrint = qdev_get_gpio_in(orgate_dev, i * 2); 258977a15f4SPeter Maydell rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); 259977a15f4SPeter Maydell } 260977a15f4SPeter Maydell 261977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 262977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i] + 1), 263977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i]), 264977a15f4SPeter Maydell txovrint, rxovrint, 265977a15f4SPeter Maydell NULL, 266fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 267977a15f4SPeter Maydell } 268977a15f4SPeter Maydell break; 269977a15f4SPeter Maydell } 270977a15f4SPeter Maydell case FPGA_AN511: 271977a15f4SPeter Maydell { 272977a15f4SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 273977a15f4SPeter Maydell * Tx and Rx IRQs for each UART are ORed together. 274977a15f4SPeter Maydell */ 275977a15f4SPeter Maydell Object *orgate; 276977a15f4SPeter Maydell DeviceState *orgate_dev; 277977a15f4SPeter Maydell 278977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 2795325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 10, &error_fatal); 280ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 281977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 282977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 283977a15f4SPeter Maydell 284977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 285977a15f4SPeter Maydell /* system irq numbers for the combined tx/rx for each UART */ 286977a15f4SPeter Maydell static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56}; 287977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 288977a15f4SPeter Maydell 0x4002c000, 0x4002d000, 289977a15f4SPeter Maydell 0x4002e000}; 290977a15f4SPeter Maydell Object *txrx_orgate; 291977a15f4SPeter Maydell DeviceState *txrx_orgate_dev; 292977a15f4SPeter Maydell 293977a15f4SPeter Maydell txrx_orgate = object_new(TYPE_OR_IRQ); 2945325cc34SMarkus Armbruster object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal); 295ce189ab2SMarkus Armbruster qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal); 296977a15f4SPeter Maydell txrx_orgate_dev = DEVICE(txrx_orgate); 297977a15f4SPeter Maydell qdev_connect_gpio_out(txrx_orgate_dev, 0, 298977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); 299977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 300977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 0), 301977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 1), 302ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2), 303ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2 + 1), 304977a15f4SPeter Maydell NULL, 305fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 306977a15f4SPeter Maydell } 307977a15f4SPeter Maydell break; 308977a15f4SPeter Maydell } 309977a15f4SPeter Maydell default: 310977a15f4SPeter Maydell g_assert_not_reached(); 311977a15f4SPeter Maydell } 312bb8fba9cSPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 313bb8fba9cSPhilippe Mathieu-Daudé static const hwaddr gpiobase[] = {0x40010000, 0x40011000, 314bb8fba9cSPhilippe Mathieu-Daudé 0x40012000, 0x40013000}; 315bb8fba9cSPhilippe Mathieu-Daudé create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000); 316bb8fba9cSPhilippe Mathieu-Daudé } 317977a15f4SPeter Maydell 31875ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 3193d53904aSPeter Maydell cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); 3203d53904aSPeter Maydell cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); 3210074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, 3220074fce6SMarkus Armbruster TYPE_CMSDK_APB_DUALTIMER); 323595c786bSPeter Maydell qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); 3240074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); 325595c786bSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, 326595c786bSPeter Maydell qdev_get_gpio_in(armv7m, 10)); 327595c786bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); 328ecbe51afSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, 329ecbe51afSPhilippe Mathieu-Daudé TYPE_CMSDK_APB_WATCHDOG); 330ecbe51afSPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); 331ecbe51afSPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); 332ecbe51afSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, 333ecbe51afSPhilippe Mathieu-Daudé qdev_get_gpio_in_named(armv7m, "NMI", 0)); 334ecbe51afSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000); 335595c786bSPeter Maydell 33675ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 3370074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); 3386dbdf4ecSPeter Maydell sccdev = DEVICE(&mms->scc); 3396dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 340239cb6feSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 3416dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 3420074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); 3436dbdf4ecSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); 344adbb23b6SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "fpgaio", 345adbb23b6SPhilippe Mathieu-Daudé &mms->fpgaio, TYPE_MPS2_FPGAIO); 346adbb23b6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000); 347adbb23b6SPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); 348adbb23b6SPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000); 34958f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, 0x40025000, /* External ADC */ 35058f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, 22)); 35158f7f3c4SPhilippe Mathieu-Daudé for (i = 0; i < 2; i++) { 35258f7f3c4SPhilippe Mathieu-Daudé static const int spi_irqno[] = {11, 24}; 35358f7f3c4SPhilippe Mathieu-Daudé static const hwaddr spibase[] = {0x40020000, /* APB */ 35458f7f3c4SPhilippe Mathieu-Daudé 0x40021000, /* LCD */ 35558f7f3c4SPhilippe Mathieu-Daudé 0x40026000, /* Shield0 */ 35658f7f3c4SPhilippe Mathieu-Daudé 0x40027000}; /* Shield1 */ 35758f7f3c4SPhilippe Mathieu-Daudé DeviceState *orgate_dev; 35858f7f3c4SPhilippe Mathieu-Daudé Object *orgate; 35958f7f3c4SPhilippe Mathieu-Daudé int j; 36058f7f3c4SPhilippe Mathieu-Daudé 36158f7f3c4SPhilippe Mathieu-Daudé orgate = object_new(TYPE_OR_IRQ); 3625325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 2, &error_fatal); 36358f7f3c4SPhilippe Mathieu-Daudé orgate_dev = DEVICE(orgate); 36458f7f3c4SPhilippe Mathieu-Daudé qdev_realize(orgate_dev, NULL, &error_fatal); 36558f7f3c4SPhilippe Mathieu-Daudé qdev_connect_gpio_out(orgate_dev, 0, 36658f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, spi_irqno[i])); 36758f7f3c4SPhilippe Mathieu-Daudé for (j = 0; j < 2; j++) { 36858f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, spibase[2 * i + j], 36958f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(orgate_dev, j)); 37058f7f3c4SPhilippe Mathieu-Daudé } 37158f7f3c4SPhilippe Mathieu-Daudé } 372ada45de9SPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 373ada45de9SPhilippe Mathieu-Daudé static const hwaddr i2cbase[] = {0x40022000, /* Touch */ 374ada45de9SPhilippe Mathieu-Daudé 0x40023000, /* Audio */ 375ada45de9SPhilippe Mathieu-Daudé 0x40029000, /* Shield0 */ 376ada45de9SPhilippe Mathieu-Daudé 0x4002a000}; /* Shield1 */ 377ada45de9SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); 378ada45de9SPhilippe Mathieu-Daudé } 3797b465641SPhilippe Mathieu-Daudé create_unimplemented_device("i2s", 0x40024000, 0x400); 3806dbdf4ecSPeter Maydell 38135873939SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 38235873939SPeter Maydell * except that it doesn't support the checksum-offload feature. 38335873939SPeter Maydell */ 38435873939SPeter Maydell lan9118_init(&nd_table[0], 0x40200000, 38535873939SPeter Maydell qdev_get_gpio_in(armv7m, 38635873939SPeter Maydell mmc->fpga_type == FPGA_AN385 ? 13 : 47)); 38735873939SPeter Maydell 3882eb5578bSPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ; 3892eb5578bSPeter Maydell 3902eb5578bSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 3912eb5578bSPeter Maydell 0x400000); 3922eb5578bSPeter Maydell } 3932eb5578bSPeter Maydell 3942eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data) 3952eb5578bSPeter Maydell { 3962eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3972eb5578bSPeter Maydell 3982eb5578bSPeter Maydell mc->init = mps2_common_init; 3992eb5578bSPeter Maydell mc->max_cpus = 1; 40068637c3aSIgor Mammedov mc->default_ram_size = 16 * MiB; 40168637c3aSIgor Mammedov mc->default_ram_id = "mps.ram"; 4022eb5578bSPeter Maydell } 4032eb5578bSPeter Maydell 4042eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data) 4052eb5578bSPeter Maydell { 4062eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4072eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4082eb5578bSPeter Maydell 4092eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3"; 4102eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN385; 411ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 412239cb6feSPeter Maydell mmc->scc_id = 0x41043850; 4132eb5578bSPeter Maydell } 4142eb5578bSPeter Maydell 4152eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data) 4162eb5578bSPeter Maydell { 4172eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4182eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4192eb5578bSPeter Maydell 4202eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3"; 4212eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN511; 422ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 423239cb6feSPeter Maydell mmc->scc_id = 0x41045110; 4242eb5578bSPeter Maydell } 4252eb5578bSPeter Maydell 4262eb5578bSPeter Maydell static const TypeInfo mps2_info = { 4272eb5578bSPeter Maydell .name = TYPE_MPS2_MACHINE, 4282eb5578bSPeter Maydell .parent = TYPE_MACHINE, 4292eb5578bSPeter Maydell .abstract = true, 4302eb5578bSPeter Maydell .instance_size = sizeof(MPS2MachineState), 4312eb5578bSPeter Maydell .class_size = sizeof(MPS2MachineClass), 4322eb5578bSPeter Maydell .class_init = mps2_class_init, 4332eb5578bSPeter Maydell }; 4342eb5578bSPeter Maydell 4352eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = { 4362eb5578bSPeter Maydell .name = TYPE_MPS2_AN385_MACHINE, 4372eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 4382eb5578bSPeter Maydell .class_init = mps2_an385_class_init, 4392eb5578bSPeter Maydell }; 4402eb5578bSPeter Maydell 4412eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = { 4422eb5578bSPeter Maydell .name = TYPE_MPS2_AN511_MACHINE, 4432eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 4442eb5578bSPeter Maydell .class_init = mps2_an511_class_init, 4452eb5578bSPeter Maydell }; 4462eb5578bSPeter Maydell 4472eb5578bSPeter Maydell static void mps2_machine_init(void) 4482eb5578bSPeter Maydell { 4492eb5578bSPeter Maydell type_register_static(&mps2_info); 4502eb5578bSPeter Maydell type_register_static(&mps2_an385_info); 4512eb5578bSPeter Maydell type_register_static(&mps2_an511_info); 4522eb5578bSPeter Maydell } 4532eb5578bSPeter Maydell 4542eb5578bSPeter Maydell type_init(mps2_machine_init); 455