12eb5578bSPeter Maydell /* 22eb5578bSPeter Maydell * ARM V2M MPS2 board emulation. 32eb5578bSPeter Maydell * 42eb5578bSPeter Maydell * Copyright (c) 2017 Linaro Limited 52eb5578bSPeter Maydell * Written by Peter Maydell 62eb5578bSPeter Maydell * 72eb5578bSPeter Maydell * This program is free software; you can redistribute it and/or modify 82eb5578bSPeter Maydell * it under the terms of the GNU General Public License version 2 or 92eb5578bSPeter Maydell * (at your option) any later version. 102eb5578bSPeter Maydell */ 112eb5578bSPeter Maydell 122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 132eb5578bSPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 142eb5578bSPeter Maydell * and most of the devices are in the FPGA, the details of the board 152eb5578bSPeter Maydell * as seen by the guest depend significantly on the FPGA image. 162eb5578bSPeter Maydell * We model the following FPGA images: 172eb5578bSPeter Maydell * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385 182eb5578bSPeter Maydell * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511 192eb5578bSPeter Maydell * 202eb5578bSPeter Maydell * Links to the TRM for the board itself and to the various Application 212eb5578bSPeter Maydell * Notes which document the FPGA images can be found here: 222eb5578bSPeter Maydell * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system 232eb5578bSPeter Maydell */ 242eb5578bSPeter Maydell 252eb5578bSPeter Maydell #include "qemu/osdep.h" 262eb5578bSPeter Maydell #include "qapi/error.h" 272eb5578bSPeter Maydell #include "qemu/error-report.h" 282eb5578bSPeter Maydell #include "hw/arm/arm.h" 292eb5578bSPeter Maydell #include "hw/arm/armv7m.h" 30977a15f4SPeter Maydell #include "hw/or-irq.h" 312eb5578bSPeter Maydell #include "hw/boards.h" 322eb5578bSPeter Maydell #include "exec/address-spaces.h" 33977a15f4SPeter Maydell #include "sysemu/sysemu.h" 342eb5578bSPeter Maydell #include "hw/misc/unimp.h" 35977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 363d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 376dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h" 3835873939SPeter Maydell #include "hw/devices.h" 3935873939SPeter Maydell #include "net/net.h" 402eb5578bSPeter Maydell 412eb5578bSPeter Maydell typedef enum MPS2FPGAType { 422eb5578bSPeter Maydell FPGA_AN385, 432eb5578bSPeter Maydell FPGA_AN511, 442eb5578bSPeter Maydell } MPS2FPGAType; 452eb5578bSPeter Maydell 462eb5578bSPeter Maydell typedef struct { 472eb5578bSPeter Maydell MachineClass parent; 482eb5578bSPeter Maydell MPS2FPGAType fpga_type; 496dbdf4ecSPeter Maydell uint32_t scc_id; 502eb5578bSPeter Maydell } MPS2MachineClass; 512eb5578bSPeter Maydell 522eb5578bSPeter Maydell typedef struct { 532eb5578bSPeter Maydell MachineState parent; 542eb5578bSPeter Maydell 552eb5578bSPeter Maydell ARMv7MState armv7m; 562eb5578bSPeter Maydell MemoryRegion psram; 572eb5578bSPeter Maydell MemoryRegion ssram1; 582eb5578bSPeter Maydell MemoryRegion ssram1_m; 592eb5578bSPeter Maydell MemoryRegion ssram23; 602eb5578bSPeter Maydell MemoryRegion ssram23_m; 612eb5578bSPeter Maydell MemoryRegion blockram; 622eb5578bSPeter Maydell MemoryRegion blockram_m1; 632eb5578bSPeter Maydell MemoryRegion blockram_m2; 642eb5578bSPeter Maydell MemoryRegion blockram_m3; 652eb5578bSPeter Maydell MemoryRegion sram; 666dbdf4ecSPeter Maydell MPS2SCC scc; 672eb5578bSPeter Maydell } MPS2MachineState; 682eb5578bSPeter Maydell 692eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2" 702eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385") 712eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511") 722eb5578bSPeter Maydell 732eb5578bSPeter Maydell #define MPS2_MACHINE(obj) \ 742eb5578bSPeter Maydell OBJECT_CHECK(MPS2MachineState, obj, TYPE_MPS2_MACHINE) 752eb5578bSPeter Maydell #define MPS2_MACHINE_GET_CLASS(obj) \ 762eb5578bSPeter Maydell OBJECT_GET_CLASS(MPS2MachineClass, obj, TYPE_MPS2_MACHINE) 772eb5578bSPeter Maydell #define MPS2_MACHINE_CLASS(klass) \ 782eb5578bSPeter Maydell OBJECT_CLASS_CHECK(MPS2MachineClass, klass, TYPE_MPS2_MACHINE) 792eb5578bSPeter Maydell 802eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */ 812eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000 822eb5578bSPeter Maydell 832eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 842eb5578bSPeter Maydell * the memory map at @base. 852eb5578bSPeter Maydell */ 862eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 872eb5578bSPeter Maydell hwaddr base, hwaddr size) 882eb5578bSPeter Maydell { 892eb5578bSPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 902eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 912eb5578bSPeter Maydell } 922eb5578bSPeter Maydell 932eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 942eb5578bSPeter Maydell * located at @base in the memory map. 952eb5578bSPeter Maydell */ 962eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 972eb5578bSPeter Maydell MemoryRegion *orig, hwaddr base) 982eb5578bSPeter Maydell { 992eb5578bSPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1002eb5578bSPeter Maydell memory_region_size(orig)); 1012eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1022eb5578bSPeter Maydell } 1032eb5578bSPeter Maydell 1042eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine) 1052eb5578bSPeter Maydell { 1062eb5578bSPeter Maydell MPS2MachineState *mms = MPS2_MACHINE(machine); 1072eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine); 1082eb5578bSPeter Maydell MemoryRegion *system_memory = get_system_memory(); 109*ba1ba5ccSIgor Mammedov MachineClass *mc = MACHINE_GET_CLASS(machine); 1106dbdf4ecSPeter Maydell DeviceState *armv7m, *sccdev; 1112eb5578bSPeter Maydell 112*ba1ba5ccSIgor Mammedov if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 113*ba1ba5ccSIgor Mammedov error_report("This board can only be used with CPU %s", 114*ba1ba5ccSIgor Mammedov mc->default_cpu_type); 1152eb5578bSPeter Maydell exit(1); 1162eb5578bSPeter Maydell } 1172eb5578bSPeter Maydell 1182eb5578bSPeter Maydell /* The FPGA images have an odd combination of different RAMs, 1192eb5578bSPeter Maydell * because in hardware they are different implementations and 1202eb5578bSPeter Maydell * connected to different buses, giving varying performance/size 1212eb5578bSPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 1222eb5578bSPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 1232eb5578bSPeter Maydell * 1242eb5578bSPeter Maydell * Common to both boards: 1252eb5578bSPeter Maydell * 0x21000000..0x21ffffff : PSRAM (16MB) 1262eb5578bSPeter Maydell * AN385 only: 1272eb5578bSPeter Maydell * 0x00000000 .. 0x003fffff : ZBT SSRAM1 1282eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1 1292eb5578bSPeter Maydell * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3 1302eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3 1312eb5578bSPeter Maydell * 0x01000000 .. 0x01003fff : block RAM (16K) 1322eb5578bSPeter Maydell * 0x01004000 .. 0x01007fff : mirror of above 1332eb5578bSPeter Maydell * 0x01008000 .. 0x0100bfff : mirror of above 1342eb5578bSPeter Maydell * 0x0100c000 .. 0x0100ffff : mirror of above 1352eb5578bSPeter Maydell * AN511 only: 1362eb5578bSPeter Maydell * 0x00000000 .. 0x0003ffff : FPGA block RAM 1372eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : ZBT SSRAM1 1382eb5578bSPeter Maydell * 0x20000000 .. 0x2001ffff : SRAM 1392eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3 1402eb5578bSPeter Maydell * 1412eb5578bSPeter Maydell * The AN385 has a feature where the lowest 16K can be mapped 1422eb5578bSPeter Maydell * either to the bottom of the ZBT SSRAM1 or to the block RAM. 1432eb5578bSPeter Maydell * This is of no use for QEMU so we don't implement it (as if 1442eb5578bSPeter Maydell * zbt_boot_ctrl is always zero). 1452eb5578bSPeter Maydell */ 1462eb5578bSPeter Maydell memory_region_allocate_system_memory(&mms->psram, 1472eb5578bSPeter Maydell NULL, "mps.ram", 0x1000000); 1482eb5578bSPeter Maydell memory_region_add_subregion(system_memory, 0x21000000, &mms->psram); 1492eb5578bSPeter Maydell 1502eb5578bSPeter Maydell switch (mmc->fpga_type) { 1512eb5578bSPeter Maydell case FPGA_AN385: 1522eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000); 1532eb5578bSPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000); 1542eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000); 1552eb5578bSPeter Maydell make_ram_alias(&mms->ssram23_m, "mps.ssram23_m", 1562eb5578bSPeter Maydell &mms->ssram23, 0x20400000); 1572eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000); 1582eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m1, "mps.blockram_m1", 1592eb5578bSPeter Maydell &mms->blockram, 0x01004000); 1602eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m2, "mps.blockram_m2", 1612eb5578bSPeter Maydell &mms->blockram, 0x01008000); 1622eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m3, "mps.blockram_m3", 1632eb5578bSPeter Maydell &mms->blockram, 0x0100c000); 1642eb5578bSPeter Maydell break; 1652eb5578bSPeter Maydell case FPGA_AN511: 1662eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000); 1672eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000); 1682eb5578bSPeter Maydell make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000); 1692eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000); 1702eb5578bSPeter Maydell break; 1712eb5578bSPeter Maydell default: 1722eb5578bSPeter Maydell g_assert_not_reached(); 1732eb5578bSPeter Maydell } 1742eb5578bSPeter Maydell 1752eb5578bSPeter Maydell object_initialize(&mms->armv7m, sizeof(mms->armv7m), TYPE_ARMV7M); 1762eb5578bSPeter Maydell armv7m = DEVICE(&mms->armv7m); 1772eb5578bSPeter Maydell qdev_set_parent_bus(armv7m, sysbus_get_default()); 1782eb5578bSPeter Maydell switch (mmc->fpga_type) { 1792eb5578bSPeter Maydell case FPGA_AN385: 1802eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 32); 1812eb5578bSPeter Maydell break; 1822eb5578bSPeter Maydell case FPGA_AN511: 1832eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 64); 1842eb5578bSPeter Maydell break; 1852eb5578bSPeter Maydell default: 1862eb5578bSPeter Maydell g_assert_not_reached(); 1872eb5578bSPeter Maydell } 188*ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); 1892eb5578bSPeter Maydell object_property_set_link(OBJECT(&mms->armv7m), OBJECT(system_memory), 1902eb5578bSPeter Maydell "memory", &error_abort); 1912eb5578bSPeter Maydell object_property_set_bool(OBJECT(&mms->armv7m), true, "realized", 1922eb5578bSPeter Maydell &error_fatal); 1932eb5578bSPeter Maydell 1942eb5578bSPeter Maydell create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000); 1952eb5578bSPeter Maydell create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000); 1962eb5578bSPeter Maydell create_unimplemented_device("Block RAM", 0x01000000, 0x00010000); 1972eb5578bSPeter Maydell create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000); 1982eb5578bSPeter Maydell create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000); 1992eb5578bSPeter Maydell create_unimplemented_device("PSRAM", 0x21000000, 0x01000000); 2002eb5578bSPeter Maydell /* These three ranges all cover multiple devices; we may implement 2012eb5578bSPeter Maydell * some of them below (in which case the real device takes precedence 2022eb5578bSPeter Maydell * over the unimplemented-region mapping). 2032eb5578bSPeter Maydell */ 2042eb5578bSPeter Maydell create_unimplemented_device("CMSDK APB peripheral region @0x40000000", 2052eb5578bSPeter Maydell 0x40000000, 0x00010000); 2062eb5578bSPeter Maydell create_unimplemented_device("CMSDK peripheral region @0x40010000", 2072eb5578bSPeter Maydell 0x40010000, 0x00010000); 2082eb5578bSPeter Maydell create_unimplemented_device("Extra peripheral region @0x40020000", 2092eb5578bSPeter Maydell 0x40020000, 0x00010000); 2102eb5578bSPeter Maydell create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); 2112eb5578bSPeter Maydell create_unimplemented_device("VGA", 0x41000000, 0x0200000); 2122eb5578bSPeter Maydell 213977a15f4SPeter Maydell switch (mmc->fpga_type) { 214977a15f4SPeter Maydell case FPGA_AN385: 215977a15f4SPeter Maydell { 216977a15f4SPeter Maydell /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together. 217977a15f4SPeter Maydell * Overflow for UARTs 4 and 5 doesn't trigger any interrupt. 218977a15f4SPeter Maydell */ 219977a15f4SPeter Maydell Object *orgate; 220977a15f4SPeter Maydell DeviceState *orgate_dev; 221977a15f4SPeter Maydell int i; 222977a15f4SPeter Maydell 223977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 224977a15f4SPeter Maydell object_property_set_int(orgate, 6, "num-lines", &error_fatal); 225977a15f4SPeter Maydell object_property_set_bool(orgate, true, "realized", &error_fatal); 226977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 227977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 228977a15f4SPeter Maydell 229977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 230977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 231977a15f4SPeter Maydell 0x40006000, 0x40007000, 232977a15f4SPeter Maydell 0x40009000}; 233977a15f4SPeter Maydell Chardev *uartchr = i < MAX_SERIAL_PORTS ? serial_hds[i] : NULL; 234977a15f4SPeter Maydell /* RX irq number; TX irq is always one greater */ 235977a15f4SPeter Maydell static const int uartirq[] = {0, 2, 4, 18, 20}; 236977a15f4SPeter Maydell qemu_irq txovrint = NULL, rxovrint = NULL; 237977a15f4SPeter Maydell 238977a15f4SPeter Maydell if (i < 3) { 239977a15f4SPeter Maydell txovrint = qdev_get_gpio_in(orgate_dev, i * 2); 240977a15f4SPeter Maydell rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); 241977a15f4SPeter Maydell } 242977a15f4SPeter Maydell 243977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 244977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i] + 1), 245977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i]), 246977a15f4SPeter Maydell txovrint, rxovrint, 247977a15f4SPeter Maydell NULL, 248977a15f4SPeter Maydell uartchr, SYSCLK_FRQ); 249977a15f4SPeter Maydell } 250977a15f4SPeter Maydell break; 251977a15f4SPeter Maydell } 252977a15f4SPeter Maydell case FPGA_AN511: 253977a15f4SPeter Maydell { 254977a15f4SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 255977a15f4SPeter Maydell * Tx and Rx IRQs for each UART are ORed together. 256977a15f4SPeter Maydell */ 257977a15f4SPeter Maydell Object *orgate; 258977a15f4SPeter Maydell DeviceState *orgate_dev; 259977a15f4SPeter Maydell int i; 260977a15f4SPeter Maydell 261977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 262977a15f4SPeter Maydell object_property_set_int(orgate, 10, "num-lines", &error_fatal); 263977a15f4SPeter Maydell object_property_set_bool(orgate, true, "realized", &error_fatal); 264977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 265977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 266977a15f4SPeter Maydell 267977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 268977a15f4SPeter Maydell /* system irq numbers for the combined tx/rx for each UART */ 269977a15f4SPeter Maydell static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56}; 270977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 271977a15f4SPeter Maydell 0x4002c000, 0x4002d000, 272977a15f4SPeter Maydell 0x4002e000}; 273977a15f4SPeter Maydell Chardev *uartchr = i < MAX_SERIAL_PORTS ? serial_hds[i] : NULL; 274977a15f4SPeter Maydell Object *txrx_orgate; 275977a15f4SPeter Maydell DeviceState *txrx_orgate_dev; 276977a15f4SPeter Maydell 277977a15f4SPeter Maydell txrx_orgate = object_new(TYPE_OR_IRQ); 278977a15f4SPeter Maydell object_property_set_int(txrx_orgate, 2, "num-lines", &error_fatal); 279977a15f4SPeter Maydell object_property_set_bool(txrx_orgate, true, "realized", 280977a15f4SPeter Maydell &error_fatal); 281977a15f4SPeter Maydell txrx_orgate_dev = DEVICE(txrx_orgate); 282977a15f4SPeter Maydell qdev_connect_gpio_out(txrx_orgate_dev, 0, 283977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); 284977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 285977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 0), 286977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 1), 287ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2), 288ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2 + 1), 289977a15f4SPeter Maydell NULL, 290977a15f4SPeter Maydell uartchr, SYSCLK_FRQ); 291977a15f4SPeter Maydell } 292977a15f4SPeter Maydell break; 293977a15f4SPeter Maydell } 294977a15f4SPeter Maydell default: 295977a15f4SPeter Maydell g_assert_not_reached(); 296977a15f4SPeter Maydell } 297977a15f4SPeter Maydell 2983d53904aSPeter Maydell cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); 2993d53904aSPeter Maydell cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); 3003d53904aSPeter Maydell 3016dbdf4ecSPeter Maydell object_initialize(&mms->scc, sizeof(mms->scc), TYPE_MPS2_SCC); 3026dbdf4ecSPeter Maydell sccdev = DEVICE(&mms->scc); 3033d75007eSPeter Maydell qdev_set_parent_bus(sccdev, sysbus_get_default()); 3046dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 3056dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x02000008); 3066dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 3076dbdf4ecSPeter Maydell object_property_set_bool(OBJECT(&mms->scc), true, "realized", 3086dbdf4ecSPeter Maydell &error_fatal); 3096dbdf4ecSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); 3106dbdf4ecSPeter Maydell 31135873939SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 31235873939SPeter Maydell * except that it doesn't support the checksum-offload feature. 31335873939SPeter Maydell */ 31435873939SPeter Maydell lan9118_init(&nd_table[0], 0x40200000, 31535873939SPeter Maydell qdev_get_gpio_in(armv7m, 31635873939SPeter Maydell mmc->fpga_type == FPGA_AN385 ? 13 : 47)); 31735873939SPeter Maydell 3182eb5578bSPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ; 3192eb5578bSPeter Maydell 3202eb5578bSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 3212eb5578bSPeter Maydell 0x400000); 3222eb5578bSPeter Maydell } 3232eb5578bSPeter Maydell 3242eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data) 3252eb5578bSPeter Maydell { 3262eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3272eb5578bSPeter Maydell 3282eb5578bSPeter Maydell mc->init = mps2_common_init; 3292eb5578bSPeter Maydell mc->max_cpus = 1; 3302eb5578bSPeter Maydell } 3312eb5578bSPeter Maydell 3322eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data) 3332eb5578bSPeter Maydell { 3342eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3352eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 3362eb5578bSPeter Maydell 3372eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3"; 3382eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN385; 339*ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 3406dbdf4ecSPeter Maydell mmc->scc_id = 0x41040000 | (385 << 4); 3412eb5578bSPeter Maydell } 3422eb5578bSPeter Maydell 3432eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data) 3442eb5578bSPeter Maydell { 3452eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3462eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 3472eb5578bSPeter Maydell 3482eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3"; 3492eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN511; 350*ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 3516dbdf4ecSPeter Maydell mmc->scc_id = 0x4104000 | (511 << 4); 3522eb5578bSPeter Maydell } 3532eb5578bSPeter Maydell 3542eb5578bSPeter Maydell static const TypeInfo mps2_info = { 3552eb5578bSPeter Maydell .name = TYPE_MPS2_MACHINE, 3562eb5578bSPeter Maydell .parent = TYPE_MACHINE, 3572eb5578bSPeter Maydell .abstract = true, 3582eb5578bSPeter Maydell .instance_size = sizeof(MPS2MachineState), 3592eb5578bSPeter Maydell .class_size = sizeof(MPS2MachineClass), 3602eb5578bSPeter Maydell .class_init = mps2_class_init, 3612eb5578bSPeter Maydell }; 3622eb5578bSPeter Maydell 3632eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = { 3642eb5578bSPeter Maydell .name = TYPE_MPS2_AN385_MACHINE, 3652eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 3662eb5578bSPeter Maydell .class_init = mps2_an385_class_init, 3672eb5578bSPeter Maydell }; 3682eb5578bSPeter Maydell 3692eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = { 3702eb5578bSPeter Maydell .name = TYPE_MPS2_AN511_MACHINE, 3712eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 3722eb5578bSPeter Maydell .class_init = mps2_an511_class_init, 3732eb5578bSPeter Maydell }; 3742eb5578bSPeter Maydell 3752eb5578bSPeter Maydell static void mps2_machine_init(void) 3762eb5578bSPeter Maydell { 3772eb5578bSPeter Maydell type_register_static(&mps2_info); 3782eb5578bSPeter Maydell type_register_static(&mps2_an385_info); 3792eb5578bSPeter Maydell type_register_static(&mps2_an511_info); 3802eb5578bSPeter Maydell } 3812eb5578bSPeter Maydell 3822eb5578bSPeter Maydell type_init(mps2_machine_init); 383