12eb5578bSPeter Maydell /* 22eb5578bSPeter Maydell * ARM V2M MPS2 board emulation. 32eb5578bSPeter Maydell * 42eb5578bSPeter Maydell * Copyright (c) 2017 Linaro Limited 52eb5578bSPeter Maydell * Written by Peter Maydell 62eb5578bSPeter Maydell * 72eb5578bSPeter Maydell * This program is free software; you can redistribute it and/or modify 82eb5578bSPeter Maydell * it under the terms of the GNU General Public License version 2 or 92eb5578bSPeter Maydell * (at your option) any later version. 102eb5578bSPeter Maydell */ 112eb5578bSPeter Maydell 122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 132eb5578bSPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 142eb5578bSPeter Maydell * and most of the devices are in the FPGA, the details of the board 152eb5578bSPeter Maydell * as seen by the guest depend significantly on the FPGA image. 162eb5578bSPeter Maydell * We model the following FPGA images: 172eb5578bSPeter Maydell * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385 182eb5578bSPeter Maydell * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511 192eb5578bSPeter Maydell * 202eb5578bSPeter Maydell * Links to the TRM for the board itself and to the various Application 212eb5578bSPeter Maydell * Notes which document the FPGA images can be found here: 222eb5578bSPeter Maydell * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system 232eb5578bSPeter Maydell */ 242eb5578bSPeter Maydell 252eb5578bSPeter Maydell #include "qemu/osdep.h" 26eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 2768637c3aSIgor Mammedov #include "qemu/cutils.h" 282eb5578bSPeter Maydell #include "qapi/error.h" 292eb5578bSPeter Maydell #include "qemu/error-report.h" 3012ec8bd5SPeter Maydell #include "hw/arm/boot.h" 312eb5578bSPeter Maydell #include "hw/arm/armv7m.h" 32977a15f4SPeter Maydell #include "hw/or-irq.h" 332eb5578bSPeter Maydell #include "hw/boards.h" 342eb5578bSPeter Maydell #include "exec/address-spaces.h" 35977a15f4SPeter Maydell #include "sysemu/sysemu.h" 362eb5578bSPeter Maydell #include "hw/misc/unimp.h" 37977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 383d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 39595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h" 406dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h" 41adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h" 4258f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h" 43*ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 4466b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 4535873939SPeter Maydell #include "net/net.h" 46adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h" 472eb5578bSPeter Maydell 482eb5578bSPeter Maydell typedef enum MPS2FPGAType { 492eb5578bSPeter Maydell FPGA_AN385, 502eb5578bSPeter Maydell FPGA_AN511, 512eb5578bSPeter Maydell } MPS2FPGAType; 522eb5578bSPeter Maydell 532eb5578bSPeter Maydell typedef struct { 542eb5578bSPeter Maydell MachineClass parent; 552eb5578bSPeter Maydell MPS2FPGAType fpga_type; 566dbdf4ecSPeter Maydell uint32_t scc_id; 572eb5578bSPeter Maydell } MPS2MachineClass; 582eb5578bSPeter Maydell 592eb5578bSPeter Maydell typedef struct { 602eb5578bSPeter Maydell MachineState parent; 612eb5578bSPeter Maydell 622eb5578bSPeter Maydell ARMv7MState armv7m; 632eb5578bSPeter Maydell MemoryRegion ssram1; 642eb5578bSPeter Maydell MemoryRegion ssram1_m; 652eb5578bSPeter Maydell MemoryRegion ssram23; 662eb5578bSPeter Maydell MemoryRegion ssram23_m; 672eb5578bSPeter Maydell MemoryRegion blockram; 682eb5578bSPeter Maydell MemoryRegion blockram_m1; 692eb5578bSPeter Maydell MemoryRegion blockram_m2; 702eb5578bSPeter Maydell MemoryRegion blockram_m3; 712eb5578bSPeter Maydell MemoryRegion sram; 7275ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 736dbdf4ecSPeter Maydell MPS2SCC scc; 74adbb23b6SPhilippe Mathieu-Daudé MPS2FPGAIO fpgaio; 7575ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 76595c786bSPeter Maydell CMSDKAPBDualTimer dualtimer; 77adbb23b6SPhilippe Mathieu-Daudé CMSDKAPBWatchdog watchdog; 782eb5578bSPeter Maydell } MPS2MachineState; 792eb5578bSPeter Maydell 802eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2" 812eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385") 822eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511") 832eb5578bSPeter Maydell 842eb5578bSPeter Maydell #define MPS2_MACHINE(obj) \ 852eb5578bSPeter Maydell OBJECT_CHECK(MPS2MachineState, obj, TYPE_MPS2_MACHINE) 862eb5578bSPeter Maydell #define MPS2_MACHINE_GET_CLASS(obj) \ 872eb5578bSPeter Maydell OBJECT_GET_CLASS(MPS2MachineClass, obj, TYPE_MPS2_MACHINE) 882eb5578bSPeter Maydell #define MPS2_MACHINE_CLASS(klass) \ 892eb5578bSPeter Maydell OBJECT_CLASS_CHECK(MPS2MachineClass, klass, TYPE_MPS2_MACHINE) 902eb5578bSPeter Maydell 912eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */ 922eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000 932eb5578bSPeter Maydell 942eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 952eb5578bSPeter Maydell * the memory map at @base. 962eb5578bSPeter Maydell */ 972eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 982eb5578bSPeter Maydell hwaddr base, hwaddr size) 992eb5578bSPeter Maydell { 1002eb5578bSPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 1012eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1022eb5578bSPeter Maydell } 1032eb5578bSPeter Maydell 1042eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 1052eb5578bSPeter Maydell * located at @base in the memory map. 1062eb5578bSPeter Maydell */ 1072eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1082eb5578bSPeter Maydell MemoryRegion *orig, hwaddr base) 1092eb5578bSPeter Maydell { 1102eb5578bSPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1112eb5578bSPeter Maydell memory_region_size(orig)); 1122eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1132eb5578bSPeter Maydell } 1142eb5578bSPeter Maydell 1152eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine) 1162eb5578bSPeter Maydell { 1172eb5578bSPeter Maydell MPS2MachineState *mms = MPS2_MACHINE(machine); 1182eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine); 1192eb5578bSPeter Maydell MemoryRegion *system_memory = get_system_memory(); 120ba1ba5ccSIgor Mammedov MachineClass *mc = MACHINE_GET_CLASS(machine); 1216dbdf4ecSPeter Maydell DeviceState *armv7m, *sccdev; 122bb8fba9cSPhilippe Mathieu-Daudé int i; 1232eb5578bSPeter Maydell 124ba1ba5ccSIgor Mammedov if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 125ba1ba5ccSIgor Mammedov error_report("This board can only be used with CPU %s", 126ba1ba5ccSIgor Mammedov mc->default_cpu_type); 1272eb5578bSPeter Maydell exit(1); 1282eb5578bSPeter Maydell } 1292eb5578bSPeter Maydell 13068637c3aSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 13168637c3aSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 13268637c3aSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 13368637c3aSIgor Mammedov g_free(sz); 13468637c3aSIgor Mammedov exit(EXIT_FAILURE); 13568637c3aSIgor Mammedov } 13668637c3aSIgor Mammedov 1372eb5578bSPeter Maydell /* The FPGA images have an odd combination of different RAMs, 1382eb5578bSPeter Maydell * because in hardware they are different implementations and 1392eb5578bSPeter Maydell * connected to different buses, giving varying performance/size 1402eb5578bSPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 1412eb5578bSPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 1422eb5578bSPeter Maydell * 1432eb5578bSPeter Maydell * Common to both boards: 1442eb5578bSPeter Maydell * 0x21000000..0x21ffffff : PSRAM (16MB) 1452eb5578bSPeter Maydell * AN385 only: 1462eb5578bSPeter Maydell * 0x00000000 .. 0x003fffff : ZBT SSRAM1 1472eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1 1482eb5578bSPeter Maydell * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3 1492eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3 1502eb5578bSPeter Maydell * 0x01000000 .. 0x01003fff : block RAM (16K) 1512eb5578bSPeter Maydell * 0x01004000 .. 0x01007fff : mirror of above 1522eb5578bSPeter Maydell * 0x01008000 .. 0x0100bfff : mirror of above 1532eb5578bSPeter Maydell * 0x0100c000 .. 0x0100ffff : mirror of above 1542eb5578bSPeter Maydell * AN511 only: 1552eb5578bSPeter Maydell * 0x00000000 .. 0x0003ffff : FPGA block RAM 1562eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : ZBT SSRAM1 1572eb5578bSPeter Maydell * 0x20000000 .. 0x2001ffff : SRAM 1582eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3 1592eb5578bSPeter Maydell * 1602eb5578bSPeter Maydell * The AN385 has a feature where the lowest 16K can be mapped 1612eb5578bSPeter Maydell * either to the bottom of the ZBT SSRAM1 or to the block RAM. 1622eb5578bSPeter Maydell * This is of no use for QEMU so we don't implement it (as if 1632eb5578bSPeter Maydell * zbt_boot_ctrl is always zero). 1642eb5578bSPeter Maydell */ 16568637c3aSIgor Mammedov memory_region_add_subregion(system_memory, 0x21000000, machine->ram); 1662eb5578bSPeter Maydell 1672eb5578bSPeter Maydell switch (mmc->fpga_type) { 1682eb5578bSPeter Maydell case FPGA_AN385: 1692eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000); 1702eb5578bSPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000); 1712eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000); 1722eb5578bSPeter Maydell make_ram_alias(&mms->ssram23_m, "mps.ssram23_m", 1732eb5578bSPeter Maydell &mms->ssram23, 0x20400000); 1742eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000); 1752eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m1, "mps.blockram_m1", 1762eb5578bSPeter Maydell &mms->blockram, 0x01004000); 1772eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m2, "mps.blockram_m2", 1782eb5578bSPeter Maydell &mms->blockram, 0x01008000); 1792eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m3, "mps.blockram_m3", 1802eb5578bSPeter Maydell &mms->blockram, 0x0100c000); 1812eb5578bSPeter Maydell break; 1822eb5578bSPeter Maydell case FPGA_AN511: 1832eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000); 1842eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000); 1852eb5578bSPeter Maydell make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000); 1862eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000); 1872eb5578bSPeter Maydell break; 1882eb5578bSPeter Maydell default: 1892eb5578bSPeter Maydell g_assert_not_reached(); 1902eb5578bSPeter Maydell } 1912eb5578bSPeter Maydell 1920074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M); 1932eb5578bSPeter Maydell armv7m = DEVICE(&mms->armv7m); 1942eb5578bSPeter Maydell switch (mmc->fpga_type) { 1952eb5578bSPeter Maydell case FPGA_AN385: 1962eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 32); 1972eb5578bSPeter Maydell break; 1982eb5578bSPeter Maydell case FPGA_AN511: 1992eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 64); 2002eb5578bSPeter Maydell break; 2012eb5578bSPeter Maydell default: 2022eb5578bSPeter Maydell g_assert_not_reached(); 2032eb5578bSPeter Maydell } 204ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); 205a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true); 2062eb5578bSPeter Maydell object_property_set_link(OBJECT(&mms->armv7m), OBJECT(system_memory), 2072eb5578bSPeter Maydell "memory", &error_abort); 2080074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal); 2092eb5578bSPeter Maydell 2102eb5578bSPeter Maydell create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000); 2112eb5578bSPeter Maydell create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000); 2122eb5578bSPeter Maydell create_unimplemented_device("Block RAM", 0x01000000, 0x00010000); 2132eb5578bSPeter Maydell create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000); 2142eb5578bSPeter Maydell create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000); 2152eb5578bSPeter Maydell create_unimplemented_device("PSRAM", 0x21000000, 0x01000000); 2162eb5578bSPeter Maydell /* These three ranges all cover multiple devices; we may implement 2172eb5578bSPeter Maydell * some of them below (in which case the real device takes precedence 2182eb5578bSPeter Maydell * over the unimplemented-region mapping). 2192eb5578bSPeter Maydell */ 2202eb5578bSPeter Maydell create_unimplemented_device("CMSDK APB peripheral region @0x40000000", 2212eb5578bSPeter Maydell 0x40000000, 0x00010000); 22290b1b6efSPhilippe Mathieu-Daudé create_unimplemented_device("CMSDK AHB peripheral region @0x40010000", 2232eb5578bSPeter Maydell 0x40010000, 0x00010000); 2242eb5578bSPeter Maydell create_unimplemented_device("Extra peripheral region @0x40020000", 2252eb5578bSPeter Maydell 0x40020000, 0x00010000); 22690b1b6efSPhilippe Mathieu-Daudé 2272eb5578bSPeter Maydell create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); 2282eb5578bSPeter Maydell create_unimplemented_device("VGA", 0x41000000, 0x0200000); 2292eb5578bSPeter Maydell 230977a15f4SPeter Maydell switch (mmc->fpga_type) { 231977a15f4SPeter Maydell case FPGA_AN385: 232977a15f4SPeter Maydell { 233977a15f4SPeter Maydell /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together. 234977a15f4SPeter Maydell * Overflow for UARTs 4 and 5 doesn't trigger any interrupt. 235977a15f4SPeter Maydell */ 236977a15f4SPeter Maydell Object *orgate; 237977a15f4SPeter Maydell DeviceState *orgate_dev; 238977a15f4SPeter Maydell 239977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 240977a15f4SPeter Maydell object_property_set_int(orgate, 6, "num-lines", &error_fatal); 241ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 242977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 243977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 244977a15f4SPeter Maydell 245977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 246977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 247977a15f4SPeter Maydell 0x40006000, 0x40007000, 248977a15f4SPeter Maydell 0x40009000}; 249977a15f4SPeter Maydell /* RX irq number; TX irq is always one greater */ 250977a15f4SPeter Maydell static const int uartirq[] = {0, 2, 4, 18, 20}; 251977a15f4SPeter Maydell qemu_irq txovrint = NULL, rxovrint = NULL; 252977a15f4SPeter Maydell 253977a15f4SPeter Maydell if (i < 3) { 254977a15f4SPeter Maydell txovrint = qdev_get_gpio_in(orgate_dev, i * 2); 255977a15f4SPeter Maydell rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); 256977a15f4SPeter Maydell } 257977a15f4SPeter Maydell 258977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 259977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i] + 1), 260977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i]), 261977a15f4SPeter Maydell txovrint, rxovrint, 262977a15f4SPeter Maydell NULL, 263fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 264977a15f4SPeter Maydell } 265977a15f4SPeter Maydell break; 266977a15f4SPeter Maydell } 267977a15f4SPeter Maydell case FPGA_AN511: 268977a15f4SPeter Maydell { 269977a15f4SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 270977a15f4SPeter Maydell * Tx and Rx IRQs for each UART are ORed together. 271977a15f4SPeter Maydell */ 272977a15f4SPeter Maydell Object *orgate; 273977a15f4SPeter Maydell DeviceState *orgate_dev; 274977a15f4SPeter Maydell 275977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 276977a15f4SPeter Maydell object_property_set_int(orgate, 10, "num-lines", &error_fatal); 277ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 278977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 279977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 280977a15f4SPeter Maydell 281977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 282977a15f4SPeter Maydell /* system irq numbers for the combined tx/rx for each UART */ 283977a15f4SPeter Maydell static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56}; 284977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 285977a15f4SPeter Maydell 0x4002c000, 0x4002d000, 286977a15f4SPeter Maydell 0x4002e000}; 287977a15f4SPeter Maydell Object *txrx_orgate; 288977a15f4SPeter Maydell DeviceState *txrx_orgate_dev; 289977a15f4SPeter Maydell 290977a15f4SPeter Maydell txrx_orgate = object_new(TYPE_OR_IRQ); 291977a15f4SPeter Maydell object_property_set_int(txrx_orgate, 2, "num-lines", &error_fatal); 292ce189ab2SMarkus Armbruster qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal); 293977a15f4SPeter Maydell txrx_orgate_dev = DEVICE(txrx_orgate); 294977a15f4SPeter Maydell qdev_connect_gpio_out(txrx_orgate_dev, 0, 295977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); 296977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 297977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 0), 298977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 1), 299ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2), 300ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2 + 1), 301977a15f4SPeter Maydell NULL, 302fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 303977a15f4SPeter Maydell } 304977a15f4SPeter Maydell break; 305977a15f4SPeter Maydell } 306977a15f4SPeter Maydell default: 307977a15f4SPeter Maydell g_assert_not_reached(); 308977a15f4SPeter Maydell } 309bb8fba9cSPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 310bb8fba9cSPhilippe Mathieu-Daudé static const hwaddr gpiobase[] = {0x40010000, 0x40011000, 311bb8fba9cSPhilippe Mathieu-Daudé 0x40012000, 0x40013000}; 312bb8fba9cSPhilippe Mathieu-Daudé create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000); 313bb8fba9cSPhilippe Mathieu-Daudé } 314977a15f4SPeter Maydell 31575ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 3163d53904aSPeter Maydell cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); 3173d53904aSPeter Maydell cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); 3180074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, 3190074fce6SMarkus Armbruster TYPE_CMSDK_APB_DUALTIMER); 320595c786bSPeter Maydell qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); 3210074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); 322595c786bSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, 323595c786bSPeter Maydell qdev_get_gpio_in(armv7m, 10)); 324595c786bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); 325ecbe51afSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, 326ecbe51afSPhilippe Mathieu-Daudé TYPE_CMSDK_APB_WATCHDOG); 327ecbe51afSPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); 328ecbe51afSPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); 329ecbe51afSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, 330ecbe51afSPhilippe Mathieu-Daudé qdev_get_gpio_in_named(armv7m, "NMI", 0)); 331ecbe51afSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000); 332595c786bSPeter Maydell 33375ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 3340074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); 3356dbdf4ecSPeter Maydell sccdev = DEVICE(&mms->scc); 3366dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 337239cb6feSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 3386dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 3390074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); 3406dbdf4ecSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); 341adbb23b6SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "fpgaio", 342adbb23b6SPhilippe Mathieu-Daudé &mms->fpgaio, TYPE_MPS2_FPGAIO); 343adbb23b6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000); 344adbb23b6SPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); 345adbb23b6SPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000); 34658f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, 0x40025000, /* External ADC */ 34758f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, 22)); 34858f7f3c4SPhilippe Mathieu-Daudé for (i = 0; i < 2; i++) { 34958f7f3c4SPhilippe Mathieu-Daudé static const int spi_irqno[] = {11, 24}; 35058f7f3c4SPhilippe Mathieu-Daudé static const hwaddr spibase[] = {0x40020000, /* APB */ 35158f7f3c4SPhilippe Mathieu-Daudé 0x40021000, /* LCD */ 35258f7f3c4SPhilippe Mathieu-Daudé 0x40026000, /* Shield0 */ 35358f7f3c4SPhilippe Mathieu-Daudé 0x40027000}; /* Shield1 */ 35458f7f3c4SPhilippe Mathieu-Daudé DeviceState *orgate_dev; 35558f7f3c4SPhilippe Mathieu-Daudé Object *orgate; 35658f7f3c4SPhilippe Mathieu-Daudé int j; 35758f7f3c4SPhilippe Mathieu-Daudé 35858f7f3c4SPhilippe Mathieu-Daudé orgate = object_new(TYPE_OR_IRQ); 35958f7f3c4SPhilippe Mathieu-Daudé object_property_set_int(orgate, 2, "num-lines", &error_fatal); 36058f7f3c4SPhilippe Mathieu-Daudé orgate_dev = DEVICE(orgate); 36158f7f3c4SPhilippe Mathieu-Daudé qdev_realize(orgate_dev, NULL, &error_fatal); 36258f7f3c4SPhilippe Mathieu-Daudé qdev_connect_gpio_out(orgate_dev, 0, 36358f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, spi_irqno[i])); 36458f7f3c4SPhilippe Mathieu-Daudé for (j = 0; j < 2; j++) { 36558f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, spibase[2 * i + j], 36658f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(orgate_dev, j)); 36758f7f3c4SPhilippe Mathieu-Daudé } 36858f7f3c4SPhilippe Mathieu-Daudé } 369*ada45de9SPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 370*ada45de9SPhilippe Mathieu-Daudé static const hwaddr i2cbase[] = {0x40022000, /* Touch */ 371*ada45de9SPhilippe Mathieu-Daudé 0x40023000, /* Audio */ 372*ada45de9SPhilippe Mathieu-Daudé 0x40029000, /* Shield0 */ 373*ada45de9SPhilippe Mathieu-Daudé 0x4002a000}; /* Shield1 */ 374*ada45de9SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); 375*ada45de9SPhilippe Mathieu-Daudé } 3766dbdf4ecSPeter Maydell 37735873939SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 37835873939SPeter Maydell * except that it doesn't support the checksum-offload feature. 37935873939SPeter Maydell */ 38035873939SPeter Maydell lan9118_init(&nd_table[0], 0x40200000, 38135873939SPeter Maydell qdev_get_gpio_in(armv7m, 38235873939SPeter Maydell mmc->fpga_type == FPGA_AN385 ? 13 : 47)); 38335873939SPeter Maydell 3842eb5578bSPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ; 3852eb5578bSPeter Maydell 3862eb5578bSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 3872eb5578bSPeter Maydell 0x400000); 3882eb5578bSPeter Maydell } 3892eb5578bSPeter Maydell 3902eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data) 3912eb5578bSPeter Maydell { 3922eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3932eb5578bSPeter Maydell 3942eb5578bSPeter Maydell mc->init = mps2_common_init; 3952eb5578bSPeter Maydell mc->max_cpus = 1; 39668637c3aSIgor Mammedov mc->default_ram_size = 16 * MiB; 39768637c3aSIgor Mammedov mc->default_ram_id = "mps.ram"; 3982eb5578bSPeter Maydell } 3992eb5578bSPeter Maydell 4002eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data) 4012eb5578bSPeter Maydell { 4022eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4032eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4042eb5578bSPeter Maydell 4052eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3"; 4062eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN385; 407ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 408239cb6feSPeter Maydell mmc->scc_id = 0x41043850; 4092eb5578bSPeter Maydell } 4102eb5578bSPeter Maydell 4112eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data) 4122eb5578bSPeter Maydell { 4132eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4142eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4152eb5578bSPeter Maydell 4162eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3"; 4172eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN511; 418ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 419239cb6feSPeter Maydell mmc->scc_id = 0x41045110; 4202eb5578bSPeter Maydell } 4212eb5578bSPeter Maydell 4222eb5578bSPeter Maydell static const TypeInfo mps2_info = { 4232eb5578bSPeter Maydell .name = TYPE_MPS2_MACHINE, 4242eb5578bSPeter Maydell .parent = TYPE_MACHINE, 4252eb5578bSPeter Maydell .abstract = true, 4262eb5578bSPeter Maydell .instance_size = sizeof(MPS2MachineState), 4272eb5578bSPeter Maydell .class_size = sizeof(MPS2MachineClass), 4282eb5578bSPeter Maydell .class_init = mps2_class_init, 4292eb5578bSPeter Maydell }; 4302eb5578bSPeter Maydell 4312eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = { 4322eb5578bSPeter Maydell .name = TYPE_MPS2_AN385_MACHINE, 4332eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 4342eb5578bSPeter Maydell .class_init = mps2_an385_class_init, 4352eb5578bSPeter Maydell }; 4362eb5578bSPeter Maydell 4372eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = { 4382eb5578bSPeter Maydell .name = TYPE_MPS2_AN511_MACHINE, 4392eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 4402eb5578bSPeter Maydell .class_init = mps2_an511_class_init, 4412eb5578bSPeter Maydell }; 4422eb5578bSPeter Maydell 4432eb5578bSPeter Maydell static void mps2_machine_init(void) 4442eb5578bSPeter Maydell { 4452eb5578bSPeter Maydell type_register_static(&mps2_info); 4462eb5578bSPeter Maydell type_register_static(&mps2_an385_info); 4472eb5578bSPeter Maydell type_register_static(&mps2_an511_info); 4482eb5578bSPeter Maydell } 4492eb5578bSPeter Maydell 4502eb5578bSPeter Maydell type_init(mps2_machine_init); 451