12eb5578bSPeter Maydell /* 22eb5578bSPeter Maydell * ARM V2M MPS2 board emulation. 32eb5578bSPeter Maydell * 42eb5578bSPeter Maydell * Copyright (c) 2017 Linaro Limited 52eb5578bSPeter Maydell * Written by Peter Maydell 62eb5578bSPeter Maydell * 72eb5578bSPeter Maydell * This program is free software; you can redistribute it and/or modify 82eb5578bSPeter Maydell * it under the terms of the GNU General Public License version 2 or 92eb5578bSPeter Maydell * (at your option) any later version. 102eb5578bSPeter Maydell */ 112eb5578bSPeter Maydell 122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 132eb5578bSPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 142eb5578bSPeter Maydell * and most of the devices are in the FPGA, the details of the board 152eb5578bSPeter Maydell * as seen by the guest depend significantly on the FPGA image. 162eb5578bSPeter Maydell * We model the following FPGA images: 172eb5578bSPeter Maydell * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385 18*897d2726SPeter Maydell * "mps2-an386" -- Cortex-M4 as documented in ARM Application Note AN386 192eb5578bSPeter Maydell * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511 202eb5578bSPeter Maydell * 212eb5578bSPeter Maydell * Links to the TRM for the board itself and to the various Application 222eb5578bSPeter Maydell * Notes which document the FPGA images can be found here: 232eb5578bSPeter Maydell * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system 242eb5578bSPeter Maydell */ 252eb5578bSPeter Maydell 262eb5578bSPeter Maydell #include "qemu/osdep.h" 27eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 2868637c3aSIgor Mammedov #include "qemu/cutils.h" 292eb5578bSPeter Maydell #include "qapi/error.h" 302eb5578bSPeter Maydell #include "qemu/error-report.h" 3112ec8bd5SPeter Maydell #include "hw/arm/boot.h" 322eb5578bSPeter Maydell #include "hw/arm/armv7m.h" 33977a15f4SPeter Maydell #include "hw/or-irq.h" 342eb5578bSPeter Maydell #include "hw/boards.h" 352eb5578bSPeter Maydell #include "exec/address-spaces.h" 36977a15f4SPeter Maydell #include "sysemu/sysemu.h" 372eb5578bSPeter Maydell #include "hw/misc/unimp.h" 38977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 393d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 40595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h" 416dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h" 42adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h" 4358f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h" 44ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 4566b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 4635873939SPeter Maydell #include "net/net.h" 47adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h" 48db1015e9SEduardo Habkost #include "qom/object.h" 492eb5578bSPeter Maydell 502eb5578bSPeter Maydell typedef enum MPS2FPGAType { 512eb5578bSPeter Maydell FPGA_AN385, 52*897d2726SPeter Maydell FPGA_AN386, 532eb5578bSPeter Maydell FPGA_AN511, 542eb5578bSPeter Maydell } MPS2FPGAType; 552eb5578bSPeter Maydell 56db1015e9SEduardo Habkost struct MPS2MachineClass { 572eb5578bSPeter Maydell MachineClass parent; 582eb5578bSPeter Maydell MPS2FPGAType fpga_type; 596dbdf4ecSPeter Maydell uint32_t scc_id; 60db1015e9SEduardo Habkost }; 61db1015e9SEduardo Habkost typedef struct MPS2MachineClass MPS2MachineClass; 622eb5578bSPeter Maydell 63db1015e9SEduardo Habkost struct MPS2MachineState { 642eb5578bSPeter Maydell MachineState parent; 652eb5578bSPeter Maydell 662eb5578bSPeter Maydell ARMv7MState armv7m; 672eb5578bSPeter Maydell MemoryRegion ssram1; 682eb5578bSPeter Maydell MemoryRegion ssram1_m; 692eb5578bSPeter Maydell MemoryRegion ssram23; 702eb5578bSPeter Maydell MemoryRegion ssram23_m; 712eb5578bSPeter Maydell MemoryRegion blockram; 722eb5578bSPeter Maydell MemoryRegion blockram_m1; 732eb5578bSPeter Maydell MemoryRegion blockram_m2; 742eb5578bSPeter Maydell MemoryRegion blockram_m3; 752eb5578bSPeter Maydell MemoryRegion sram; 7675ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 776dbdf4ecSPeter Maydell MPS2SCC scc; 78adbb23b6SPhilippe Mathieu-Daudé MPS2FPGAIO fpgaio; 7975ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 80595c786bSPeter Maydell CMSDKAPBDualTimer dualtimer; 81adbb23b6SPhilippe Mathieu-Daudé CMSDKAPBWatchdog watchdog; 82db1015e9SEduardo Habkost }; 83db1015e9SEduardo Habkost typedef struct MPS2MachineState MPS2MachineState; 842eb5578bSPeter Maydell 852eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2" 862eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385") 87*897d2726SPeter Maydell #define TYPE_MPS2_AN386_MACHINE MACHINE_TYPE_NAME("mps2-an386") 882eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511") 892eb5578bSPeter Maydell 908110fa1dSEduardo Habkost DECLARE_OBJ_CHECKERS(MPS2MachineState, MPS2MachineClass, 918110fa1dSEduardo Habkost MPS2_MACHINE, TYPE_MPS2_MACHINE) 922eb5578bSPeter Maydell 932eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */ 942eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000 952eb5578bSPeter Maydell 962eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 972eb5578bSPeter Maydell * the memory map at @base. 982eb5578bSPeter Maydell */ 992eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 1002eb5578bSPeter Maydell hwaddr base, hwaddr size) 1012eb5578bSPeter Maydell { 1022eb5578bSPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 1032eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1042eb5578bSPeter Maydell } 1052eb5578bSPeter Maydell 1062eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 1072eb5578bSPeter Maydell * located at @base in the memory map. 1082eb5578bSPeter Maydell */ 1092eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1102eb5578bSPeter Maydell MemoryRegion *orig, hwaddr base) 1112eb5578bSPeter Maydell { 1122eb5578bSPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1132eb5578bSPeter Maydell memory_region_size(orig)); 1142eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1152eb5578bSPeter Maydell } 1162eb5578bSPeter Maydell 1172eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine) 1182eb5578bSPeter Maydell { 1192eb5578bSPeter Maydell MPS2MachineState *mms = MPS2_MACHINE(machine); 1202eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine); 1212eb5578bSPeter Maydell MemoryRegion *system_memory = get_system_memory(); 122ba1ba5ccSIgor Mammedov MachineClass *mc = MACHINE_GET_CLASS(machine); 1236dbdf4ecSPeter Maydell DeviceState *armv7m, *sccdev; 124bb8fba9cSPhilippe Mathieu-Daudé int i; 1252eb5578bSPeter Maydell 126ba1ba5ccSIgor Mammedov if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 127ba1ba5ccSIgor Mammedov error_report("This board can only be used with CPU %s", 128ba1ba5ccSIgor Mammedov mc->default_cpu_type); 1292eb5578bSPeter Maydell exit(1); 1302eb5578bSPeter Maydell } 1312eb5578bSPeter Maydell 13268637c3aSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 13368637c3aSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 13468637c3aSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 13568637c3aSIgor Mammedov g_free(sz); 13668637c3aSIgor Mammedov exit(EXIT_FAILURE); 13768637c3aSIgor Mammedov } 13868637c3aSIgor Mammedov 1392eb5578bSPeter Maydell /* The FPGA images have an odd combination of different RAMs, 1402eb5578bSPeter Maydell * because in hardware they are different implementations and 1412eb5578bSPeter Maydell * connected to different buses, giving varying performance/size 1422eb5578bSPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 1432eb5578bSPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 1442eb5578bSPeter Maydell * 145*897d2726SPeter Maydell * AN385/AN386/AN511: 1462eb5578bSPeter Maydell * 0x21000000 .. 0x21ffffff : PSRAM (16MB) 147*897d2726SPeter Maydell * AN385/AN386 only: 1482eb5578bSPeter Maydell * 0x00000000 .. 0x003fffff : ZBT SSRAM1 1492eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1 1502eb5578bSPeter Maydell * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3 1512eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3 1522eb5578bSPeter Maydell * 0x01000000 .. 0x01003fff : block RAM (16K) 1532eb5578bSPeter Maydell * 0x01004000 .. 0x01007fff : mirror of above 1542eb5578bSPeter Maydell * 0x01008000 .. 0x0100bfff : mirror of above 1552eb5578bSPeter Maydell * 0x0100c000 .. 0x0100ffff : mirror of above 1562eb5578bSPeter Maydell * AN511 only: 1572eb5578bSPeter Maydell * 0x00000000 .. 0x0003ffff : FPGA block RAM 1582eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : ZBT SSRAM1 1592eb5578bSPeter Maydell * 0x20000000 .. 0x2001ffff : SRAM 1602eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3 1612eb5578bSPeter Maydell * 162*897d2726SPeter Maydell * The AN385/AN386 has a feature where the lowest 16K can be mapped 1632eb5578bSPeter Maydell * either to the bottom of the ZBT SSRAM1 or to the block RAM. 1642eb5578bSPeter Maydell * This is of no use for QEMU so we don't implement it (as if 1652eb5578bSPeter Maydell * zbt_boot_ctrl is always zero). 1662eb5578bSPeter Maydell */ 16768637c3aSIgor Mammedov memory_region_add_subregion(system_memory, 0x21000000, machine->ram); 1682eb5578bSPeter Maydell 1692eb5578bSPeter Maydell switch (mmc->fpga_type) { 1702eb5578bSPeter Maydell case FPGA_AN385: 171*897d2726SPeter Maydell case FPGA_AN386: 1722eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000); 1732eb5578bSPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000); 1742eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000); 1752eb5578bSPeter Maydell make_ram_alias(&mms->ssram23_m, "mps.ssram23_m", 1762eb5578bSPeter Maydell &mms->ssram23, 0x20400000); 1772eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000); 1782eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m1, "mps.blockram_m1", 1792eb5578bSPeter Maydell &mms->blockram, 0x01004000); 1802eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m2, "mps.blockram_m2", 1812eb5578bSPeter Maydell &mms->blockram, 0x01008000); 1822eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m3, "mps.blockram_m3", 1832eb5578bSPeter Maydell &mms->blockram, 0x0100c000); 1842eb5578bSPeter Maydell break; 1852eb5578bSPeter Maydell case FPGA_AN511: 1862eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000); 1872eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000); 1882eb5578bSPeter Maydell make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000); 1892eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000); 1902eb5578bSPeter Maydell break; 1912eb5578bSPeter Maydell default: 1922eb5578bSPeter Maydell g_assert_not_reached(); 1932eb5578bSPeter Maydell } 1942eb5578bSPeter Maydell 1950074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M); 1962eb5578bSPeter Maydell armv7m = DEVICE(&mms->armv7m); 1972eb5578bSPeter Maydell switch (mmc->fpga_type) { 1982eb5578bSPeter Maydell case FPGA_AN385: 199*897d2726SPeter Maydell case FPGA_AN386: 2002eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 32); 2012eb5578bSPeter Maydell break; 2022eb5578bSPeter Maydell case FPGA_AN511: 2032eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 64); 2042eb5578bSPeter Maydell break; 2052eb5578bSPeter Maydell default: 2062eb5578bSPeter Maydell g_assert_not_reached(); 2072eb5578bSPeter Maydell } 208ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); 209a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true); 2105325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->armv7m), "memory", 2115325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 2120074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal); 2132eb5578bSPeter Maydell 2142eb5578bSPeter Maydell create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000); 2152eb5578bSPeter Maydell create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000); 2162eb5578bSPeter Maydell create_unimplemented_device("Block RAM", 0x01000000, 0x00010000); 2172eb5578bSPeter Maydell create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000); 2182eb5578bSPeter Maydell create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000); 2192eb5578bSPeter Maydell create_unimplemented_device("PSRAM", 0x21000000, 0x01000000); 2202eb5578bSPeter Maydell /* These three ranges all cover multiple devices; we may implement 2212eb5578bSPeter Maydell * some of them below (in which case the real device takes precedence 2222eb5578bSPeter Maydell * over the unimplemented-region mapping). 2232eb5578bSPeter Maydell */ 2242eb5578bSPeter Maydell create_unimplemented_device("CMSDK APB peripheral region @0x40000000", 2252eb5578bSPeter Maydell 0x40000000, 0x00010000); 22690b1b6efSPhilippe Mathieu-Daudé create_unimplemented_device("CMSDK AHB peripheral region @0x40010000", 2272eb5578bSPeter Maydell 0x40010000, 0x00010000); 2282eb5578bSPeter Maydell create_unimplemented_device("Extra peripheral region @0x40020000", 2292eb5578bSPeter Maydell 0x40020000, 0x00010000); 23090b1b6efSPhilippe Mathieu-Daudé 2312eb5578bSPeter Maydell create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); 2322eb5578bSPeter Maydell create_unimplemented_device("VGA", 0x41000000, 0x0200000); 2332eb5578bSPeter Maydell 234977a15f4SPeter Maydell switch (mmc->fpga_type) { 235977a15f4SPeter Maydell case FPGA_AN385: 236*897d2726SPeter Maydell case FPGA_AN386: 237977a15f4SPeter Maydell { 238977a15f4SPeter Maydell /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together. 239977a15f4SPeter Maydell * Overflow for UARTs 4 and 5 doesn't trigger any interrupt. 240977a15f4SPeter Maydell */ 241977a15f4SPeter Maydell Object *orgate; 242977a15f4SPeter Maydell DeviceState *orgate_dev; 243977a15f4SPeter Maydell 244977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 2455325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 6, &error_fatal); 246ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 247977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 248977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 249977a15f4SPeter Maydell 250977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 251977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 252977a15f4SPeter Maydell 0x40006000, 0x40007000, 253977a15f4SPeter Maydell 0x40009000}; 254977a15f4SPeter Maydell /* RX irq number; TX irq is always one greater */ 255977a15f4SPeter Maydell static const int uartirq[] = {0, 2, 4, 18, 20}; 256977a15f4SPeter Maydell qemu_irq txovrint = NULL, rxovrint = NULL; 257977a15f4SPeter Maydell 258977a15f4SPeter Maydell if (i < 3) { 259977a15f4SPeter Maydell txovrint = qdev_get_gpio_in(orgate_dev, i * 2); 260977a15f4SPeter Maydell rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); 261977a15f4SPeter Maydell } 262977a15f4SPeter Maydell 263977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 264977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i] + 1), 265977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i]), 266977a15f4SPeter Maydell txovrint, rxovrint, 267977a15f4SPeter Maydell NULL, 268fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 269977a15f4SPeter Maydell } 270977a15f4SPeter Maydell break; 271977a15f4SPeter Maydell } 272977a15f4SPeter Maydell case FPGA_AN511: 273977a15f4SPeter Maydell { 274977a15f4SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 275977a15f4SPeter Maydell * Tx and Rx IRQs for each UART are ORed together. 276977a15f4SPeter Maydell */ 277977a15f4SPeter Maydell Object *orgate; 278977a15f4SPeter Maydell DeviceState *orgate_dev; 279977a15f4SPeter Maydell 280977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 2815325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 10, &error_fatal); 282ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 283977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 284977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 285977a15f4SPeter Maydell 286977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 287977a15f4SPeter Maydell /* system irq numbers for the combined tx/rx for each UART */ 288977a15f4SPeter Maydell static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56}; 289977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 290977a15f4SPeter Maydell 0x4002c000, 0x4002d000, 291977a15f4SPeter Maydell 0x4002e000}; 292977a15f4SPeter Maydell Object *txrx_orgate; 293977a15f4SPeter Maydell DeviceState *txrx_orgate_dev; 294977a15f4SPeter Maydell 295977a15f4SPeter Maydell txrx_orgate = object_new(TYPE_OR_IRQ); 2965325cc34SMarkus Armbruster object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal); 297ce189ab2SMarkus Armbruster qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal); 298977a15f4SPeter Maydell txrx_orgate_dev = DEVICE(txrx_orgate); 299977a15f4SPeter Maydell qdev_connect_gpio_out(txrx_orgate_dev, 0, 300977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); 301977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 302977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 0), 303977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 1), 304ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2), 305ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2 + 1), 306977a15f4SPeter Maydell NULL, 307fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 308977a15f4SPeter Maydell } 309977a15f4SPeter Maydell break; 310977a15f4SPeter Maydell } 311977a15f4SPeter Maydell default: 312977a15f4SPeter Maydell g_assert_not_reached(); 313977a15f4SPeter Maydell } 314bb8fba9cSPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 315bb8fba9cSPhilippe Mathieu-Daudé static const hwaddr gpiobase[] = {0x40010000, 0x40011000, 316bb8fba9cSPhilippe Mathieu-Daudé 0x40012000, 0x40013000}; 317bb8fba9cSPhilippe Mathieu-Daudé create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000); 318bb8fba9cSPhilippe Mathieu-Daudé } 319977a15f4SPeter Maydell 32075ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 3213d53904aSPeter Maydell cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); 3223d53904aSPeter Maydell cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); 3230074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, 3240074fce6SMarkus Armbruster TYPE_CMSDK_APB_DUALTIMER); 325595c786bSPeter Maydell qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); 3260074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); 327595c786bSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, 328595c786bSPeter Maydell qdev_get_gpio_in(armv7m, 10)); 329595c786bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); 330ecbe51afSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, 331ecbe51afSPhilippe Mathieu-Daudé TYPE_CMSDK_APB_WATCHDOG); 332ecbe51afSPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); 333ecbe51afSPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); 334ecbe51afSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, 335ecbe51afSPhilippe Mathieu-Daudé qdev_get_gpio_in_named(armv7m, "NMI", 0)); 336ecbe51afSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000); 337595c786bSPeter Maydell 33875ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 3390074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); 3406dbdf4ecSPeter Maydell sccdev = DEVICE(&mms->scc); 3416dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 342239cb6feSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 3436dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 3440074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); 3456dbdf4ecSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); 346adbb23b6SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "fpgaio", 347adbb23b6SPhilippe Mathieu-Daudé &mms->fpgaio, TYPE_MPS2_FPGAIO); 348adbb23b6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000); 349adbb23b6SPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); 350adbb23b6SPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000); 35158f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, 0x40025000, /* External ADC */ 35258f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, 22)); 35358f7f3c4SPhilippe Mathieu-Daudé for (i = 0; i < 2; i++) { 35458f7f3c4SPhilippe Mathieu-Daudé static const int spi_irqno[] = {11, 24}; 35558f7f3c4SPhilippe Mathieu-Daudé static const hwaddr spibase[] = {0x40020000, /* APB */ 35658f7f3c4SPhilippe Mathieu-Daudé 0x40021000, /* LCD */ 35758f7f3c4SPhilippe Mathieu-Daudé 0x40026000, /* Shield0 */ 35858f7f3c4SPhilippe Mathieu-Daudé 0x40027000}; /* Shield1 */ 35958f7f3c4SPhilippe Mathieu-Daudé DeviceState *orgate_dev; 36058f7f3c4SPhilippe Mathieu-Daudé Object *orgate; 36158f7f3c4SPhilippe Mathieu-Daudé int j; 36258f7f3c4SPhilippe Mathieu-Daudé 36358f7f3c4SPhilippe Mathieu-Daudé orgate = object_new(TYPE_OR_IRQ); 3645325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 2, &error_fatal); 36558f7f3c4SPhilippe Mathieu-Daudé orgate_dev = DEVICE(orgate); 36658f7f3c4SPhilippe Mathieu-Daudé qdev_realize(orgate_dev, NULL, &error_fatal); 36758f7f3c4SPhilippe Mathieu-Daudé qdev_connect_gpio_out(orgate_dev, 0, 36858f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, spi_irqno[i])); 36958f7f3c4SPhilippe Mathieu-Daudé for (j = 0; j < 2; j++) { 37058f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, spibase[2 * i + j], 37158f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(orgate_dev, j)); 37258f7f3c4SPhilippe Mathieu-Daudé } 37358f7f3c4SPhilippe Mathieu-Daudé } 374ada45de9SPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 375ada45de9SPhilippe Mathieu-Daudé static const hwaddr i2cbase[] = {0x40022000, /* Touch */ 376ada45de9SPhilippe Mathieu-Daudé 0x40023000, /* Audio */ 377ada45de9SPhilippe Mathieu-Daudé 0x40029000, /* Shield0 */ 378ada45de9SPhilippe Mathieu-Daudé 0x4002a000}; /* Shield1 */ 379ada45de9SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); 380ada45de9SPhilippe Mathieu-Daudé } 3817b465641SPhilippe Mathieu-Daudé create_unimplemented_device("i2s", 0x40024000, 0x400); 3826dbdf4ecSPeter Maydell 38335873939SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 38435873939SPeter Maydell * except that it doesn't support the checksum-offload feature. 38535873939SPeter Maydell */ 38635873939SPeter Maydell lan9118_init(&nd_table[0], 0x40200000, 38735873939SPeter Maydell qdev_get_gpio_in(armv7m, 388*897d2726SPeter Maydell mmc->fpga_type == FPGA_AN511 ? 47 : 13)); 38935873939SPeter Maydell 3902eb5578bSPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ; 3912eb5578bSPeter Maydell 3922eb5578bSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 3932eb5578bSPeter Maydell 0x400000); 3942eb5578bSPeter Maydell } 3952eb5578bSPeter Maydell 3962eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data) 3972eb5578bSPeter Maydell { 3982eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3992eb5578bSPeter Maydell 4002eb5578bSPeter Maydell mc->init = mps2_common_init; 4012eb5578bSPeter Maydell mc->max_cpus = 1; 40268637c3aSIgor Mammedov mc->default_ram_size = 16 * MiB; 40368637c3aSIgor Mammedov mc->default_ram_id = "mps.ram"; 4042eb5578bSPeter Maydell } 4052eb5578bSPeter Maydell 4062eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data) 4072eb5578bSPeter Maydell { 4082eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4092eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4102eb5578bSPeter Maydell 4112eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3"; 4122eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN385; 413ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 414239cb6feSPeter Maydell mmc->scc_id = 0x41043850; 4152eb5578bSPeter Maydell } 4162eb5578bSPeter Maydell 417*897d2726SPeter Maydell static void mps2_an386_class_init(ObjectClass *oc, void *data) 418*897d2726SPeter Maydell { 419*897d2726SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 420*897d2726SPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 421*897d2726SPeter Maydell 422*897d2726SPeter Maydell mc->desc = "ARM MPS2 with AN386 FPGA image for Cortex-M4"; 423*897d2726SPeter Maydell mmc->fpga_type = FPGA_AN386; 424*897d2726SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); 425*897d2726SPeter Maydell mmc->scc_id = 0x41043860; 426*897d2726SPeter Maydell } 427*897d2726SPeter Maydell 4282eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data) 4292eb5578bSPeter Maydell { 4302eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4312eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4322eb5578bSPeter Maydell 4332eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3"; 4342eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN511; 435ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 436239cb6feSPeter Maydell mmc->scc_id = 0x41045110; 4372eb5578bSPeter Maydell } 4382eb5578bSPeter Maydell 4392eb5578bSPeter Maydell static const TypeInfo mps2_info = { 4402eb5578bSPeter Maydell .name = TYPE_MPS2_MACHINE, 4412eb5578bSPeter Maydell .parent = TYPE_MACHINE, 4422eb5578bSPeter Maydell .abstract = true, 4432eb5578bSPeter Maydell .instance_size = sizeof(MPS2MachineState), 4442eb5578bSPeter Maydell .class_size = sizeof(MPS2MachineClass), 4452eb5578bSPeter Maydell .class_init = mps2_class_init, 4462eb5578bSPeter Maydell }; 4472eb5578bSPeter Maydell 4482eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = { 4492eb5578bSPeter Maydell .name = TYPE_MPS2_AN385_MACHINE, 4502eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 4512eb5578bSPeter Maydell .class_init = mps2_an385_class_init, 4522eb5578bSPeter Maydell }; 4532eb5578bSPeter Maydell 454*897d2726SPeter Maydell static const TypeInfo mps2_an386_info = { 455*897d2726SPeter Maydell .name = TYPE_MPS2_AN386_MACHINE, 456*897d2726SPeter Maydell .parent = TYPE_MPS2_MACHINE, 457*897d2726SPeter Maydell .class_init = mps2_an386_class_init, 458*897d2726SPeter Maydell }; 459*897d2726SPeter Maydell 4602eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = { 4612eb5578bSPeter Maydell .name = TYPE_MPS2_AN511_MACHINE, 4622eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 4632eb5578bSPeter Maydell .class_init = mps2_an511_class_init, 4642eb5578bSPeter Maydell }; 4652eb5578bSPeter Maydell 4662eb5578bSPeter Maydell static void mps2_machine_init(void) 4672eb5578bSPeter Maydell { 4682eb5578bSPeter Maydell type_register_static(&mps2_info); 4692eb5578bSPeter Maydell type_register_static(&mps2_an385_info); 470*897d2726SPeter Maydell type_register_static(&mps2_an386_info); 4712eb5578bSPeter Maydell type_register_static(&mps2_an511_info); 4722eb5578bSPeter Maydell } 4732eb5578bSPeter Maydell 4742eb5578bSPeter Maydell type_init(mps2_machine_init); 475