12eb5578bSPeter Maydell /* 22eb5578bSPeter Maydell * ARM V2M MPS2 board emulation. 32eb5578bSPeter Maydell * 42eb5578bSPeter Maydell * Copyright (c) 2017 Linaro Limited 52eb5578bSPeter Maydell * Written by Peter Maydell 62eb5578bSPeter Maydell * 72eb5578bSPeter Maydell * This program is free software; you can redistribute it and/or modify 82eb5578bSPeter Maydell * it under the terms of the GNU General Public License version 2 or 92eb5578bSPeter Maydell * (at your option) any later version. 102eb5578bSPeter Maydell */ 112eb5578bSPeter Maydell 122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 132eb5578bSPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 142eb5578bSPeter Maydell * and most of the devices are in the FPGA, the details of the board 152eb5578bSPeter Maydell * as seen by the guest depend significantly on the FPGA image. 162eb5578bSPeter Maydell * We model the following FPGA images: 172eb5578bSPeter Maydell * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385 18897d2726SPeter Maydell * "mps2-an386" -- Cortex-M4 as documented in ARM Application Note AN386 196d4811c4SPeter Maydell * "mps2-an500" -- Cortex-M7 as documented in ARM Application Note AN500 202eb5578bSPeter Maydell * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511 212eb5578bSPeter Maydell * 222eb5578bSPeter Maydell * Links to the TRM for the board itself and to the various Application 232eb5578bSPeter Maydell * Notes which document the FPGA images can be found here: 242eb5578bSPeter Maydell * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system 252eb5578bSPeter Maydell */ 262eb5578bSPeter Maydell 272eb5578bSPeter Maydell #include "qemu/osdep.h" 28eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 2968637c3aSIgor Mammedov #include "qemu/cutils.h" 302eb5578bSPeter Maydell #include "qapi/error.h" 312eb5578bSPeter Maydell #include "qemu/error-report.h" 3212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 332eb5578bSPeter Maydell #include "hw/arm/armv7m.h" 34977a15f4SPeter Maydell #include "hw/or-irq.h" 352eb5578bSPeter Maydell #include "hw/boards.h" 362eb5578bSPeter Maydell #include "exec/address-spaces.h" 37977a15f4SPeter Maydell #include "sysemu/sysemu.h" 384ab694b9SPhilippe Mathieu-Daudé #include "hw/qdev-properties.h" 392eb5578bSPeter Maydell #include "hw/misc/unimp.h" 40977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 413d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 42595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h" 436dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h" 44adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h" 4558f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h" 46ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 4766b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 4835873939SPeter Maydell #include "net/net.h" 49adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h" 50640ec258SPeter Maydell #include "hw/qdev-clock.h" 51*80e09151SKevin Wolf #include "qapi/qmp/qlist.h" 52db1015e9SEduardo Habkost #include "qom/object.h" 532eb5578bSPeter Maydell 542eb5578bSPeter Maydell typedef enum MPS2FPGAType { 552eb5578bSPeter Maydell FPGA_AN385, 56897d2726SPeter Maydell FPGA_AN386, 576d4811c4SPeter Maydell FPGA_AN500, 582eb5578bSPeter Maydell FPGA_AN511, 592eb5578bSPeter Maydell } MPS2FPGAType; 602eb5578bSPeter Maydell 61db1015e9SEduardo Habkost struct MPS2MachineClass { 622eb5578bSPeter Maydell MachineClass parent; 632eb5578bSPeter Maydell MPS2FPGAType fpga_type; 646dbdf4ecSPeter Maydell uint32_t scc_id; 656d4811c4SPeter Maydell bool has_block_ram; 666d4811c4SPeter Maydell hwaddr ethernet_base; 676d4811c4SPeter Maydell hwaddr psram_base; 68db1015e9SEduardo Habkost }; 692eb5578bSPeter Maydell 70db1015e9SEduardo Habkost struct MPS2MachineState { 712eb5578bSPeter Maydell MachineState parent; 722eb5578bSPeter Maydell 732eb5578bSPeter Maydell ARMv7MState armv7m; 742eb5578bSPeter Maydell MemoryRegion ssram1; 752eb5578bSPeter Maydell MemoryRegion ssram1_m; 762eb5578bSPeter Maydell MemoryRegion ssram23; 772eb5578bSPeter Maydell MemoryRegion ssram23_m; 782eb5578bSPeter Maydell MemoryRegion blockram; 792eb5578bSPeter Maydell MemoryRegion blockram_m1; 802eb5578bSPeter Maydell MemoryRegion blockram_m2; 812eb5578bSPeter Maydell MemoryRegion blockram_m3; 822eb5578bSPeter Maydell MemoryRegion sram; 8375ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 846dbdf4ecSPeter Maydell MPS2SCC scc; 85adbb23b6SPhilippe Mathieu-Daudé MPS2FPGAIO fpgaio; 8675ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 87595c786bSPeter Maydell CMSDKAPBDualTimer dualtimer; 88adbb23b6SPhilippe Mathieu-Daudé CMSDKAPBWatchdog watchdog; 89efc34aaaSPeter Maydell CMSDKAPBTimer timer[2]; 90640ec258SPeter Maydell Clock *sysclk; 91a860df4fSPeter Maydell Clock *refclk; 92db1015e9SEduardo Habkost }; 932eb5578bSPeter Maydell 942eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2" 952eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385") 96897d2726SPeter Maydell #define TYPE_MPS2_AN386_MACHINE MACHINE_TYPE_NAME("mps2-an386") 976d4811c4SPeter Maydell #define TYPE_MPS2_AN500_MACHINE MACHINE_TYPE_NAME("mps2-an500") 982eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511") 992eb5578bSPeter Maydell 100a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2MachineState, MPS2MachineClass, MPS2_MACHINE) 1012eb5578bSPeter Maydell 1022eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */ 1032eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000 1042eb5578bSPeter Maydell 105a860df4fSPeter Maydell /* 106a860df4fSPeter Maydell * The Application Notes don't say anything about how the 107a860df4fSPeter Maydell * systick reference clock is configured. (Quite possibly 108a860df4fSPeter Maydell * they don't have one at all.) This 1MHz clock matches the 109a860df4fSPeter Maydell * pre-existing behaviour that used to be hardcoded in the 110a860df4fSPeter Maydell * armv7m_systick implementation. 111a860df4fSPeter Maydell */ 112a860df4fSPeter Maydell #define REFCLK_FRQ (1 * 1000 * 1000) 113a860df4fSPeter Maydell 1142eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 1152eb5578bSPeter Maydell * the memory map at @base. 1162eb5578bSPeter Maydell */ 1172eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 1182eb5578bSPeter Maydell hwaddr base, hwaddr size) 1192eb5578bSPeter Maydell { 1202eb5578bSPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 1212eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1222eb5578bSPeter Maydell } 1232eb5578bSPeter Maydell 1242eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 1252eb5578bSPeter Maydell * located at @base in the memory map. 1262eb5578bSPeter Maydell */ 1272eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1282eb5578bSPeter Maydell MemoryRegion *orig, hwaddr base) 1292eb5578bSPeter Maydell { 1302eb5578bSPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1312eb5578bSPeter Maydell memory_region_size(orig)); 1322eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1332eb5578bSPeter Maydell } 1342eb5578bSPeter Maydell 1352eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine) 1362eb5578bSPeter Maydell { 1372eb5578bSPeter Maydell MPS2MachineState *mms = MPS2_MACHINE(machine); 1382eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine); 1392eb5578bSPeter Maydell MemoryRegion *system_memory = get_system_memory(); 140ba1ba5ccSIgor Mammedov MachineClass *mc = MACHINE_GET_CLASS(machine); 1416dbdf4ecSPeter Maydell DeviceState *armv7m, *sccdev; 142*80e09151SKevin Wolf QList *oscclk; 143bb8fba9cSPhilippe Mathieu-Daudé int i; 1442eb5578bSPeter Maydell 145ba1ba5ccSIgor Mammedov if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 146ba1ba5ccSIgor Mammedov error_report("This board can only be used with CPU %s", 147ba1ba5ccSIgor Mammedov mc->default_cpu_type); 1482eb5578bSPeter Maydell exit(1); 1492eb5578bSPeter Maydell } 1502eb5578bSPeter Maydell 15168637c3aSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 15268637c3aSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 15368637c3aSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 15468637c3aSIgor Mammedov g_free(sz); 15568637c3aSIgor Mammedov exit(EXIT_FAILURE); 15668637c3aSIgor Mammedov } 15768637c3aSIgor Mammedov 158640ec258SPeter Maydell /* This clock doesn't need migration because it is fixed-frequency */ 159640ec258SPeter Maydell mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); 160640ec258SPeter Maydell clock_set_hz(mms->sysclk, SYSCLK_FRQ); 161640ec258SPeter Maydell 162a860df4fSPeter Maydell mms->refclk = clock_new(OBJECT(machine), "REFCLK"); 163a860df4fSPeter Maydell clock_set_hz(mms->refclk, REFCLK_FRQ); 164a860df4fSPeter Maydell 1652eb5578bSPeter Maydell /* The FPGA images have an odd combination of different RAMs, 1662eb5578bSPeter Maydell * because in hardware they are different implementations and 1672eb5578bSPeter Maydell * connected to different buses, giving varying performance/size 1682eb5578bSPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 1692eb5578bSPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 1702eb5578bSPeter Maydell * 171897d2726SPeter Maydell * AN385/AN386/AN511: 1722eb5578bSPeter Maydell * 0x21000000 .. 0x21ffffff : PSRAM (16MB) 1736d4811c4SPeter Maydell * AN385/AN386/AN500: 1742eb5578bSPeter Maydell * 0x00000000 .. 0x003fffff : ZBT SSRAM1 1752eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1 1762eb5578bSPeter Maydell * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3 1772eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3 1786d4811c4SPeter Maydell * AN385/AN386 only: 1792eb5578bSPeter Maydell * 0x01000000 .. 0x01003fff : block RAM (16K) 1802eb5578bSPeter Maydell * 0x01004000 .. 0x01007fff : mirror of above 1812eb5578bSPeter Maydell * 0x01008000 .. 0x0100bfff : mirror of above 1822eb5578bSPeter Maydell * 0x0100c000 .. 0x0100ffff : mirror of above 1832eb5578bSPeter Maydell * AN511 only: 1842eb5578bSPeter Maydell * 0x00000000 .. 0x0003ffff : FPGA block RAM 1852eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : ZBT SSRAM1 1862eb5578bSPeter Maydell * 0x20000000 .. 0x2001ffff : SRAM 1872eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3 1886d4811c4SPeter Maydell * AN500 only: 1896d4811c4SPeter Maydell * 0x60000000 .. 0x60ffffff : PSRAM (16MB) 1902eb5578bSPeter Maydell * 191897d2726SPeter Maydell * The AN385/AN386 has a feature where the lowest 16K can be mapped 1922eb5578bSPeter Maydell * either to the bottom of the ZBT SSRAM1 or to the block RAM. 1932eb5578bSPeter Maydell * This is of no use for QEMU so we don't implement it (as if 1942eb5578bSPeter Maydell * zbt_boot_ctrl is always zero). 1952eb5578bSPeter Maydell */ 1966d4811c4SPeter Maydell memory_region_add_subregion(system_memory, mmc->psram_base, machine->ram); 1972eb5578bSPeter Maydell 1986d4811c4SPeter Maydell if (mmc->has_block_ram) { 1992eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000); 2002eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m1, "mps.blockram_m1", 2012eb5578bSPeter Maydell &mms->blockram, 0x01004000); 2022eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m2, "mps.blockram_m2", 2032eb5578bSPeter Maydell &mms->blockram, 0x01008000); 2042eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m3, "mps.blockram_m3", 2052eb5578bSPeter Maydell &mms->blockram, 0x0100c000); 2066d4811c4SPeter Maydell } 2076d4811c4SPeter Maydell 2086d4811c4SPeter Maydell switch (mmc->fpga_type) { 2096d4811c4SPeter Maydell case FPGA_AN385: 2106d4811c4SPeter Maydell case FPGA_AN386: 2116d4811c4SPeter Maydell case FPGA_AN500: 2126d4811c4SPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000); 2136d4811c4SPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000); 2146d4811c4SPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000); 2156d4811c4SPeter Maydell make_ram_alias(&mms->ssram23_m, "mps.ssram23_m", 2166d4811c4SPeter Maydell &mms->ssram23, 0x20400000); 2172eb5578bSPeter Maydell break; 2182eb5578bSPeter Maydell case FPGA_AN511: 2192eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000); 2202eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000); 2212eb5578bSPeter Maydell make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000); 2222eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000); 2232eb5578bSPeter Maydell break; 2242eb5578bSPeter Maydell default: 2252eb5578bSPeter Maydell g_assert_not_reached(); 2262eb5578bSPeter Maydell } 2272eb5578bSPeter Maydell 2280074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M); 2292eb5578bSPeter Maydell armv7m = DEVICE(&mms->armv7m); 2302eb5578bSPeter Maydell switch (mmc->fpga_type) { 2312eb5578bSPeter Maydell case FPGA_AN385: 232897d2726SPeter Maydell case FPGA_AN386: 2336d4811c4SPeter Maydell case FPGA_AN500: 2342eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 32); 2352eb5578bSPeter Maydell break; 2362eb5578bSPeter Maydell case FPGA_AN511: 2372eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 64); 2382eb5578bSPeter Maydell break; 2392eb5578bSPeter Maydell default: 2402eb5578bSPeter Maydell g_assert_not_reached(); 2412eb5578bSPeter Maydell } 242a860df4fSPeter Maydell qdev_connect_clock_in(armv7m, "cpuclk", mms->sysclk); 243a860df4fSPeter Maydell qdev_connect_clock_in(armv7m, "refclk", mms->refclk); 244ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); 245a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true); 2465325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->armv7m), "memory", 2475325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 2480074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal); 2492eb5578bSPeter Maydell 2502eb5578bSPeter Maydell create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000); 2512eb5578bSPeter Maydell create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000); 2522eb5578bSPeter Maydell create_unimplemented_device("Block RAM", 0x01000000, 0x00010000); 2532eb5578bSPeter Maydell create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000); 2542eb5578bSPeter Maydell create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000); 2552eb5578bSPeter Maydell create_unimplemented_device("PSRAM", 0x21000000, 0x01000000); 2562eb5578bSPeter Maydell /* These three ranges all cover multiple devices; we may implement 2572eb5578bSPeter Maydell * some of them below (in which case the real device takes precedence 2582eb5578bSPeter Maydell * over the unimplemented-region mapping). 2592eb5578bSPeter Maydell */ 2602eb5578bSPeter Maydell create_unimplemented_device("CMSDK APB peripheral region @0x40000000", 2612eb5578bSPeter Maydell 0x40000000, 0x00010000); 26290b1b6efSPhilippe Mathieu-Daudé create_unimplemented_device("CMSDK AHB peripheral region @0x40010000", 2632eb5578bSPeter Maydell 0x40010000, 0x00010000); 2642eb5578bSPeter Maydell create_unimplemented_device("Extra peripheral region @0x40020000", 2652eb5578bSPeter Maydell 0x40020000, 0x00010000); 26690b1b6efSPhilippe Mathieu-Daudé 2672eb5578bSPeter Maydell create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); 2682eb5578bSPeter Maydell create_unimplemented_device("VGA", 0x41000000, 0x0200000); 2692eb5578bSPeter Maydell 270977a15f4SPeter Maydell switch (mmc->fpga_type) { 271977a15f4SPeter Maydell case FPGA_AN385: 272897d2726SPeter Maydell case FPGA_AN386: 2736d4811c4SPeter Maydell case FPGA_AN500: 274977a15f4SPeter Maydell { 275977a15f4SPeter Maydell /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together. 276977a15f4SPeter Maydell * Overflow for UARTs 4 and 5 doesn't trigger any interrupt. 277977a15f4SPeter Maydell */ 278977a15f4SPeter Maydell Object *orgate; 279977a15f4SPeter Maydell DeviceState *orgate_dev; 280977a15f4SPeter Maydell 281977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 2825325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 6, &error_fatal); 283ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 284977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 285977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 286977a15f4SPeter Maydell 287977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 2884ab694b9SPhilippe Mathieu-Daudé DeviceState *dev; 2894ab694b9SPhilippe Mathieu-Daudé SysBusDevice *s; 2904ab694b9SPhilippe Mathieu-Daudé 291977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 292977a15f4SPeter Maydell 0x40006000, 0x40007000, 293977a15f4SPeter Maydell 0x40009000}; 294977a15f4SPeter Maydell /* RX irq number; TX irq is always one greater */ 295977a15f4SPeter Maydell static const int uartirq[] = {0, 2, 4, 18, 20}; 296977a15f4SPeter Maydell qemu_irq txovrint = NULL, rxovrint = NULL; 297977a15f4SPeter Maydell 298977a15f4SPeter Maydell if (i < 3) { 299977a15f4SPeter Maydell txovrint = qdev_get_gpio_in(orgate_dev, i * 2); 300977a15f4SPeter Maydell rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); 301977a15f4SPeter Maydell } 302977a15f4SPeter Maydell 3034ab694b9SPhilippe Mathieu-Daudé dev = qdev_new(TYPE_CMSDK_APB_UART); 3044ab694b9SPhilippe Mathieu-Daudé s = SYS_BUS_DEVICE(dev); 3054ab694b9SPhilippe Mathieu-Daudé qdev_prop_set_chr(dev, "chardev", serial_hd(i)); 3064ab694b9SPhilippe Mathieu-Daudé qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ); 3074ab694b9SPhilippe Mathieu-Daudé sysbus_realize_and_unref(s, &error_fatal); 3084ab694b9SPhilippe Mathieu-Daudé sysbus_mmio_map(s, 0, uartbase[i]); 3094ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 0, qdev_get_gpio_in(armv7m, uartirq[i] + 1)); 3104ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 1, qdev_get_gpio_in(armv7m, uartirq[i])); 3114ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 2, txovrint); 3124ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 3, rxovrint); 313977a15f4SPeter Maydell } 314977a15f4SPeter Maydell break; 315977a15f4SPeter Maydell } 316977a15f4SPeter Maydell case FPGA_AN511: 317977a15f4SPeter Maydell { 318977a15f4SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 319977a15f4SPeter Maydell * Tx and Rx IRQs for each UART are ORed together. 320977a15f4SPeter Maydell */ 321977a15f4SPeter Maydell Object *orgate; 322977a15f4SPeter Maydell DeviceState *orgate_dev; 323977a15f4SPeter Maydell 324977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 3255325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 10, &error_fatal); 326ce189ab2SMarkus Armbruster qdev_realize(DEVICE(orgate), NULL, &error_fatal); 327977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 328977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 329977a15f4SPeter Maydell 330977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 331977a15f4SPeter Maydell /* system irq numbers for the combined tx/rx for each UART */ 332977a15f4SPeter Maydell static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56}; 333977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 334977a15f4SPeter Maydell 0x4002c000, 0x4002d000, 335977a15f4SPeter Maydell 0x4002e000}; 336977a15f4SPeter Maydell Object *txrx_orgate; 3374ab694b9SPhilippe Mathieu-Daudé DeviceState *txrx_orgate_dev, *dev; 3384ab694b9SPhilippe Mathieu-Daudé SysBusDevice *s; 339977a15f4SPeter Maydell 340977a15f4SPeter Maydell txrx_orgate = object_new(TYPE_OR_IRQ); 3415325cc34SMarkus Armbruster object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal); 342ce189ab2SMarkus Armbruster qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal); 343977a15f4SPeter Maydell txrx_orgate_dev = DEVICE(txrx_orgate); 344977a15f4SPeter Maydell qdev_connect_gpio_out(txrx_orgate_dev, 0, 345977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); 3464ab694b9SPhilippe Mathieu-Daudé 3474ab694b9SPhilippe Mathieu-Daudé dev = qdev_new(TYPE_CMSDK_APB_UART); 3484ab694b9SPhilippe Mathieu-Daudé s = SYS_BUS_DEVICE(dev); 3494ab694b9SPhilippe Mathieu-Daudé qdev_prop_set_chr(dev, "chardev", serial_hd(i)); 3504ab694b9SPhilippe Mathieu-Daudé qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ); 3514ab694b9SPhilippe Mathieu-Daudé sysbus_realize_and_unref(s, &error_fatal); 3524ab694b9SPhilippe Mathieu-Daudé sysbus_mmio_map(s, 0, uartbase[i]); 3534ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 0, qdev_get_gpio_in(txrx_orgate_dev, 0)); 3544ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 1, qdev_get_gpio_in(txrx_orgate_dev, 1)); 3554ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 3564ab694b9SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 357977a15f4SPeter Maydell } 358977a15f4SPeter Maydell break; 359977a15f4SPeter Maydell } 360977a15f4SPeter Maydell default: 361977a15f4SPeter Maydell g_assert_not_reached(); 362977a15f4SPeter Maydell } 363bb8fba9cSPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 364bb8fba9cSPhilippe Mathieu-Daudé static const hwaddr gpiobase[] = {0x40010000, 0x40011000, 365bb8fba9cSPhilippe Mathieu-Daudé 0x40012000, 0x40013000}; 366bb8fba9cSPhilippe Mathieu-Daudé create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000); 367bb8fba9cSPhilippe Mathieu-Daudé } 368977a15f4SPeter Maydell 36975ca8341SPhilippe Mathieu-Daudé /* CMSDK APB subsystem */ 370efc34aaaSPeter Maydell for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { 371efc34aaaSPeter Maydell g_autofree char *name = g_strdup_printf("timer%d", i); 372efc34aaaSPeter Maydell hwaddr base = 0x40000000 + i * 0x1000; 373efc34aaaSPeter Maydell int irqno = 8 + i; 374efc34aaaSPeter Maydell SysBusDevice *sbd; 375efc34aaaSPeter Maydell 376efc34aaaSPeter Maydell object_initialize_child(OBJECT(mms), name, &mms->timer[i], 377efc34aaaSPeter Maydell TYPE_CMSDK_APB_TIMER); 378efc34aaaSPeter Maydell sbd = SYS_BUS_DEVICE(&mms->timer[i]); 379640ec258SPeter Maydell qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); 380efc34aaaSPeter Maydell sysbus_realize_and_unref(sbd, &error_fatal); 381efc34aaaSPeter Maydell sysbus_mmio_map(sbd, 0, base); 382efc34aaaSPeter Maydell sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); 383efc34aaaSPeter Maydell } 384efc34aaaSPeter Maydell 3850074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, 3860074fce6SMarkus Armbruster TYPE_CMSDK_APB_DUALTIMER); 387640ec258SPeter Maydell qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); 3880074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); 389595c786bSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, 390595c786bSPeter Maydell qdev_get_gpio_in(armv7m, 10)); 391595c786bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); 392ecbe51afSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, 393ecbe51afSPhilippe Mathieu-Daudé TYPE_CMSDK_APB_WATCHDOG); 394640ec258SPeter Maydell qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); 395ecbe51afSPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); 396ecbe51afSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, 397ecbe51afSPhilippe Mathieu-Daudé qdev_get_gpio_in_named(armv7m, "NMI", 0)); 398ecbe51afSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000); 399595c786bSPeter Maydell 40075ca8341SPhilippe Mathieu-Daudé /* FPGA APB subsystem */ 4010074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); 4026dbdf4ecSPeter Maydell sccdev = DEVICE(&mms->scc); 4036dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 404239cb6feSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 4056dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 4064fb013afSPeter Maydell /* All these FPGA images have the same OSCCLK configuration */ 407*80e09151SKevin Wolf oscclk = qlist_new(); 408*80e09151SKevin Wolf qlist_append_int(oscclk, 50000000); 409*80e09151SKevin Wolf qlist_append_int(oscclk, 24576000); 410*80e09151SKevin Wolf qlist_append_int(oscclk, 25000000); 411*80e09151SKevin Wolf qdev_prop_set_array(sccdev, "oscclk", oscclk); 412*80e09151SKevin Wolf 4130074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); 4146dbdf4ecSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); 415adbb23b6SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "fpgaio", 416adbb23b6SPhilippe Mathieu-Daudé &mms->fpgaio, TYPE_MPS2_FPGAIO); 417adbb23b6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000); 418adbb23b6SPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); 419adbb23b6SPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000); 42058f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, 0x40025000, /* External ADC */ 42158f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, 22)); 42258f7f3c4SPhilippe Mathieu-Daudé for (i = 0; i < 2; i++) { 42358f7f3c4SPhilippe Mathieu-Daudé static const int spi_irqno[] = {11, 24}; 42458f7f3c4SPhilippe Mathieu-Daudé static const hwaddr spibase[] = {0x40020000, /* APB */ 42558f7f3c4SPhilippe Mathieu-Daudé 0x40021000, /* LCD */ 42658f7f3c4SPhilippe Mathieu-Daudé 0x40026000, /* Shield0 */ 42758f7f3c4SPhilippe Mathieu-Daudé 0x40027000}; /* Shield1 */ 42858f7f3c4SPhilippe Mathieu-Daudé DeviceState *orgate_dev; 42958f7f3c4SPhilippe Mathieu-Daudé Object *orgate; 43058f7f3c4SPhilippe Mathieu-Daudé int j; 43158f7f3c4SPhilippe Mathieu-Daudé 43258f7f3c4SPhilippe Mathieu-Daudé orgate = object_new(TYPE_OR_IRQ); 4335325cc34SMarkus Armbruster object_property_set_int(orgate, "num-lines", 2, &error_fatal); 43458f7f3c4SPhilippe Mathieu-Daudé orgate_dev = DEVICE(orgate); 43558f7f3c4SPhilippe Mathieu-Daudé qdev_realize(orgate_dev, NULL, &error_fatal); 43658f7f3c4SPhilippe Mathieu-Daudé qdev_connect_gpio_out(orgate_dev, 0, 43758f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(armv7m, spi_irqno[i])); 43858f7f3c4SPhilippe Mathieu-Daudé for (j = 0; j < 2; j++) { 43958f7f3c4SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_PL022, spibase[2 * i + j], 44058f7f3c4SPhilippe Mathieu-Daudé qdev_get_gpio_in(orgate_dev, j)); 44158f7f3c4SPhilippe Mathieu-Daudé } 44258f7f3c4SPhilippe Mathieu-Daudé } 443ada45de9SPhilippe Mathieu-Daudé for (i = 0; i < 4; i++) { 444ada45de9SPhilippe Mathieu-Daudé static const hwaddr i2cbase[] = {0x40022000, /* Touch */ 445ada45de9SPhilippe Mathieu-Daudé 0x40023000, /* Audio */ 446ada45de9SPhilippe Mathieu-Daudé 0x40029000, /* Shield0 */ 447ada45de9SPhilippe Mathieu-Daudé 0x4002a000}; /* Shield1 */ 44828e987a7SPeter Maydell DeviceState *dev; 44928e987a7SPeter Maydell 45028e987a7SPeter Maydell dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); 45128e987a7SPeter Maydell if (i < 2) { 45228e987a7SPeter Maydell /* 45328e987a7SPeter Maydell * internal-only bus: mark it full to avoid user-created 45428e987a7SPeter Maydell * i2c devices being plugged into it. 45528e987a7SPeter Maydell */ 45628e987a7SPeter Maydell BusState *qbus = qdev_get_child_bus(dev, "i2c"); 45728e987a7SPeter Maydell qbus_mark_full(qbus); 45828e987a7SPeter Maydell } 459ada45de9SPhilippe Mathieu-Daudé } 4607b465641SPhilippe Mathieu-Daudé create_unimplemented_device("i2s", 0x40024000, 0x400); 4616dbdf4ecSPeter Maydell 46235873939SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 46335873939SPeter Maydell * except that it doesn't support the checksum-offload feature. 46435873939SPeter Maydell */ 4656d4811c4SPeter Maydell lan9118_init(&nd_table[0], mmc->ethernet_base, 46635873939SPeter Maydell qdev_get_gpio_in(armv7m, 467897d2726SPeter Maydell mmc->fpga_type == FPGA_AN511 ? 47 : 13)); 46835873939SPeter Maydell 4692eb5578bSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 470761c532aSPeter Maydell 0, 0x400000); 4712eb5578bSPeter Maydell } 4722eb5578bSPeter Maydell 4732eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data) 4742eb5578bSPeter Maydell { 4752eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4762eb5578bSPeter Maydell 4772eb5578bSPeter Maydell mc->init = mps2_common_init; 4782eb5578bSPeter Maydell mc->max_cpus = 1; 47968637c3aSIgor Mammedov mc->default_ram_size = 16 * MiB; 48068637c3aSIgor Mammedov mc->default_ram_id = "mps.ram"; 4812eb5578bSPeter Maydell } 4822eb5578bSPeter Maydell 4832eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data) 4842eb5578bSPeter Maydell { 4852eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4862eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 4872eb5578bSPeter Maydell 4882eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3"; 4892eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN385; 490ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 491239cb6feSPeter Maydell mmc->scc_id = 0x41043850; 4926d4811c4SPeter Maydell mmc->psram_base = 0x21000000; 4936d4811c4SPeter Maydell mmc->ethernet_base = 0x40200000; 4946d4811c4SPeter Maydell mmc->has_block_ram = true; 4952eb5578bSPeter Maydell } 4962eb5578bSPeter Maydell 497897d2726SPeter Maydell static void mps2_an386_class_init(ObjectClass *oc, void *data) 498897d2726SPeter Maydell { 499897d2726SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 500897d2726SPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 501897d2726SPeter Maydell 502897d2726SPeter Maydell mc->desc = "ARM MPS2 with AN386 FPGA image for Cortex-M4"; 503897d2726SPeter Maydell mmc->fpga_type = FPGA_AN386; 504897d2726SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); 505897d2726SPeter Maydell mmc->scc_id = 0x41043860; 5066d4811c4SPeter Maydell mmc->psram_base = 0x21000000; 5076d4811c4SPeter Maydell mmc->ethernet_base = 0x40200000; 5086d4811c4SPeter Maydell mmc->has_block_ram = true; 5096d4811c4SPeter Maydell } 5106d4811c4SPeter Maydell 5116d4811c4SPeter Maydell static void mps2_an500_class_init(ObjectClass *oc, void *data) 5126d4811c4SPeter Maydell { 5136d4811c4SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 5146d4811c4SPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 5156d4811c4SPeter Maydell 5166d4811c4SPeter Maydell mc->desc = "ARM MPS2 with AN500 FPGA image for Cortex-M7"; 5176d4811c4SPeter Maydell mmc->fpga_type = FPGA_AN500; 5186d4811c4SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m7"); 5196d4811c4SPeter Maydell mmc->scc_id = 0x41045000; 5206d4811c4SPeter Maydell mmc->psram_base = 0x60000000; 5216d4811c4SPeter Maydell mmc->ethernet_base = 0xa0000000; 5226d4811c4SPeter Maydell mmc->has_block_ram = false; 523897d2726SPeter Maydell } 524897d2726SPeter Maydell 5252eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data) 5262eb5578bSPeter Maydell { 5272eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 5282eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 5292eb5578bSPeter Maydell 5302eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3"; 5312eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN511; 532ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 533239cb6feSPeter Maydell mmc->scc_id = 0x41045110; 5346d4811c4SPeter Maydell mmc->psram_base = 0x21000000; 5356d4811c4SPeter Maydell mmc->ethernet_base = 0x40200000; 5366d4811c4SPeter Maydell mmc->has_block_ram = false; 5372eb5578bSPeter Maydell } 5382eb5578bSPeter Maydell 5392eb5578bSPeter Maydell static const TypeInfo mps2_info = { 5402eb5578bSPeter Maydell .name = TYPE_MPS2_MACHINE, 5412eb5578bSPeter Maydell .parent = TYPE_MACHINE, 5422eb5578bSPeter Maydell .abstract = true, 5432eb5578bSPeter Maydell .instance_size = sizeof(MPS2MachineState), 5442eb5578bSPeter Maydell .class_size = sizeof(MPS2MachineClass), 5452eb5578bSPeter Maydell .class_init = mps2_class_init, 5462eb5578bSPeter Maydell }; 5472eb5578bSPeter Maydell 5482eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = { 5492eb5578bSPeter Maydell .name = TYPE_MPS2_AN385_MACHINE, 5502eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 5512eb5578bSPeter Maydell .class_init = mps2_an385_class_init, 5522eb5578bSPeter Maydell }; 5532eb5578bSPeter Maydell 554897d2726SPeter Maydell static const TypeInfo mps2_an386_info = { 555897d2726SPeter Maydell .name = TYPE_MPS2_AN386_MACHINE, 556897d2726SPeter Maydell .parent = TYPE_MPS2_MACHINE, 557897d2726SPeter Maydell .class_init = mps2_an386_class_init, 558897d2726SPeter Maydell }; 559897d2726SPeter Maydell 5606d4811c4SPeter Maydell static const TypeInfo mps2_an500_info = { 5616d4811c4SPeter Maydell .name = TYPE_MPS2_AN500_MACHINE, 5626d4811c4SPeter Maydell .parent = TYPE_MPS2_MACHINE, 5636d4811c4SPeter Maydell .class_init = mps2_an500_class_init, 5646d4811c4SPeter Maydell }; 5656d4811c4SPeter Maydell 5662eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = { 5672eb5578bSPeter Maydell .name = TYPE_MPS2_AN511_MACHINE, 5682eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 5692eb5578bSPeter Maydell .class_init = mps2_an511_class_init, 5702eb5578bSPeter Maydell }; 5712eb5578bSPeter Maydell 5722eb5578bSPeter Maydell static void mps2_machine_init(void) 5732eb5578bSPeter Maydell { 5742eb5578bSPeter Maydell type_register_static(&mps2_info); 5752eb5578bSPeter Maydell type_register_static(&mps2_an385_info); 576897d2726SPeter Maydell type_register_static(&mps2_an386_info); 5776d4811c4SPeter Maydell type_register_static(&mps2_an500_info); 5782eb5578bSPeter Maydell type_register_static(&mps2_an511_info); 5792eb5578bSPeter Maydell } 5802eb5578bSPeter Maydell 5812eb5578bSPeter Maydell type_init(mps2_machine_init); 582