12eb5578bSPeter Maydell /* 22eb5578bSPeter Maydell * ARM V2M MPS2 board emulation. 32eb5578bSPeter Maydell * 42eb5578bSPeter Maydell * Copyright (c) 2017 Linaro Limited 52eb5578bSPeter Maydell * Written by Peter Maydell 62eb5578bSPeter Maydell * 72eb5578bSPeter Maydell * This program is free software; you can redistribute it and/or modify 82eb5578bSPeter Maydell * it under the terms of the GNU General Public License version 2 or 92eb5578bSPeter Maydell * (at your option) any later version. 102eb5578bSPeter Maydell */ 112eb5578bSPeter Maydell 122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 132eb5578bSPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 142eb5578bSPeter Maydell * and most of the devices are in the FPGA, the details of the board 152eb5578bSPeter Maydell * as seen by the guest depend significantly on the FPGA image. 162eb5578bSPeter Maydell * We model the following FPGA images: 172eb5578bSPeter Maydell * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385 182eb5578bSPeter Maydell * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511 192eb5578bSPeter Maydell * 202eb5578bSPeter Maydell * Links to the TRM for the board itself and to the various Application 212eb5578bSPeter Maydell * Notes which document the FPGA images can be found here: 222eb5578bSPeter Maydell * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system 232eb5578bSPeter Maydell */ 242eb5578bSPeter Maydell 252eb5578bSPeter Maydell #include "qemu/osdep.h" 26eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 27*68637c3aSIgor Mammedov #include "qemu/cutils.h" 282eb5578bSPeter Maydell #include "qapi/error.h" 292eb5578bSPeter Maydell #include "qemu/error-report.h" 3012ec8bd5SPeter Maydell #include "hw/arm/boot.h" 312eb5578bSPeter Maydell #include "hw/arm/armv7m.h" 32977a15f4SPeter Maydell #include "hw/or-irq.h" 332eb5578bSPeter Maydell #include "hw/boards.h" 342eb5578bSPeter Maydell #include "exec/address-spaces.h" 35977a15f4SPeter Maydell #include "sysemu/sysemu.h" 362eb5578bSPeter Maydell #include "hw/misc/unimp.h" 37977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 383d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 39595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h" 406dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h" 4166b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 4235873939SPeter Maydell #include "net/net.h" 432eb5578bSPeter Maydell 442eb5578bSPeter Maydell typedef enum MPS2FPGAType { 452eb5578bSPeter Maydell FPGA_AN385, 462eb5578bSPeter Maydell FPGA_AN511, 472eb5578bSPeter Maydell } MPS2FPGAType; 482eb5578bSPeter Maydell 492eb5578bSPeter Maydell typedef struct { 502eb5578bSPeter Maydell MachineClass parent; 512eb5578bSPeter Maydell MPS2FPGAType fpga_type; 526dbdf4ecSPeter Maydell uint32_t scc_id; 532eb5578bSPeter Maydell } MPS2MachineClass; 542eb5578bSPeter Maydell 552eb5578bSPeter Maydell typedef struct { 562eb5578bSPeter Maydell MachineState parent; 572eb5578bSPeter Maydell 582eb5578bSPeter Maydell ARMv7MState armv7m; 592eb5578bSPeter Maydell MemoryRegion ssram1; 602eb5578bSPeter Maydell MemoryRegion ssram1_m; 612eb5578bSPeter Maydell MemoryRegion ssram23; 622eb5578bSPeter Maydell MemoryRegion ssram23_m; 632eb5578bSPeter Maydell MemoryRegion blockram; 642eb5578bSPeter Maydell MemoryRegion blockram_m1; 652eb5578bSPeter Maydell MemoryRegion blockram_m2; 662eb5578bSPeter Maydell MemoryRegion blockram_m3; 672eb5578bSPeter Maydell MemoryRegion sram; 686dbdf4ecSPeter Maydell MPS2SCC scc; 69595c786bSPeter Maydell CMSDKAPBDualTimer dualtimer; 702eb5578bSPeter Maydell } MPS2MachineState; 712eb5578bSPeter Maydell 722eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2" 732eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385") 742eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511") 752eb5578bSPeter Maydell 762eb5578bSPeter Maydell #define MPS2_MACHINE(obj) \ 772eb5578bSPeter Maydell OBJECT_CHECK(MPS2MachineState, obj, TYPE_MPS2_MACHINE) 782eb5578bSPeter Maydell #define MPS2_MACHINE_GET_CLASS(obj) \ 792eb5578bSPeter Maydell OBJECT_GET_CLASS(MPS2MachineClass, obj, TYPE_MPS2_MACHINE) 802eb5578bSPeter Maydell #define MPS2_MACHINE_CLASS(klass) \ 812eb5578bSPeter Maydell OBJECT_CLASS_CHECK(MPS2MachineClass, klass, TYPE_MPS2_MACHINE) 822eb5578bSPeter Maydell 832eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */ 842eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000 852eb5578bSPeter Maydell 862eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 872eb5578bSPeter Maydell * the memory map at @base. 882eb5578bSPeter Maydell */ 892eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 902eb5578bSPeter Maydell hwaddr base, hwaddr size) 912eb5578bSPeter Maydell { 922eb5578bSPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 932eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 942eb5578bSPeter Maydell } 952eb5578bSPeter Maydell 962eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 972eb5578bSPeter Maydell * located at @base in the memory map. 982eb5578bSPeter Maydell */ 992eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1002eb5578bSPeter Maydell MemoryRegion *orig, hwaddr base) 1012eb5578bSPeter Maydell { 1022eb5578bSPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1032eb5578bSPeter Maydell memory_region_size(orig)); 1042eb5578bSPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1052eb5578bSPeter Maydell } 1062eb5578bSPeter Maydell 1072eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine) 1082eb5578bSPeter Maydell { 1092eb5578bSPeter Maydell MPS2MachineState *mms = MPS2_MACHINE(machine); 1102eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine); 1112eb5578bSPeter Maydell MemoryRegion *system_memory = get_system_memory(); 112ba1ba5ccSIgor Mammedov MachineClass *mc = MACHINE_GET_CLASS(machine); 1136dbdf4ecSPeter Maydell DeviceState *armv7m, *sccdev; 1142eb5578bSPeter Maydell 115ba1ba5ccSIgor Mammedov if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 116ba1ba5ccSIgor Mammedov error_report("This board can only be used with CPU %s", 117ba1ba5ccSIgor Mammedov mc->default_cpu_type); 1182eb5578bSPeter Maydell exit(1); 1192eb5578bSPeter Maydell } 1202eb5578bSPeter Maydell 121*68637c3aSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 122*68637c3aSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 123*68637c3aSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 124*68637c3aSIgor Mammedov g_free(sz); 125*68637c3aSIgor Mammedov exit(EXIT_FAILURE); 126*68637c3aSIgor Mammedov } 127*68637c3aSIgor Mammedov 1282eb5578bSPeter Maydell /* The FPGA images have an odd combination of different RAMs, 1292eb5578bSPeter Maydell * because in hardware they are different implementations and 1302eb5578bSPeter Maydell * connected to different buses, giving varying performance/size 1312eb5578bSPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 1322eb5578bSPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 1332eb5578bSPeter Maydell * 1342eb5578bSPeter Maydell * Common to both boards: 1352eb5578bSPeter Maydell * 0x21000000..0x21ffffff : PSRAM (16MB) 1362eb5578bSPeter Maydell * AN385 only: 1372eb5578bSPeter Maydell * 0x00000000 .. 0x003fffff : ZBT SSRAM1 1382eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1 1392eb5578bSPeter Maydell * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3 1402eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3 1412eb5578bSPeter Maydell * 0x01000000 .. 0x01003fff : block RAM (16K) 1422eb5578bSPeter Maydell * 0x01004000 .. 0x01007fff : mirror of above 1432eb5578bSPeter Maydell * 0x01008000 .. 0x0100bfff : mirror of above 1442eb5578bSPeter Maydell * 0x0100c000 .. 0x0100ffff : mirror of above 1452eb5578bSPeter Maydell * AN511 only: 1462eb5578bSPeter Maydell * 0x00000000 .. 0x0003ffff : FPGA block RAM 1472eb5578bSPeter Maydell * 0x00400000 .. 0x007fffff : ZBT SSRAM1 1482eb5578bSPeter Maydell * 0x20000000 .. 0x2001ffff : SRAM 1492eb5578bSPeter Maydell * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3 1502eb5578bSPeter Maydell * 1512eb5578bSPeter Maydell * The AN385 has a feature where the lowest 16K can be mapped 1522eb5578bSPeter Maydell * either to the bottom of the ZBT SSRAM1 or to the block RAM. 1532eb5578bSPeter Maydell * This is of no use for QEMU so we don't implement it (as if 1542eb5578bSPeter Maydell * zbt_boot_ctrl is always zero). 1552eb5578bSPeter Maydell */ 156*68637c3aSIgor Mammedov memory_region_add_subregion(system_memory, 0x21000000, machine->ram); 1572eb5578bSPeter Maydell 1582eb5578bSPeter Maydell switch (mmc->fpga_type) { 1592eb5578bSPeter Maydell case FPGA_AN385: 1602eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000); 1612eb5578bSPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000); 1622eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000); 1632eb5578bSPeter Maydell make_ram_alias(&mms->ssram23_m, "mps.ssram23_m", 1642eb5578bSPeter Maydell &mms->ssram23, 0x20400000); 1652eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000); 1662eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m1, "mps.blockram_m1", 1672eb5578bSPeter Maydell &mms->blockram, 0x01004000); 1682eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m2, "mps.blockram_m2", 1692eb5578bSPeter Maydell &mms->blockram, 0x01008000); 1702eb5578bSPeter Maydell make_ram_alias(&mms->blockram_m3, "mps.blockram_m3", 1712eb5578bSPeter Maydell &mms->blockram, 0x0100c000); 1722eb5578bSPeter Maydell break; 1732eb5578bSPeter Maydell case FPGA_AN511: 1742eb5578bSPeter Maydell make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000); 1752eb5578bSPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000); 1762eb5578bSPeter Maydell make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000); 1772eb5578bSPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000); 1782eb5578bSPeter Maydell break; 1792eb5578bSPeter Maydell default: 1802eb5578bSPeter Maydell g_assert_not_reached(); 1812eb5578bSPeter Maydell } 1822eb5578bSPeter Maydell 183f9e80321SPhilippe Mathieu-Daudé sysbus_init_child_obj(OBJECT(mms), "armv7m", &mms->armv7m, 184f9e80321SPhilippe Mathieu-Daudé sizeof(mms->armv7m), TYPE_ARMV7M); 1852eb5578bSPeter Maydell armv7m = DEVICE(&mms->armv7m); 1862eb5578bSPeter Maydell switch (mmc->fpga_type) { 1872eb5578bSPeter Maydell case FPGA_AN385: 1882eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 32); 1892eb5578bSPeter Maydell break; 1902eb5578bSPeter Maydell case FPGA_AN511: 1912eb5578bSPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 64); 1922eb5578bSPeter Maydell break; 1932eb5578bSPeter Maydell default: 1942eb5578bSPeter Maydell g_assert_not_reached(); 1952eb5578bSPeter Maydell } 196ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type); 197a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true); 1982eb5578bSPeter Maydell object_property_set_link(OBJECT(&mms->armv7m), OBJECT(system_memory), 1992eb5578bSPeter Maydell "memory", &error_abort); 2002eb5578bSPeter Maydell object_property_set_bool(OBJECT(&mms->armv7m), true, "realized", 2012eb5578bSPeter Maydell &error_fatal); 2022eb5578bSPeter Maydell 2032eb5578bSPeter Maydell create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000); 2042eb5578bSPeter Maydell create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000); 2052eb5578bSPeter Maydell create_unimplemented_device("Block RAM", 0x01000000, 0x00010000); 2062eb5578bSPeter Maydell create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000); 2072eb5578bSPeter Maydell create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000); 2082eb5578bSPeter Maydell create_unimplemented_device("PSRAM", 0x21000000, 0x01000000); 2092eb5578bSPeter Maydell /* These three ranges all cover multiple devices; we may implement 2102eb5578bSPeter Maydell * some of them below (in which case the real device takes precedence 2112eb5578bSPeter Maydell * over the unimplemented-region mapping). 2122eb5578bSPeter Maydell */ 2132eb5578bSPeter Maydell create_unimplemented_device("CMSDK APB peripheral region @0x40000000", 2142eb5578bSPeter Maydell 0x40000000, 0x00010000); 2152eb5578bSPeter Maydell create_unimplemented_device("CMSDK peripheral region @0x40010000", 2162eb5578bSPeter Maydell 0x40010000, 0x00010000); 2172eb5578bSPeter Maydell create_unimplemented_device("Extra peripheral region @0x40020000", 2182eb5578bSPeter Maydell 0x40020000, 0x00010000); 2192eb5578bSPeter Maydell create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000); 2202eb5578bSPeter Maydell create_unimplemented_device("VGA", 0x41000000, 0x0200000); 2212eb5578bSPeter Maydell 222977a15f4SPeter Maydell switch (mmc->fpga_type) { 223977a15f4SPeter Maydell case FPGA_AN385: 224977a15f4SPeter Maydell { 225977a15f4SPeter Maydell /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together. 226977a15f4SPeter Maydell * Overflow for UARTs 4 and 5 doesn't trigger any interrupt. 227977a15f4SPeter Maydell */ 228977a15f4SPeter Maydell Object *orgate; 229977a15f4SPeter Maydell DeviceState *orgate_dev; 230977a15f4SPeter Maydell int i; 231977a15f4SPeter Maydell 232977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 233977a15f4SPeter Maydell object_property_set_int(orgate, 6, "num-lines", &error_fatal); 234977a15f4SPeter Maydell object_property_set_bool(orgate, true, "realized", &error_fatal); 235977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 236977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 237977a15f4SPeter Maydell 238977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 239977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 240977a15f4SPeter Maydell 0x40006000, 0x40007000, 241977a15f4SPeter Maydell 0x40009000}; 242977a15f4SPeter Maydell /* RX irq number; TX irq is always one greater */ 243977a15f4SPeter Maydell static const int uartirq[] = {0, 2, 4, 18, 20}; 244977a15f4SPeter Maydell qemu_irq txovrint = NULL, rxovrint = NULL; 245977a15f4SPeter Maydell 246977a15f4SPeter Maydell if (i < 3) { 247977a15f4SPeter Maydell txovrint = qdev_get_gpio_in(orgate_dev, i * 2); 248977a15f4SPeter Maydell rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); 249977a15f4SPeter Maydell } 250977a15f4SPeter Maydell 251977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 252977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i] + 1), 253977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uartirq[i]), 254977a15f4SPeter Maydell txovrint, rxovrint, 255977a15f4SPeter Maydell NULL, 256fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 257977a15f4SPeter Maydell } 258977a15f4SPeter Maydell break; 259977a15f4SPeter Maydell } 260977a15f4SPeter Maydell case FPGA_AN511: 261977a15f4SPeter Maydell { 262977a15f4SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 263977a15f4SPeter Maydell * Tx and Rx IRQs for each UART are ORed together. 264977a15f4SPeter Maydell */ 265977a15f4SPeter Maydell Object *orgate; 266977a15f4SPeter Maydell DeviceState *orgate_dev; 267977a15f4SPeter Maydell int i; 268977a15f4SPeter Maydell 269977a15f4SPeter Maydell orgate = object_new(TYPE_OR_IRQ); 270977a15f4SPeter Maydell object_property_set_int(orgate, 10, "num-lines", &error_fatal); 271977a15f4SPeter Maydell object_property_set_bool(orgate, true, "realized", &error_fatal); 272977a15f4SPeter Maydell orgate_dev = DEVICE(orgate); 273977a15f4SPeter Maydell qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); 274977a15f4SPeter Maydell 275977a15f4SPeter Maydell for (i = 0; i < 5; i++) { 276977a15f4SPeter Maydell /* system irq numbers for the combined tx/rx for each UART */ 277977a15f4SPeter Maydell static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56}; 278977a15f4SPeter Maydell static const hwaddr uartbase[] = {0x40004000, 0x40005000, 279977a15f4SPeter Maydell 0x4002c000, 0x4002d000, 280977a15f4SPeter Maydell 0x4002e000}; 281977a15f4SPeter Maydell Object *txrx_orgate; 282977a15f4SPeter Maydell DeviceState *txrx_orgate_dev; 283977a15f4SPeter Maydell 284977a15f4SPeter Maydell txrx_orgate = object_new(TYPE_OR_IRQ); 285977a15f4SPeter Maydell object_property_set_int(txrx_orgate, 2, "num-lines", &error_fatal); 286977a15f4SPeter Maydell object_property_set_bool(txrx_orgate, true, "realized", 287977a15f4SPeter Maydell &error_fatal); 288977a15f4SPeter Maydell txrx_orgate_dev = DEVICE(txrx_orgate); 289977a15f4SPeter Maydell qdev_connect_gpio_out(txrx_orgate_dev, 0, 290977a15f4SPeter Maydell qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); 291977a15f4SPeter Maydell cmsdk_apb_uart_create(uartbase[i], 292977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 0), 293977a15f4SPeter Maydell qdev_get_gpio_in(txrx_orgate_dev, 1), 294ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2), 295ce3bc112SPeter Maydell qdev_get_gpio_in(orgate_dev, i * 2 + 1), 296977a15f4SPeter Maydell NULL, 297fc38a112SPeter Maydell serial_hd(i), SYSCLK_FRQ); 298977a15f4SPeter Maydell } 299977a15f4SPeter Maydell break; 300977a15f4SPeter Maydell } 301977a15f4SPeter Maydell default: 302977a15f4SPeter Maydell g_assert_not_reached(); 303977a15f4SPeter Maydell } 304977a15f4SPeter Maydell 3053d53904aSPeter Maydell cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); 3063d53904aSPeter Maydell cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); 3073d53904aSPeter Maydell 308595c786bSPeter Maydell sysbus_init_child_obj(OBJECT(mms), "dualtimer", &mms->dualtimer, 309595c786bSPeter Maydell sizeof(mms->dualtimer), TYPE_CMSDK_APB_DUALTIMER); 310595c786bSPeter Maydell qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); 311595c786bSPeter Maydell object_property_set_bool(OBJECT(&mms->dualtimer), true, "realized", 312595c786bSPeter Maydell &error_fatal); 313595c786bSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, 314595c786bSPeter Maydell qdev_get_gpio_in(armv7m, 10)); 315595c786bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); 316595c786bSPeter Maydell 317f9e80321SPhilippe Mathieu-Daudé sysbus_init_child_obj(OBJECT(mms), "scc", &mms->scc, 318f9e80321SPhilippe Mathieu-Daudé sizeof(mms->scc), TYPE_MPS2_SCC); 3196dbdf4ecSPeter Maydell sccdev = DEVICE(&mms->scc); 3206dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 321239cb6feSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 3226dbdf4ecSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 3236dbdf4ecSPeter Maydell object_property_set_bool(OBJECT(&mms->scc), true, "realized", 3246dbdf4ecSPeter Maydell &error_fatal); 3256dbdf4ecSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); 3266dbdf4ecSPeter Maydell 32735873939SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 32835873939SPeter Maydell * except that it doesn't support the checksum-offload feature. 32935873939SPeter Maydell */ 33035873939SPeter Maydell lan9118_init(&nd_table[0], 0x40200000, 33135873939SPeter Maydell qdev_get_gpio_in(armv7m, 33235873939SPeter Maydell mmc->fpga_type == FPGA_AN385 ? 13 : 47)); 33335873939SPeter Maydell 3342eb5578bSPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ; 3352eb5578bSPeter Maydell 3362eb5578bSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 3372eb5578bSPeter Maydell 0x400000); 3382eb5578bSPeter Maydell } 3392eb5578bSPeter Maydell 3402eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data) 3412eb5578bSPeter Maydell { 3422eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3432eb5578bSPeter Maydell 3442eb5578bSPeter Maydell mc->init = mps2_common_init; 3452eb5578bSPeter Maydell mc->max_cpus = 1; 346*68637c3aSIgor Mammedov mc->default_ram_size = 16 * MiB; 347*68637c3aSIgor Mammedov mc->default_ram_id = "mps.ram"; 3482eb5578bSPeter Maydell } 3492eb5578bSPeter Maydell 3502eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data) 3512eb5578bSPeter Maydell { 3522eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3532eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 3542eb5578bSPeter Maydell 3552eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3"; 3562eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN385; 357ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 358239cb6feSPeter Maydell mmc->scc_id = 0x41043850; 3592eb5578bSPeter Maydell } 3602eb5578bSPeter Maydell 3612eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data) 3622eb5578bSPeter Maydell { 3632eb5578bSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 3642eb5578bSPeter Maydell MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc); 3652eb5578bSPeter Maydell 3662eb5578bSPeter Maydell mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3"; 3672eb5578bSPeter Maydell mmc->fpga_type = FPGA_AN511; 368ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 369239cb6feSPeter Maydell mmc->scc_id = 0x41045110; 3702eb5578bSPeter Maydell } 3712eb5578bSPeter Maydell 3722eb5578bSPeter Maydell static const TypeInfo mps2_info = { 3732eb5578bSPeter Maydell .name = TYPE_MPS2_MACHINE, 3742eb5578bSPeter Maydell .parent = TYPE_MACHINE, 3752eb5578bSPeter Maydell .abstract = true, 3762eb5578bSPeter Maydell .instance_size = sizeof(MPS2MachineState), 3772eb5578bSPeter Maydell .class_size = sizeof(MPS2MachineClass), 3782eb5578bSPeter Maydell .class_init = mps2_class_init, 3792eb5578bSPeter Maydell }; 3802eb5578bSPeter Maydell 3812eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = { 3822eb5578bSPeter Maydell .name = TYPE_MPS2_AN385_MACHINE, 3832eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 3842eb5578bSPeter Maydell .class_init = mps2_an385_class_init, 3852eb5578bSPeter Maydell }; 3862eb5578bSPeter Maydell 3872eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = { 3882eb5578bSPeter Maydell .name = TYPE_MPS2_AN511_MACHINE, 3892eb5578bSPeter Maydell .parent = TYPE_MPS2_MACHINE, 3902eb5578bSPeter Maydell .class_init = mps2_an511_class_init, 3912eb5578bSPeter Maydell }; 3922eb5578bSPeter Maydell 3932eb5578bSPeter Maydell static void mps2_machine_init(void) 3942eb5578bSPeter Maydell { 3952eb5578bSPeter Maydell type_register_static(&mps2_info); 3962eb5578bSPeter Maydell type_register_static(&mps2_an385_info); 3972eb5578bSPeter Maydell type_register_static(&mps2_an511_info); 3982eb5578bSPeter Maydell } 3992eb5578bSPeter Maydell 4002eb5578bSPeter Maydell type_init(mps2_machine_init); 401