xref: /qemu/hw/arm/mps2.c (revision 4ab694b9a81df82f3ac7ce1e59f7855c57af2eb1)
12eb5578bSPeter Maydell /*
22eb5578bSPeter Maydell  * ARM V2M MPS2 board emulation.
32eb5578bSPeter Maydell  *
42eb5578bSPeter Maydell  * Copyright (c) 2017 Linaro Limited
52eb5578bSPeter Maydell  * Written by Peter Maydell
62eb5578bSPeter Maydell  *
72eb5578bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
82eb5578bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
92eb5578bSPeter Maydell  *  (at your option) any later version.
102eb5578bSPeter Maydell  */
112eb5578bSPeter Maydell 
122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
132eb5578bSPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
142eb5578bSPeter Maydell  * and most of the devices are in the FPGA, the details of the board
152eb5578bSPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
162eb5578bSPeter Maydell  * We model the following FPGA images:
172eb5578bSPeter Maydell  *  "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385
18897d2726SPeter Maydell  *  "mps2-an386" -- Cortex-M4 as documented in ARM Application Note AN386
196d4811c4SPeter Maydell  *  "mps2-an500" -- Cortex-M7 as documented in ARM Application Note AN500
202eb5578bSPeter Maydell  *  "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511
212eb5578bSPeter Maydell  *
222eb5578bSPeter Maydell  * Links to the TRM for the board itself and to the various Application
232eb5578bSPeter Maydell  * Notes which document the FPGA images can be found here:
242eb5578bSPeter Maydell  *   https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system
252eb5578bSPeter Maydell  */
262eb5578bSPeter Maydell 
272eb5578bSPeter Maydell #include "qemu/osdep.h"
28eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
2968637c3aSIgor Mammedov #include "qemu/cutils.h"
302eb5578bSPeter Maydell #include "qapi/error.h"
312eb5578bSPeter Maydell #include "qemu/error-report.h"
3212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
332eb5578bSPeter Maydell #include "hw/arm/armv7m.h"
34977a15f4SPeter Maydell #include "hw/or-irq.h"
352eb5578bSPeter Maydell #include "hw/boards.h"
362eb5578bSPeter Maydell #include "exec/address-spaces.h"
37977a15f4SPeter Maydell #include "sysemu/sysemu.h"
38*4ab694b9SPhilippe Mathieu-Daudé #include "hw/qdev-properties.h"
392eb5578bSPeter Maydell #include "hw/misc/unimp.h"
40977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
413d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
42595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h"
436dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h"
44adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h"
4558f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h"
46ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
4766b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
4835873939SPeter Maydell #include "net/net.h"
49adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h"
50640ec258SPeter Maydell #include "hw/qdev-clock.h"
51db1015e9SEduardo Habkost #include "qom/object.h"
522eb5578bSPeter Maydell 
532eb5578bSPeter Maydell typedef enum MPS2FPGAType {
542eb5578bSPeter Maydell     FPGA_AN385,
55897d2726SPeter Maydell     FPGA_AN386,
566d4811c4SPeter Maydell     FPGA_AN500,
572eb5578bSPeter Maydell     FPGA_AN511,
582eb5578bSPeter Maydell } MPS2FPGAType;
592eb5578bSPeter Maydell 
60db1015e9SEduardo Habkost struct MPS2MachineClass {
612eb5578bSPeter Maydell     MachineClass parent;
622eb5578bSPeter Maydell     MPS2FPGAType fpga_type;
636dbdf4ecSPeter Maydell     uint32_t scc_id;
646d4811c4SPeter Maydell     bool has_block_ram;
656d4811c4SPeter Maydell     hwaddr ethernet_base;
666d4811c4SPeter Maydell     hwaddr psram_base;
67db1015e9SEduardo Habkost };
682eb5578bSPeter Maydell 
69db1015e9SEduardo Habkost struct MPS2MachineState {
702eb5578bSPeter Maydell     MachineState parent;
712eb5578bSPeter Maydell 
722eb5578bSPeter Maydell     ARMv7MState armv7m;
732eb5578bSPeter Maydell     MemoryRegion ssram1;
742eb5578bSPeter Maydell     MemoryRegion ssram1_m;
752eb5578bSPeter Maydell     MemoryRegion ssram23;
762eb5578bSPeter Maydell     MemoryRegion ssram23_m;
772eb5578bSPeter Maydell     MemoryRegion blockram;
782eb5578bSPeter Maydell     MemoryRegion blockram_m1;
792eb5578bSPeter Maydell     MemoryRegion blockram_m2;
802eb5578bSPeter Maydell     MemoryRegion blockram_m3;
812eb5578bSPeter Maydell     MemoryRegion sram;
8275ca8341SPhilippe Mathieu-Daudé     /* FPGA APB subsystem */
836dbdf4ecSPeter Maydell     MPS2SCC scc;
84adbb23b6SPhilippe Mathieu-Daudé     MPS2FPGAIO fpgaio;
8575ca8341SPhilippe Mathieu-Daudé     /* CMSDK APB subsystem */
86595c786bSPeter Maydell     CMSDKAPBDualTimer dualtimer;
87adbb23b6SPhilippe Mathieu-Daudé     CMSDKAPBWatchdog watchdog;
88efc34aaaSPeter Maydell     CMSDKAPBTimer timer[2];
89640ec258SPeter Maydell     Clock *sysclk;
90a860df4fSPeter Maydell     Clock *refclk;
91db1015e9SEduardo Habkost };
922eb5578bSPeter Maydell 
932eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2"
942eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385")
95897d2726SPeter Maydell #define TYPE_MPS2_AN386_MACHINE MACHINE_TYPE_NAME("mps2-an386")
966d4811c4SPeter Maydell #define TYPE_MPS2_AN500_MACHINE MACHINE_TYPE_NAME("mps2-an500")
972eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511")
982eb5578bSPeter Maydell 
99a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2MachineState, MPS2MachineClass, MPS2_MACHINE)
1002eb5578bSPeter Maydell 
1012eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */
1022eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000
1032eb5578bSPeter Maydell 
104a860df4fSPeter Maydell /*
105a860df4fSPeter Maydell  * The Application Notes don't say anything about how the
106a860df4fSPeter Maydell  * systick reference clock is configured. (Quite possibly
107a860df4fSPeter Maydell  * they don't have one at all.) This 1MHz clock matches the
108a860df4fSPeter Maydell  * pre-existing behaviour that used to be hardcoded in the
109a860df4fSPeter Maydell  * armv7m_systick implementation.
110a860df4fSPeter Maydell  */
111a860df4fSPeter Maydell #define REFCLK_FRQ (1 * 1000 * 1000)
112a860df4fSPeter Maydell 
1132eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into
1142eb5578bSPeter Maydell  * the memory map at @base.
1152eb5578bSPeter Maydell  */
1162eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name,
1172eb5578bSPeter Maydell                      hwaddr base, hwaddr size)
1182eb5578bSPeter Maydell {
1192eb5578bSPeter Maydell     memory_region_init_ram(mr, NULL, name, size, &error_fatal);
1202eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1212eb5578bSPeter Maydell }
1222eb5578bSPeter Maydell 
1232eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
1242eb5578bSPeter Maydell  * located at @base in the memory map.
1252eb5578bSPeter Maydell  */
1262eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
1272eb5578bSPeter Maydell                            MemoryRegion *orig, hwaddr base)
1282eb5578bSPeter Maydell {
1292eb5578bSPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
1302eb5578bSPeter Maydell                              memory_region_size(orig));
1312eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1322eb5578bSPeter Maydell }
1332eb5578bSPeter Maydell 
1342eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine)
1352eb5578bSPeter Maydell {
1362eb5578bSPeter Maydell     MPS2MachineState *mms = MPS2_MACHINE(machine);
1372eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine);
1382eb5578bSPeter Maydell     MemoryRegion *system_memory = get_system_memory();
139ba1ba5ccSIgor Mammedov     MachineClass *mc = MACHINE_GET_CLASS(machine);
1406dbdf4ecSPeter Maydell     DeviceState *armv7m, *sccdev;
141bb8fba9cSPhilippe Mathieu-Daudé     int i;
1422eb5578bSPeter Maydell 
143ba1ba5ccSIgor Mammedov     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
144ba1ba5ccSIgor Mammedov         error_report("This board can only be used with CPU %s",
145ba1ba5ccSIgor Mammedov                      mc->default_cpu_type);
1462eb5578bSPeter Maydell         exit(1);
1472eb5578bSPeter Maydell     }
1482eb5578bSPeter Maydell 
14968637c3aSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
15068637c3aSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
15168637c3aSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
15268637c3aSIgor Mammedov         g_free(sz);
15368637c3aSIgor Mammedov         exit(EXIT_FAILURE);
15468637c3aSIgor Mammedov     }
15568637c3aSIgor Mammedov 
156640ec258SPeter Maydell     /* This clock doesn't need migration because it is fixed-frequency */
157640ec258SPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
158640ec258SPeter Maydell     clock_set_hz(mms->sysclk, SYSCLK_FRQ);
159640ec258SPeter Maydell 
160a860df4fSPeter Maydell     mms->refclk = clock_new(OBJECT(machine), "REFCLK");
161a860df4fSPeter Maydell     clock_set_hz(mms->refclk, REFCLK_FRQ);
162a860df4fSPeter Maydell 
1632eb5578bSPeter Maydell     /* The FPGA images have an odd combination of different RAMs,
1642eb5578bSPeter Maydell      * because in hardware they are different implementations and
1652eb5578bSPeter Maydell      * connected to different buses, giving varying performance/size
1662eb5578bSPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
1672eb5578bSPeter Maydell      * call the 16MB our "system memory", as it's the largest lump.
1682eb5578bSPeter Maydell      *
169897d2726SPeter Maydell      * AN385/AN386/AN511:
1702eb5578bSPeter Maydell      *  0x21000000 .. 0x21ffffff : PSRAM (16MB)
1716d4811c4SPeter Maydell      * AN385/AN386/AN500:
1722eb5578bSPeter Maydell      *  0x00000000 .. 0x003fffff : ZBT SSRAM1
1732eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1
1742eb5578bSPeter Maydell      *  0x20000000 .. 0x203fffff : ZBT SSRAM 2&3
1752eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3
1766d4811c4SPeter Maydell      * AN385/AN386 only:
1772eb5578bSPeter Maydell      *  0x01000000 .. 0x01003fff : block RAM (16K)
1782eb5578bSPeter Maydell      *  0x01004000 .. 0x01007fff : mirror of above
1792eb5578bSPeter Maydell      *  0x01008000 .. 0x0100bfff : mirror of above
1802eb5578bSPeter Maydell      *  0x0100c000 .. 0x0100ffff : mirror of above
1812eb5578bSPeter Maydell      * AN511 only:
1822eb5578bSPeter Maydell      *  0x00000000 .. 0x0003ffff : FPGA block RAM
1832eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : ZBT SSRAM1
1842eb5578bSPeter Maydell      *  0x20000000 .. 0x2001ffff : SRAM
1852eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : ZBT SSRAM 2&3
1866d4811c4SPeter Maydell      * AN500 only:
1876d4811c4SPeter Maydell      *  0x60000000 .. 0x60ffffff : PSRAM (16MB)
1882eb5578bSPeter Maydell      *
189897d2726SPeter Maydell      * The AN385/AN386 has a feature where the lowest 16K can be mapped
1902eb5578bSPeter Maydell      * either to the bottom of the ZBT SSRAM1 or to the block RAM.
1912eb5578bSPeter Maydell      * This is of no use for QEMU so we don't implement it (as if
1922eb5578bSPeter Maydell      * zbt_boot_ctrl is always zero).
1932eb5578bSPeter Maydell      */
1946d4811c4SPeter Maydell     memory_region_add_subregion(system_memory, mmc->psram_base, machine->ram);
1952eb5578bSPeter Maydell 
1966d4811c4SPeter Maydell     if (mmc->has_block_ram) {
1972eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000);
1982eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m1, "mps.blockram_m1",
1992eb5578bSPeter Maydell                        &mms->blockram, 0x01004000);
2002eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m2, "mps.blockram_m2",
2012eb5578bSPeter Maydell                        &mms->blockram, 0x01008000);
2022eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m3, "mps.blockram_m3",
2032eb5578bSPeter Maydell                        &mms->blockram, 0x0100c000);
2046d4811c4SPeter Maydell     }
2056d4811c4SPeter Maydell 
2066d4811c4SPeter Maydell     switch (mmc->fpga_type) {
2076d4811c4SPeter Maydell     case FPGA_AN385:
2086d4811c4SPeter Maydell     case FPGA_AN386:
2096d4811c4SPeter Maydell     case FPGA_AN500:
2106d4811c4SPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000);
2116d4811c4SPeter Maydell         make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000);
2126d4811c4SPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000);
2136d4811c4SPeter Maydell         make_ram_alias(&mms->ssram23_m, "mps.ssram23_m",
2146d4811c4SPeter Maydell                        &mms->ssram23, 0x20400000);
2152eb5578bSPeter Maydell         break;
2162eb5578bSPeter Maydell     case FPGA_AN511:
2172eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000);
2182eb5578bSPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000);
2192eb5578bSPeter Maydell         make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000);
2202eb5578bSPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000);
2212eb5578bSPeter Maydell         break;
2222eb5578bSPeter Maydell     default:
2232eb5578bSPeter Maydell         g_assert_not_reached();
2242eb5578bSPeter Maydell     }
2252eb5578bSPeter Maydell 
2260074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M);
2272eb5578bSPeter Maydell     armv7m = DEVICE(&mms->armv7m);
2282eb5578bSPeter Maydell     switch (mmc->fpga_type) {
2292eb5578bSPeter Maydell     case FPGA_AN385:
230897d2726SPeter Maydell     case FPGA_AN386:
2316d4811c4SPeter Maydell     case FPGA_AN500:
2322eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 32);
2332eb5578bSPeter Maydell         break;
2342eb5578bSPeter Maydell     case FPGA_AN511:
2352eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 64);
2362eb5578bSPeter Maydell         break;
2372eb5578bSPeter Maydell     default:
2382eb5578bSPeter Maydell         g_assert_not_reached();
2392eb5578bSPeter Maydell     }
240a860df4fSPeter Maydell     qdev_connect_clock_in(armv7m, "cpuclk", mms->sysclk);
241a860df4fSPeter Maydell     qdev_connect_clock_in(armv7m, "refclk", mms->refclk);
242ba1ba5ccSIgor Mammedov     qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type);
243a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(armv7m, "enable-bitband", true);
2445325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->armv7m), "memory",
2455325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
2460074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal);
2472eb5578bSPeter Maydell 
2482eb5578bSPeter Maydell     create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000);
2492eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000);
2502eb5578bSPeter Maydell     create_unimplemented_device("Block RAM", 0x01000000, 0x00010000);
2512eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000);
2522eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000);
2532eb5578bSPeter Maydell     create_unimplemented_device("PSRAM", 0x21000000, 0x01000000);
2542eb5578bSPeter Maydell     /* These three ranges all cover multiple devices; we may implement
2552eb5578bSPeter Maydell      * some of them below (in which case the real device takes precedence
2562eb5578bSPeter Maydell      * over the unimplemented-region mapping).
2572eb5578bSPeter Maydell      */
2582eb5578bSPeter Maydell     create_unimplemented_device("CMSDK APB peripheral region @0x40000000",
2592eb5578bSPeter Maydell                                 0x40000000, 0x00010000);
26090b1b6efSPhilippe Mathieu-Daudé     create_unimplemented_device("CMSDK AHB peripheral region @0x40010000",
2612eb5578bSPeter Maydell                                 0x40010000, 0x00010000);
2622eb5578bSPeter Maydell     create_unimplemented_device("Extra peripheral region @0x40020000",
2632eb5578bSPeter Maydell                                 0x40020000, 0x00010000);
26490b1b6efSPhilippe Mathieu-Daudé 
2652eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000);
2662eb5578bSPeter Maydell     create_unimplemented_device("VGA", 0x41000000, 0x0200000);
2672eb5578bSPeter Maydell 
268977a15f4SPeter Maydell     switch (mmc->fpga_type) {
269977a15f4SPeter Maydell     case FPGA_AN385:
270897d2726SPeter Maydell     case FPGA_AN386:
2716d4811c4SPeter Maydell     case FPGA_AN500:
272977a15f4SPeter Maydell     {
273977a15f4SPeter Maydell         /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together.
274977a15f4SPeter Maydell          * Overflow for UARTs 4 and 5 doesn't trigger any interrupt.
275977a15f4SPeter Maydell          */
276977a15f4SPeter Maydell         Object *orgate;
277977a15f4SPeter Maydell         DeviceState *orgate_dev;
278977a15f4SPeter Maydell 
279977a15f4SPeter Maydell         orgate = object_new(TYPE_OR_IRQ);
2805325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 6, &error_fatal);
281ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(orgate), NULL, &error_fatal);
282977a15f4SPeter Maydell         orgate_dev = DEVICE(orgate);
283977a15f4SPeter Maydell         qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
284977a15f4SPeter Maydell 
285977a15f4SPeter Maydell         for (i = 0; i < 5; i++) {
286*4ab694b9SPhilippe Mathieu-Daudé             DeviceState *dev;
287*4ab694b9SPhilippe Mathieu-Daudé             SysBusDevice *s;
288*4ab694b9SPhilippe Mathieu-Daudé 
289977a15f4SPeter Maydell             static const hwaddr uartbase[] = {0x40004000, 0x40005000,
290977a15f4SPeter Maydell                                               0x40006000, 0x40007000,
291977a15f4SPeter Maydell                                               0x40009000};
292977a15f4SPeter Maydell             /* RX irq number; TX irq is always one greater */
293977a15f4SPeter Maydell             static const int uartirq[] = {0, 2, 4, 18, 20};
294977a15f4SPeter Maydell             qemu_irq txovrint = NULL, rxovrint = NULL;
295977a15f4SPeter Maydell 
296977a15f4SPeter Maydell             if (i < 3) {
297977a15f4SPeter Maydell                 txovrint = qdev_get_gpio_in(orgate_dev, i * 2);
298977a15f4SPeter Maydell                 rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1);
299977a15f4SPeter Maydell             }
300977a15f4SPeter Maydell 
301*4ab694b9SPhilippe Mathieu-Daudé             dev = qdev_new(TYPE_CMSDK_APB_UART);
302*4ab694b9SPhilippe Mathieu-Daudé             s = SYS_BUS_DEVICE(dev);
303*4ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_chr(dev, "chardev", serial_hd(i));
304*4ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ);
305*4ab694b9SPhilippe Mathieu-Daudé             sysbus_realize_and_unref(s, &error_fatal);
306*4ab694b9SPhilippe Mathieu-Daudé             sysbus_mmio_map(s, 0, uartbase[i]);
307*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 0, qdev_get_gpio_in(armv7m, uartirq[i] + 1));
308*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 1, qdev_get_gpio_in(armv7m, uartirq[i]));
309*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 2, txovrint);
310*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 3, rxovrint);
311977a15f4SPeter Maydell         }
312977a15f4SPeter Maydell         break;
313977a15f4SPeter Maydell     }
314977a15f4SPeter Maydell     case FPGA_AN511:
315977a15f4SPeter Maydell     {
316977a15f4SPeter Maydell         /* The overflow IRQs for all UARTs are ORed together.
317977a15f4SPeter Maydell          * Tx and Rx IRQs for each UART are ORed together.
318977a15f4SPeter Maydell          */
319977a15f4SPeter Maydell         Object *orgate;
320977a15f4SPeter Maydell         DeviceState *orgate_dev;
321977a15f4SPeter Maydell 
322977a15f4SPeter Maydell         orgate = object_new(TYPE_OR_IRQ);
3235325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 10, &error_fatal);
324ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(orgate), NULL, &error_fatal);
325977a15f4SPeter Maydell         orgate_dev = DEVICE(orgate);
326977a15f4SPeter Maydell         qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
327977a15f4SPeter Maydell 
328977a15f4SPeter Maydell         for (i = 0; i < 5; i++) {
329977a15f4SPeter Maydell             /* system irq numbers for the combined tx/rx for each UART */
330977a15f4SPeter Maydell             static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56};
331977a15f4SPeter Maydell             static const hwaddr uartbase[] = {0x40004000, 0x40005000,
332977a15f4SPeter Maydell                                               0x4002c000, 0x4002d000,
333977a15f4SPeter Maydell                                               0x4002e000};
334977a15f4SPeter Maydell             Object *txrx_orgate;
335*4ab694b9SPhilippe Mathieu-Daudé             DeviceState *txrx_orgate_dev, *dev;
336*4ab694b9SPhilippe Mathieu-Daudé             SysBusDevice *s;
337977a15f4SPeter Maydell 
338977a15f4SPeter Maydell             txrx_orgate = object_new(TYPE_OR_IRQ);
3395325cc34SMarkus Armbruster             object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal);
340ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal);
341977a15f4SPeter Maydell             txrx_orgate_dev = DEVICE(txrx_orgate);
342977a15f4SPeter Maydell             qdev_connect_gpio_out(txrx_orgate_dev, 0,
343977a15f4SPeter Maydell                                   qdev_get_gpio_in(armv7m, uart_txrx_irqno[i]));
344*4ab694b9SPhilippe Mathieu-Daudé 
345*4ab694b9SPhilippe Mathieu-Daudé             dev = qdev_new(TYPE_CMSDK_APB_UART);
346*4ab694b9SPhilippe Mathieu-Daudé             s = SYS_BUS_DEVICE(dev);
347*4ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_chr(dev, "chardev", serial_hd(i));
348*4ab694b9SPhilippe Mathieu-Daudé             qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ);
349*4ab694b9SPhilippe Mathieu-Daudé             sysbus_realize_and_unref(s, &error_fatal);
350*4ab694b9SPhilippe Mathieu-Daudé             sysbus_mmio_map(s, 0, uartbase[i]);
351*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 0, qdev_get_gpio_in(txrx_orgate_dev, 0));
352*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 1, qdev_get_gpio_in(txrx_orgate_dev, 1));
353*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
354*4ab694b9SPhilippe Mathieu-Daudé             sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
355977a15f4SPeter Maydell         }
356977a15f4SPeter Maydell         break;
357977a15f4SPeter Maydell     }
358977a15f4SPeter Maydell     default:
359977a15f4SPeter Maydell         g_assert_not_reached();
360977a15f4SPeter Maydell     }
361bb8fba9cSPhilippe Mathieu-Daudé     for (i = 0; i < 4; i++) {
362bb8fba9cSPhilippe Mathieu-Daudé         static const hwaddr gpiobase[] = {0x40010000, 0x40011000,
363bb8fba9cSPhilippe Mathieu-Daudé                                           0x40012000, 0x40013000};
364bb8fba9cSPhilippe Mathieu-Daudé         create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000);
365bb8fba9cSPhilippe Mathieu-Daudé     }
366977a15f4SPeter Maydell 
36775ca8341SPhilippe Mathieu-Daudé     /* CMSDK APB subsystem */
368efc34aaaSPeter Maydell     for (i = 0; i < ARRAY_SIZE(mms->timer); i++) {
369efc34aaaSPeter Maydell         g_autofree char *name = g_strdup_printf("timer%d", i);
370efc34aaaSPeter Maydell         hwaddr base = 0x40000000 + i * 0x1000;
371efc34aaaSPeter Maydell         int irqno = 8 + i;
372efc34aaaSPeter Maydell         SysBusDevice *sbd;
373efc34aaaSPeter Maydell 
374efc34aaaSPeter Maydell         object_initialize_child(OBJECT(mms), name, &mms->timer[i],
375efc34aaaSPeter Maydell                                 TYPE_CMSDK_APB_TIMER);
376efc34aaaSPeter Maydell         sbd = SYS_BUS_DEVICE(&mms->timer[i]);
377640ec258SPeter Maydell         qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk);
378efc34aaaSPeter Maydell         sysbus_realize_and_unref(sbd, &error_fatal);
379efc34aaaSPeter Maydell         sysbus_mmio_map(sbd, 0, base);
380efc34aaaSPeter Maydell         sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno));
381efc34aaaSPeter Maydell     }
382efc34aaaSPeter Maydell 
3830074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
3840074fce6SMarkus Armbruster                             TYPE_CMSDK_APB_DUALTIMER);
385640ec258SPeter Maydell     qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk);
3860074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal);
387595c786bSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0,
388595c786bSPeter Maydell                        qdev_get_gpio_in(armv7m, 10));
389595c786bSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000);
390ecbe51afSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog,
391ecbe51afSPhilippe Mathieu-Daudé                             TYPE_CMSDK_APB_WATCHDOG);
392640ec258SPeter Maydell     qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk);
393ecbe51afSPhilippe Mathieu-Daudé     sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal);
394ecbe51afSPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0,
395ecbe51afSPhilippe Mathieu-Daudé                        qdev_get_gpio_in_named(armv7m, "NMI", 0));
396ecbe51afSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000);
397595c786bSPeter Maydell 
39875ca8341SPhilippe Mathieu-Daudé     /* FPGA APB subsystem */
3990074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC);
4006dbdf4ecSPeter Maydell     sccdev = DEVICE(&mms->scc);
4016dbdf4ecSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
402239cb6feSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
4036dbdf4ecSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
4044fb013afSPeter Maydell     /* All these FPGA images have the same OSCCLK configuration */
4054fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "len-oscclk", 3);
4064fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000);
4074fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000);
4084fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000);
4090074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal);
4106dbdf4ecSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000);
411adbb23b6SPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "fpgaio",
412adbb23b6SPhilippe Mathieu-Daudé                             &mms->fpgaio, TYPE_MPS2_FPGAIO);
413adbb23b6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000);
414adbb23b6SPhilippe Mathieu-Daudé     sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal);
415adbb23b6SPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000);
41658f7f3c4SPhilippe Mathieu-Daudé     sysbus_create_simple(TYPE_PL022, 0x40025000,        /* External ADC */
41758f7f3c4SPhilippe Mathieu-Daudé                          qdev_get_gpio_in(armv7m, 22));
41858f7f3c4SPhilippe Mathieu-Daudé     for (i = 0; i < 2; i++) {
41958f7f3c4SPhilippe Mathieu-Daudé         static const int spi_irqno[] = {11, 24};
42058f7f3c4SPhilippe Mathieu-Daudé         static const hwaddr spibase[] = {0x40020000,    /* APB */
42158f7f3c4SPhilippe Mathieu-Daudé                                          0x40021000,    /* LCD */
42258f7f3c4SPhilippe Mathieu-Daudé                                          0x40026000,    /* Shield0 */
42358f7f3c4SPhilippe Mathieu-Daudé                                          0x40027000};   /* Shield1 */
42458f7f3c4SPhilippe Mathieu-Daudé         DeviceState *orgate_dev;
42558f7f3c4SPhilippe Mathieu-Daudé         Object *orgate;
42658f7f3c4SPhilippe Mathieu-Daudé         int j;
42758f7f3c4SPhilippe Mathieu-Daudé 
42858f7f3c4SPhilippe Mathieu-Daudé         orgate = object_new(TYPE_OR_IRQ);
4295325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 2, &error_fatal);
43058f7f3c4SPhilippe Mathieu-Daudé         orgate_dev = DEVICE(orgate);
43158f7f3c4SPhilippe Mathieu-Daudé         qdev_realize(orgate_dev, NULL, &error_fatal);
43258f7f3c4SPhilippe Mathieu-Daudé         qdev_connect_gpio_out(orgate_dev, 0,
43358f7f3c4SPhilippe Mathieu-Daudé                               qdev_get_gpio_in(armv7m, spi_irqno[i]));
43458f7f3c4SPhilippe Mathieu-Daudé         for (j = 0; j < 2; j++) {
43558f7f3c4SPhilippe Mathieu-Daudé             sysbus_create_simple(TYPE_PL022, spibase[2 * i + j],
43658f7f3c4SPhilippe Mathieu-Daudé                                  qdev_get_gpio_in(orgate_dev, j));
43758f7f3c4SPhilippe Mathieu-Daudé         }
43858f7f3c4SPhilippe Mathieu-Daudé     }
439ada45de9SPhilippe Mathieu-Daudé     for (i = 0; i < 4; i++) {
440ada45de9SPhilippe Mathieu-Daudé         static const hwaddr i2cbase[] = {0x40022000,    /* Touch */
441ada45de9SPhilippe Mathieu-Daudé                                          0x40023000,    /* Audio */
442ada45de9SPhilippe Mathieu-Daudé                                          0x40029000,    /* Shield0 */
443ada45de9SPhilippe Mathieu-Daudé                                          0x4002a000};   /* Shield1 */
44428e987a7SPeter Maydell         DeviceState *dev;
44528e987a7SPeter Maydell 
44628e987a7SPeter Maydell         dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL);
44728e987a7SPeter Maydell         if (i < 2) {
44828e987a7SPeter Maydell             /*
44928e987a7SPeter Maydell              * internal-only bus: mark it full to avoid user-created
45028e987a7SPeter Maydell              * i2c devices being plugged into it.
45128e987a7SPeter Maydell              */
45228e987a7SPeter Maydell             BusState *qbus = qdev_get_child_bus(dev, "i2c");
45328e987a7SPeter Maydell             qbus_mark_full(qbus);
45428e987a7SPeter Maydell         }
455ada45de9SPhilippe Mathieu-Daudé     }
4567b465641SPhilippe Mathieu-Daudé     create_unimplemented_device("i2s", 0x40024000, 0x400);
4576dbdf4ecSPeter Maydell 
45835873939SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
45935873939SPeter Maydell      * except that it doesn't support the checksum-offload feature.
46035873939SPeter Maydell      */
4616d4811c4SPeter Maydell     lan9118_init(&nd_table[0], mmc->ethernet_base,
46235873939SPeter Maydell                  qdev_get_gpio_in(armv7m,
463897d2726SPeter Maydell                                   mmc->fpga_type == FPGA_AN511 ? 47 : 13));
46435873939SPeter Maydell 
4652eb5578bSPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
466761c532aSPeter Maydell                        0, 0x400000);
4672eb5578bSPeter Maydell }
4682eb5578bSPeter Maydell 
4692eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data)
4702eb5578bSPeter Maydell {
4712eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4722eb5578bSPeter Maydell 
4732eb5578bSPeter Maydell     mc->init = mps2_common_init;
4742eb5578bSPeter Maydell     mc->max_cpus = 1;
47568637c3aSIgor Mammedov     mc->default_ram_size = 16 * MiB;
47668637c3aSIgor Mammedov     mc->default_ram_id = "mps.ram";
4772eb5578bSPeter Maydell }
4782eb5578bSPeter Maydell 
4792eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data)
4802eb5578bSPeter Maydell {
4812eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4822eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
4832eb5578bSPeter Maydell 
4842eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3";
4852eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN385;
486ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
487239cb6feSPeter Maydell     mmc->scc_id = 0x41043850;
4886d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
4896d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
4906d4811c4SPeter Maydell     mmc->has_block_ram = true;
4912eb5578bSPeter Maydell }
4922eb5578bSPeter Maydell 
493897d2726SPeter Maydell static void mps2_an386_class_init(ObjectClass *oc, void *data)
494897d2726SPeter Maydell {
495897d2726SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
496897d2726SPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
497897d2726SPeter Maydell 
498897d2726SPeter Maydell     mc->desc = "ARM MPS2 with AN386 FPGA image for Cortex-M4";
499897d2726SPeter Maydell     mmc->fpga_type = FPGA_AN386;
500897d2726SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
501897d2726SPeter Maydell     mmc->scc_id = 0x41043860;
5026d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
5036d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
5046d4811c4SPeter Maydell     mmc->has_block_ram = true;
5056d4811c4SPeter Maydell }
5066d4811c4SPeter Maydell 
5076d4811c4SPeter Maydell static void mps2_an500_class_init(ObjectClass *oc, void *data)
5086d4811c4SPeter Maydell {
5096d4811c4SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
5106d4811c4SPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
5116d4811c4SPeter Maydell 
5126d4811c4SPeter Maydell     mc->desc = "ARM MPS2 with AN500 FPGA image for Cortex-M7";
5136d4811c4SPeter Maydell     mmc->fpga_type = FPGA_AN500;
5146d4811c4SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m7");
5156d4811c4SPeter Maydell     mmc->scc_id = 0x41045000;
5166d4811c4SPeter Maydell     mmc->psram_base = 0x60000000;
5176d4811c4SPeter Maydell     mmc->ethernet_base = 0xa0000000;
5186d4811c4SPeter Maydell     mmc->has_block_ram = false;
519897d2726SPeter Maydell }
520897d2726SPeter Maydell 
5212eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data)
5222eb5578bSPeter Maydell {
5232eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
5242eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
5252eb5578bSPeter Maydell 
5262eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3";
5272eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN511;
528ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
529239cb6feSPeter Maydell     mmc->scc_id = 0x41045110;
5306d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
5316d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
5326d4811c4SPeter Maydell     mmc->has_block_ram = false;
5332eb5578bSPeter Maydell }
5342eb5578bSPeter Maydell 
5352eb5578bSPeter Maydell static const TypeInfo mps2_info = {
5362eb5578bSPeter Maydell     .name = TYPE_MPS2_MACHINE,
5372eb5578bSPeter Maydell     .parent = TYPE_MACHINE,
5382eb5578bSPeter Maydell     .abstract = true,
5392eb5578bSPeter Maydell     .instance_size = sizeof(MPS2MachineState),
5402eb5578bSPeter Maydell     .class_size = sizeof(MPS2MachineClass),
5412eb5578bSPeter Maydell     .class_init = mps2_class_init,
5422eb5578bSPeter Maydell };
5432eb5578bSPeter Maydell 
5442eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = {
5452eb5578bSPeter Maydell     .name = TYPE_MPS2_AN385_MACHINE,
5462eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5472eb5578bSPeter Maydell     .class_init = mps2_an385_class_init,
5482eb5578bSPeter Maydell };
5492eb5578bSPeter Maydell 
550897d2726SPeter Maydell static const TypeInfo mps2_an386_info = {
551897d2726SPeter Maydell     .name = TYPE_MPS2_AN386_MACHINE,
552897d2726SPeter Maydell     .parent = TYPE_MPS2_MACHINE,
553897d2726SPeter Maydell     .class_init = mps2_an386_class_init,
554897d2726SPeter Maydell };
555897d2726SPeter Maydell 
5566d4811c4SPeter Maydell static const TypeInfo mps2_an500_info = {
5576d4811c4SPeter Maydell     .name = TYPE_MPS2_AN500_MACHINE,
5586d4811c4SPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5596d4811c4SPeter Maydell     .class_init = mps2_an500_class_init,
5606d4811c4SPeter Maydell };
5616d4811c4SPeter Maydell 
5622eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = {
5632eb5578bSPeter Maydell     .name = TYPE_MPS2_AN511_MACHINE,
5642eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5652eb5578bSPeter Maydell     .class_init = mps2_an511_class_init,
5662eb5578bSPeter Maydell };
5672eb5578bSPeter Maydell 
5682eb5578bSPeter Maydell static void mps2_machine_init(void)
5692eb5578bSPeter Maydell {
5702eb5578bSPeter Maydell     type_register_static(&mps2_info);
5712eb5578bSPeter Maydell     type_register_static(&mps2_an385_info);
572897d2726SPeter Maydell     type_register_static(&mps2_an386_info);
5736d4811c4SPeter Maydell     type_register_static(&mps2_an500_info);
5742eb5578bSPeter Maydell     type_register_static(&mps2_an511_info);
5752eb5578bSPeter Maydell }
5762eb5578bSPeter Maydell 
5772eb5578bSPeter Maydell type_init(mps2_machine_init);
578