xref: /qemu/hw/arm/mps2.c (revision 2eb5578b4794d387e03cd424faa1f0e15c245ab9)
1*2eb5578bSPeter Maydell /*
2*2eb5578bSPeter Maydell  * ARM V2M MPS2 board emulation.
3*2eb5578bSPeter Maydell  *
4*2eb5578bSPeter Maydell  * Copyright (c) 2017 Linaro Limited
5*2eb5578bSPeter Maydell  * Written by Peter Maydell
6*2eb5578bSPeter Maydell  *
7*2eb5578bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
8*2eb5578bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
9*2eb5578bSPeter Maydell  *  (at your option) any later version.
10*2eb5578bSPeter Maydell  */
11*2eb5578bSPeter Maydell 
12*2eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
13*2eb5578bSPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
14*2eb5578bSPeter Maydell  * and most of the devices are in the FPGA, the details of the board
15*2eb5578bSPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
16*2eb5578bSPeter Maydell  * We model the following FPGA images:
17*2eb5578bSPeter Maydell  *  "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385
18*2eb5578bSPeter Maydell  *  "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511
19*2eb5578bSPeter Maydell  *
20*2eb5578bSPeter Maydell  * Links to the TRM for the board itself and to the various Application
21*2eb5578bSPeter Maydell  * Notes which document the FPGA images can be found here:
22*2eb5578bSPeter Maydell  *   https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system
23*2eb5578bSPeter Maydell  */
24*2eb5578bSPeter Maydell 
25*2eb5578bSPeter Maydell #include "qemu/osdep.h"
26*2eb5578bSPeter Maydell #include "qapi/error.h"
27*2eb5578bSPeter Maydell #include "qemu/error-report.h"
28*2eb5578bSPeter Maydell #include "hw/arm/arm.h"
29*2eb5578bSPeter Maydell #include "hw/arm/armv7m.h"
30*2eb5578bSPeter Maydell #include "hw/boards.h"
31*2eb5578bSPeter Maydell #include "exec/address-spaces.h"
32*2eb5578bSPeter Maydell #include "hw/misc/unimp.h"
33*2eb5578bSPeter Maydell 
34*2eb5578bSPeter Maydell typedef enum MPS2FPGAType {
35*2eb5578bSPeter Maydell     FPGA_AN385,
36*2eb5578bSPeter Maydell     FPGA_AN511,
37*2eb5578bSPeter Maydell } MPS2FPGAType;
38*2eb5578bSPeter Maydell 
39*2eb5578bSPeter Maydell typedef struct {
40*2eb5578bSPeter Maydell     MachineClass parent;
41*2eb5578bSPeter Maydell     MPS2FPGAType fpga_type;
42*2eb5578bSPeter Maydell     const char *cpu_model;
43*2eb5578bSPeter Maydell } MPS2MachineClass;
44*2eb5578bSPeter Maydell 
45*2eb5578bSPeter Maydell typedef struct {
46*2eb5578bSPeter Maydell     MachineState parent;
47*2eb5578bSPeter Maydell 
48*2eb5578bSPeter Maydell     ARMv7MState armv7m;
49*2eb5578bSPeter Maydell     MemoryRegion psram;
50*2eb5578bSPeter Maydell     MemoryRegion ssram1;
51*2eb5578bSPeter Maydell     MemoryRegion ssram1_m;
52*2eb5578bSPeter Maydell     MemoryRegion ssram23;
53*2eb5578bSPeter Maydell     MemoryRegion ssram23_m;
54*2eb5578bSPeter Maydell     MemoryRegion blockram;
55*2eb5578bSPeter Maydell     MemoryRegion blockram_m1;
56*2eb5578bSPeter Maydell     MemoryRegion blockram_m2;
57*2eb5578bSPeter Maydell     MemoryRegion blockram_m3;
58*2eb5578bSPeter Maydell     MemoryRegion sram;
59*2eb5578bSPeter Maydell } MPS2MachineState;
60*2eb5578bSPeter Maydell 
61*2eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2"
62*2eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385")
63*2eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511")
64*2eb5578bSPeter Maydell 
65*2eb5578bSPeter Maydell #define MPS2_MACHINE(obj)                                       \
66*2eb5578bSPeter Maydell     OBJECT_CHECK(MPS2MachineState, obj, TYPE_MPS2_MACHINE)
67*2eb5578bSPeter Maydell #define MPS2_MACHINE_GET_CLASS(obj) \
68*2eb5578bSPeter Maydell     OBJECT_GET_CLASS(MPS2MachineClass, obj, TYPE_MPS2_MACHINE)
69*2eb5578bSPeter Maydell #define MPS2_MACHINE_CLASS(klass) \
70*2eb5578bSPeter Maydell     OBJECT_CLASS_CHECK(MPS2MachineClass, klass, TYPE_MPS2_MACHINE)
71*2eb5578bSPeter Maydell 
72*2eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */
73*2eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000
74*2eb5578bSPeter Maydell 
75*2eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into
76*2eb5578bSPeter Maydell  * the memory map at @base.
77*2eb5578bSPeter Maydell  */
78*2eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name,
79*2eb5578bSPeter Maydell                      hwaddr base, hwaddr size)
80*2eb5578bSPeter Maydell {
81*2eb5578bSPeter Maydell     memory_region_init_ram(mr, NULL, name, size, &error_fatal);
82*2eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
83*2eb5578bSPeter Maydell }
84*2eb5578bSPeter Maydell 
85*2eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
86*2eb5578bSPeter Maydell  * located at @base in the memory map.
87*2eb5578bSPeter Maydell  */
88*2eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
89*2eb5578bSPeter Maydell                            MemoryRegion *orig, hwaddr base)
90*2eb5578bSPeter Maydell {
91*2eb5578bSPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
92*2eb5578bSPeter Maydell                              memory_region_size(orig));
93*2eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
94*2eb5578bSPeter Maydell }
95*2eb5578bSPeter Maydell 
96*2eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine)
97*2eb5578bSPeter Maydell {
98*2eb5578bSPeter Maydell     MPS2MachineState *mms = MPS2_MACHINE(machine);
99*2eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine);
100*2eb5578bSPeter Maydell     MemoryRegion *system_memory = get_system_memory();
101*2eb5578bSPeter Maydell     DeviceState *armv7m;
102*2eb5578bSPeter Maydell 
103*2eb5578bSPeter Maydell     if (!machine->cpu_model) {
104*2eb5578bSPeter Maydell         machine->cpu_model = mmc->cpu_model;
105*2eb5578bSPeter Maydell     }
106*2eb5578bSPeter Maydell 
107*2eb5578bSPeter Maydell     if (strcmp(machine->cpu_model, mmc->cpu_model) != 0) {
108*2eb5578bSPeter Maydell         error_report("This board can only be used with CPU %s", mmc->cpu_model);
109*2eb5578bSPeter Maydell         exit(1);
110*2eb5578bSPeter Maydell     }
111*2eb5578bSPeter Maydell 
112*2eb5578bSPeter Maydell     /* The FPGA images have an odd combination of different RAMs,
113*2eb5578bSPeter Maydell      * because in hardware they are different implementations and
114*2eb5578bSPeter Maydell      * connected to different buses, giving varying performance/size
115*2eb5578bSPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
116*2eb5578bSPeter Maydell      * call the 16MB our "system memory", as it's the largest lump.
117*2eb5578bSPeter Maydell      *
118*2eb5578bSPeter Maydell      * Common to both boards:
119*2eb5578bSPeter Maydell      *  0x21000000..0x21ffffff : PSRAM (16MB)
120*2eb5578bSPeter Maydell      * AN385 only:
121*2eb5578bSPeter Maydell      *  0x00000000 .. 0x003fffff : ZBT SSRAM1
122*2eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1
123*2eb5578bSPeter Maydell      *  0x20000000 .. 0x203fffff : ZBT SSRAM 2&3
124*2eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3
125*2eb5578bSPeter Maydell      *  0x01000000 .. 0x01003fff : block RAM (16K)
126*2eb5578bSPeter Maydell      *  0x01004000 .. 0x01007fff : mirror of above
127*2eb5578bSPeter Maydell      *  0x01008000 .. 0x0100bfff : mirror of above
128*2eb5578bSPeter Maydell      *  0x0100c000 .. 0x0100ffff : mirror of above
129*2eb5578bSPeter Maydell      * AN511 only:
130*2eb5578bSPeter Maydell      *  0x00000000 .. 0x0003ffff : FPGA block RAM
131*2eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : ZBT SSRAM1
132*2eb5578bSPeter Maydell      *  0x20000000 .. 0x2001ffff : SRAM
133*2eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : ZBT SSRAM 2&3
134*2eb5578bSPeter Maydell      *
135*2eb5578bSPeter Maydell      * The AN385 has a feature where the lowest 16K can be mapped
136*2eb5578bSPeter Maydell      * either to the bottom of the ZBT SSRAM1 or to the block RAM.
137*2eb5578bSPeter Maydell      * This is of no use for QEMU so we don't implement it (as if
138*2eb5578bSPeter Maydell      * zbt_boot_ctrl is always zero).
139*2eb5578bSPeter Maydell      */
140*2eb5578bSPeter Maydell     memory_region_allocate_system_memory(&mms->psram,
141*2eb5578bSPeter Maydell                                          NULL, "mps.ram", 0x1000000);
142*2eb5578bSPeter Maydell     memory_region_add_subregion(system_memory, 0x21000000, &mms->psram);
143*2eb5578bSPeter Maydell 
144*2eb5578bSPeter Maydell     switch (mmc->fpga_type) {
145*2eb5578bSPeter Maydell     case FPGA_AN385:
146*2eb5578bSPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000);
147*2eb5578bSPeter Maydell         make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000);
148*2eb5578bSPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000);
149*2eb5578bSPeter Maydell         make_ram_alias(&mms->ssram23_m, "mps.ssram23_m",
150*2eb5578bSPeter Maydell                        &mms->ssram23, 0x20400000);
151*2eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000);
152*2eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m1, "mps.blockram_m1",
153*2eb5578bSPeter Maydell                        &mms->blockram, 0x01004000);
154*2eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m2, "mps.blockram_m2",
155*2eb5578bSPeter Maydell                        &mms->blockram, 0x01008000);
156*2eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m3, "mps.blockram_m3",
157*2eb5578bSPeter Maydell                        &mms->blockram, 0x0100c000);
158*2eb5578bSPeter Maydell         break;
159*2eb5578bSPeter Maydell     case FPGA_AN511:
160*2eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000);
161*2eb5578bSPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000);
162*2eb5578bSPeter Maydell         make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000);
163*2eb5578bSPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000);
164*2eb5578bSPeter Maydell         break;
165*2eb5578bSPeter Maydell     default:
166*2eb5578bSPeter Maydell         g_assert_not_reached();
167*2eb5578bSPeter Maydell     }
168*2eb5578bSPeter Maydell 
169*2eb5578bSPeter Maydell     object_initialize(&mms->armv7m, sizeof(mms->armv7m), TYPE_ARMV7M);
170*2eb5578bSPeter Maydell     armv7m = DEVICE(&mms->armv7m);
171*2eb5578bSPeter Maydell     qdev_set_parent_bus(armv7m, sysbus_get_default());
172*2eb5578bSPeter Maydell     switch (mmc->fpga_type) {
173*2eb5578bSPeter Maydell     case FPGA_AN385:
174*2eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 32);
175*2eb5578bSPeter Maydell         break;
176*2eb5578bSPeter Maydell     case FPGA_AN511:
177*2eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 64);
178*2eb5578bSPeter Maydell         break;
179*2eb5578bSPeter Maydell     default:
180*2eb5578bSPeter Maydell         g_assert_not_reached();
181*2eb5578bSPeter Maydell     }
182*2eb5578bSPeter Maydell     qdev_prop_set_string(armv7m, "cpu-model", machine->cpu_model);
183*2eb5578bSPeter Maydell     object_property_set_link(OBJECT(&mms->armv7m), OBJECT(system_memory),
184*2eb5578bSPeter Maydell                              "memory", &error_abort);
185*2eb5578bSPeter Maydell     object_property_set_bool(OBJECT(&mms->armv7m), true, "realized",
186*2eb5578bSPeter Maydell                              &error_fatal);
187*2eb5578bSPeter Maydell 
188*2eb5578bSPeter Maydell     create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000);
189*2eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000);
190*2eb5578bSPeter Maydell     create_unimplemented_device("Block RAM", 0x01000000, 0x00010000);
191*2eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000);
192*2eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000);
193*2eb5578bSPeter Maydell     create_unimplemented_device("PSRAM", 0x21000000, 0x01000000);
194*2eb5578bSPeter Maydell     /* These three ranges all cover multiple devices; we may implement
195*2eb5578bSPeter Maydell      * some of them below (in which case the real device takes precedence
196*2eb5578bSPeter Maydell      * over the unimplemented-region mapping).
197*2eb5578bSPeter Maydell      */
198*2eb5578bSPeter Maydell     create_unimplemented_device("CMSDK APB peripheral region @0x40000000",
199*2eb5578bSPeter Maydell                                 0x40000000, 0x00010000);
200*2eb5578bSPeter Maydell     create_unimplemented_device("CMSDK peripheral region @0x40010000",
201*2eb5578bSPeter Maydell                                 0x40010000, 0x00010000);
202*2eb5578bSPeter Maydell     create_unimplemented_device("Extra peripheral region @0x40020000",
203*2eb5578bSPeter Maydell                                 0x40020000, 0x00010000);
204*2eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000);
205*2eb5578bSPeter Maydell     create_unimplemented_device("Ethernet", 0x40200000, 0x00100000);
206*2eb5578bSPeter Maydell     create_unimplemented_device("VGA", 0x41000000, 0x0200000);
207*2eb5578bSPeter Maydell 
208*2eb5578bSPeter Maydell     system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ;
209*2eb5578bSPeter Maydell 
210*2eb5578bSPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
211*2eb5578bSPeter Maydell                        0x400000);
212*2eb5578bSPeter Maydell }
213*2eb5578bSPeter Maydell 
214*2eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data)
215*2eb5578bSPeter Maydell {
216*2eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
217*2eb5578bSPeter Maydell 
218*2eb5578bSPeter Maydell     mc->init = mps2_common_init;
219*2eb5578bSPeter Maydell     mc->max_cpus = 1;
220*2eb5578bSPeter Maydell }
221*2eb5578bSPeter Maydell 
222*2eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data)
223*2eb5578bSPeter Maydell {
224*2eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
225*2eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
226*2eb5578bSPeter Maydell 
227*2eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3";
228*2eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN385;
229*2eb5578bSPeter Maydell     mmc->cpu_model = "cortex-m3";
230*2eb5578bSPeter Maydell }
231*2eb5578bSPeter Maydell 
232*2eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data)
233*2eb5578bSPeter Maydell {
234*2eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
235*2eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
236*2eb5578bSPeter Maydell 
237*2eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3";
238*2eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN511;
239*2eb5578bSPeter Maydell     mmc->cpu_model = "cortex-m3";
240*2eb5578bSPeter Maydell }
241*2eb5578bSPeter Maydell 
242*2eb5578bSPeter Maydell static const TypeInfo mps2_info = {
243*2eb5578bSPeter Maydell     .name = TYPE_MPS2_MACHINE,
244*2eb5578bSPeter Maydell     .parent = TYPE_MACHINE,
245*2eb5578bSPeter Maydell     .abstract = true,
246*2eb5578bSPeter Maydell     .instance_size = sizeof(MPS2MachineState),
247*2eb5578bSPeter Maydell     .class_size = sizeof(MPS2MachineClass),
248*2eb5578bSPeter Maydell     .class_init = mps2_class_init,
249*2eb5578bSPeter Maydell };
250*2eb5578bSPeter Maydell 
251*2eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = {
252*2eb5578bSPeter Maydell     .name = TYPE_MPS2_AN385_MACHINE,
253*2eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
254*2eb5578bSPeter Maydell     .class_init = mps2_an385_class_init,
255*2eb5578bSPeter Maydell };
256*2eb5578bSPeter Maydell 
257*2eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = {
258*2eb5578bSPeter Maydell     .name = TYPE_MPS2_AN511_MACHINE,
259*2eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
260*2eb5578bSPeter Maydell     .class_init = mps2_an511_class_init,
261*2eb5578bSPeter Maydell };
262*2eb5578bSPeter Maydell 
263*2eb5578bSPeter Maydell static void mps2_machine_init(void)
264*2eb5578bSPeter Maydell {
265*2eb5578bSPeter Maydell     type_register_static(&mps2_info);
266*2eb5578bSPeter Maydell     type_register_static(&mps2_an385_info);
267*2eb5578bSPeter Maydell     type_register_static(&mps2_an511_info);
268*2eb5578bSPeter Maydell }
269*2eb5578bSPeter Maydell 
270*2eb5578bSPeter Maydell type_init(mps2_machine_init);
271