xref: /qemu/hw/arm/mps2.c (revision 28e987a7e7edaa3ca7feeac65edca26145df8814)
12eb5578bSPeter Maydell /*
22eb5578bSPeter Maydell  * ARM V2M MPS2 board emulation.
32eb5578bSPeter Maydell  *
42eb5578bSPeter Maydell  * Copyright (c) 2017 Linaro Limited
52eb5578bSPeter Maydell  * Written by Peter Maydell
62eb5578bSPeter Maydell  *
72eb5578bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
82eb5578bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
92eb5578bSPeter Maydell  *  (at your option) any later version.
102eb5578bSPeter Maydell  */
112eb5578bSPeter Maydell 
122eb5578bSPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
132eb5578bSPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
142eb5578bSPeter Maydell  * and most of the devices are in the FPGA, the details of the board
152eb5578bSPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
162eb5578bSPeter Maydell  * We model the following FPGA images:
172eb5578bSPeter Maydell  *  "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385
18897d2726SPeter Maydell  *  "mps2-an386" -- Cortex-M4 as documented in ARM Application Note AN386
196d4811c4SPeter Maydell  *  "mps2-an500" -- Cortex-M7 as documented in ARM Application Note AN500
202eb5578bSPeter Maydell  *  "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511
212eb5578bSPeter Maydell  *
222eb5578bSPeter Maydell  * Links to the TRM for the board itself and to the various Application
232eb5578bSPeter Maydell  * Notes which document the FPGA images can be found here:
242eb5578bSPeter Maydell  *   https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system
252eb5578bSPeter Maydell  */
262eb5578bSPeter Maydell 
272eb5578bSPeter Maydell #include "qemu/osdep.h"
28eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
2968637c3aSIgor Mammedov #include "qemu/cutils.h"
302eb5578bSPeter Maydell #include "qapi/error.h"
312eb5578bSPeter Maydell #include "qemu/error-report.h"
3212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
332eb5578bSPeter Maydell #include "hw/arm/armv7m.h"
34977a15f4SPeter Maydell #include "hw/or-irq.h"
352eb5578bSPeter Maydell #include "hw/boards.h"
362eb5578bSPeter Maydell #include "exec/address-spaces.h"
37977a15f4SPeter Maydell #include "sysemu/sysemu.h"
382eb5578bSPeter Maydell #include "hw/misc/unimp.h"
39977a15f4SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
403d53904aSPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
41595c786bSPeter Maydell #include "hw/timer/cmsdk-apb-dualtimer.h"
426dbdf4ecSPeter Maydell #include "hw/misc/mps2-scc.h"
43adbb23b6SPhilippe Mathieu-Daudé #include "hw/misc/mps2-fpgaio.h"
4458f7f3c4SPhilippe Mathieu-Daudé #include "hw/ssi/pl022.h"
45ada45de9SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
4666b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
4735873939SPeter Maydell #include "net/net.h"
48adbb23b6SPhilippe Mathieu-Daudé #include "hw/watchdog/cmsdk-apb-watchdog.h"
49640ec258SPeter Maydell #include "hw/qdev-clock.h"
50db1015e9SEduardo Habkost #include "qom/object.h"
512eb5578bSPeter Maydell 
522eb5578bSPeter Maydell typedef enum MPS2FPGAType {
532eb5578bSPeter Maydell     FPGA_AN385,
54897d2726SPeter Maydell     FPGA_AN386,
556d4811c4SPeter Maydell     FPGA_AN500,
562eb5578bSPeter Maydell     FPGA_AN511,
572eb5578bSPeter Maydell } MPS2FPGAType;
582eb5578bSPeter Maydell 
59db1015e9SEduardo Habkost struct MPS2MachineClass {
602eb5578bSPeter Maydell     MachineClass parent;
612eb5578bSPeter Maydell     MPS2FPGAType fpga_type;
626dbdf4ecSPeter Maydell     uint32_t scc_id;
636d4811c4SPeter Maydell     bool has_block_ram;
646d4811c4SPeter Maydell     hwaddr ethernet_base;
656d4811c4SPeter Maydell     hwaddr psram_base;
66db1015e9SEduardo Habkost };
672eb5578bSPeter Maydell 
68db1015e9SEduardo Habkost struct MPS2MachineState {
692eb5578bSPeter Maydell     MachineState parent;
702eb5578bSPeter Maydell 
712eb5578bSPeter Maydell     ARMv7MState armv7m;
722eb5578bSPeter Maydell     MemoryRegion ssram1;
732eb5578bSPeter Maydell     MemoryRegion ssram1_m;
742eb5578bSPeter Maydell     MemoryRegion ssram23;
752eb5578bSPeter Maydell     MemoryRegion ssram23_m;
762eb5578bSPeter Maydell     MemoryRegion blockram;
772eb5578bSPeter Maydell     MemoryRegion blockram_m1;
782eb5578bSPeter Maydell     MemoryRegion blockram_m2;
792eb5578bSPeter Maydell     MemoryRegion blockram_m3;
802eb5578bSPeter Maydell     MemoryRegion sram;
8175ca8341SPhilippe Mathieu-Daudé     /* FPGA APB subsystem */
826dbdf4ecSPeter Maydell     MPS2SCC scc;
83adbb23b6SPhilippe Mathieu-Daudé     MPS2FPGAIO fpgaio;
8475ca8341SPhilippe Mathieu-Daudé     /* CMSDK APB subsystem */
85595c786bSPeter Maydell     CMSDKAPBDualTimer dualtimer;
86adbb23b6SPhilippe Mathieu-Daudé     CMSDKAPBWatchdog watchdog;
87efc34aaaSPeter Maydell     CMSDKAPBTimer timer[2];
88640ec258SPeter Maydell     Clock *sysclk;
89a860df4fSPeter Maydell     Clock *refclk;
90db1015e9SEduardo Habkost };
912eb5578bSPeter Maydell 
922eb5578bSPeter Maydell #define TYPE_MPS2_MACHINE "mps2"
932eb5578bSPeter Maydell #define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385")
94897d2726SPeter Maydell #define TYPE_MPS2_AN386_MACHINE MACHINE_TYPE_NAME("mps2-an386")
956d4811c4SPeter Maydell #define TYPE_MPS2_AN500_MACHINE MACHINE_TYPE_NAME("mps2-an500")
962eb5578bSPeter Maydell #define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511")
972eb5578bSPeter Maydell 
98a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2MachineState, MPS2MachineClass, MPS2_MACHINE)
992eb5578bSPeter Maydell 
1002eb5578bSPeter Maydell /* Main SYSCLK frequency in Hz */
1012eb5578bSPeter Maydell #define SYSCLK_FRQ 25000000
1022eb5578bSPeter Maydell 
103a860df4fSPeter Maydell /*
104a860df4fSPeter Maydell  * The Application Notes don't say anything about how the
105a860df4fSPeter Maydell  * systick reference clock is configured. (Quite possibly
106a860df4fSPeter Maydell  * they don't have one at all.) This 1MHz clock matches the
107a860df4fSPeter Maydell  * pre-existing behaviour that used to be hardcoded in the
108a860df4fSPeter Maydell  * armv7m_systick implementation.
109a860df4fSPeter Maydell  */
110a860df4fSPeter Maydell #define REFCLK_FRQ (1 * 1000 * 1000)
111a860df4fSPeter Maydell 
1122eb5578bSPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into
1132eb5578bSPeter Maydell  * the memory map at @base.
1142eb5578bSPeter Maydell  */
1152eb5578bSPeter Maydell static void make_ram(MemoryRegion *mr, const char *name,
1162eb5578bSPeter Maydell                      hwaddr base, hwaddr size)
1172eb5578bSPeter Maydell {
1182eb5578bSPeter Maydell     memory_region_init_ram(mr, NULL, name, size, &error_fatal);
1192eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1202eb5578bSPeter Maydell }
1212eb5578bSPeter Maydell 
1222eb5578bSPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
1232eb5578bSPeter Maydell  * located at @base in the memory map.
1242eb5578bSPeter Maydell  */
1252eb5578bSPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
1262eb5578bSPeter Maydell                            MemoryRegion *orig, hwaddr base)
1272eb5578bSPeter Maydell {
1282eb5578bSPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
1292eb5578bSPeter Maydell                              memory_region_size(orig));
1302eb5578bSPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1312eb5578bSPeter Maydell }
1322eb5578bSPeter Maydell 
1332eb5578bSPeter Maydell static void mps2_common_init(MachineState *machine)
1342eb5578bSPeter Maydell {
1352eb5578bSPeter Maydell     MPS2MachineState *mms = MPS2_MACHINE(machine);
1362eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine);
1372eb5578bSPeter Maydell     MemoryRegion *system_memory = get_system_memory();
138ba1ba5ccSIgor Mammedov     MachineClass *mc = MACHINE_GET_CLASS(machine);
1396dbdf4ecSPeter Maydell     DeviceState *armv7m, *sccdev;
140bb8fba9cSPhilippe Mathieu-Daudé     int i;
1412eb5578bSPeter Maydell 
142ba1ba5ccSIgor Mammedov     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
143ba1ba5ccSIgor Mammedov         error_report("This board can only be used with CPU %s",
144ba1ba5ccSIgor Mammedov                      mc->default_cpu_type);
1452eb5578bSPeter Maydell         exit(1);
1462eb5578bSPeter Maydell     }
1472eb5578bSPeter Maydell 
14868637c3aSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
14968637c3aSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
15068637c3aSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
15168637c3aSIgor Mammedov         g_free(sz);
15268637c3aSIgor Mammedov         exit(EXIT_FAILURE);
15368637c3aSIgor Mammedov     }
15468637c3aSIgor Mammedov 
155640ec258SPeter Maydell     /* This clock doesn't need migration because it is fixed-frequency */
156640ec258SPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
157640ec258SPeter Maydell     clock_set_hz(mms->sysclk, SYSCLK_FRQ);
158640ec258SPeter Maydell 
159a860df4fSPeter Maydell     mms->refclk = clock_new(OBJECT(machine), "REFCLK");
160a860df4fSPeter Maydell     clock_set_hz(mms->refclk, REFCLK_FRQ);
161a860df4fSPeter Maydell 
1622eb5578bSPeter Maydell     /* The FPGA images have an odd combination of different RAMs,
1632eb5578bSPeter Maydell      * because in hardware they are different implementations and
1642eb5578bSPeter Maydell      * connected to different buses, giving varying performance/size
1652eb5578bSPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
1662eb5578bSPeter Maydell      * call the 16MB our "system memory", as it's the largest lump.
1672eb5578bSPeter Maydell      *
168897d2726SPeter Maydell      * AN385/AN386/AN511:
1692eb5578bSPeter Maydell      *  0x21000000 .. 0x21ffffff : PSRAM (16MB)
1706d4811c4SPeter Maydell      * AN385/AN386/AN500:
1712eb5578bSPeter Maydell      *  0x00000000 .. 0x003fffff : ZBT SSRAM1
1722eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1
1732eb5578bSPeter Maydell      *  0x20000000 .. 0x203fffff : ZBT SSRAM 2&3
1742eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3
1756d4811c4SPeter Maydell      * AN385/AN386 only:
1762eb5578bSPeter Maydell      *  0x01000000 .. 0x01003fff : block RAM (16K)
1772eb5578bSPeter Maydell      *  0x01004000 .. 0x01007fff : mirror of above
1782eb5578bSPeter Maydell      *  0x01008000 .. 0x0100bfff : mirror of above
1792eb5578bSPeter Maydell      *  0x0100c000 .. 0x0100ffff : mirror of above
1802eb5578bSPeter Maydell      * AN511 only:
1812eb5578bSPeter Maydell      *  0x00000000 .. 0x0003ffff : FPGA block RAM
1822eb5578bSPeter Maydell      *  0x00400000 .. 0x007fffff : ZBT SSRAM1
1832eb5578bSPeter Maydell      *  0x20000000 .. 0x2001ffff : SRAM
1842eb5578bSPeter Maydell      *  0x20400000 .. 0x207fffff : ZBT SSRAM 2&3
1856d4811c4SPeter Maydell      * AN500 only:
1866d4811c4SPeter Maydell      *  0x60000000 .. 0x60ffffff : PSRAM (16MB)
1872eb5578bSPeter Maydell      *
188897d2726SPeter Maydell      * The AN385/AN386 has a feature where the lowest 16K can be mapped
1892eb5578bSPeter Maydell      * either to the bottom of the ZBT SSRAM1 or to the block RAM.
1902eb5578bSPeter Maydell      * This is of no use for QEMU so we don't implement it (as if
1912eb5578bSPeter Maydell      * zbt_boot_ctrl is always zero).
1922eb5578bSPeter Maydell      */
1936d4811c4SPeter Maydell     memory_region_add_subregion(system_memory, mmc->psram_base, machine->ram);
1942eb5578bSPeter Maydell 
1956d4811c4SPeter Maydell     if (mmc->has_block_ram) {
1962eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000);
1972eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m1, "mps.blockram_m1",
1982eb5578bSPeter Maydell                        &mms->blockram, 0x01004000);
1992eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m2, "mps.blockram_m2",
2002eb5578bSPeter Maydell                        &mms->blockram, 0x01008000);
2012eb5578bSPeter Maydell         make_ram_alias(&mms->blockram_m3, "mps.blockram_m3",
2022eb5578bSPeter Maydell                        &mms->blockram, 0x0100c000);
2036d4811c4SPeter Maydell     }
2046d4811c4SPeter Maydell 
2056d4811c4SPeter Maydell     switch (mmc->fpga_type) {
2066d4811c4SPeter Maydell     case FPGA_AN385:
2076d4811c4SPeter Maydell     case FPGA_AN386:
2086d4811c4SPeter Maydell     case FPGA_AN500:
2096d4811c4SPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000);
2106d4811c4SPeter Maydell         make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000);
2116d4811c4SPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000);
2126d4811c4SPeter Maydell         make_ram_alias(&mms->ssram23_m, "mps.ssram23_m",
2136d4811c4SPeter Maydell                        &mms->ssram23, 0x20400000);
2142eb5578bSPeter Maydell         break;
2152eb5578bSPeter Maydell     case FPGA_AN511:
2162eb5578bSPeter Maydell         make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000);
2172eb5578bSPeter Maydell         make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000);
2182eb5578bSPeter Maydell         make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000);
2192eb5578bSPeter Maydell         make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000);
2202eb5578bSPeter Maydell         break;
2212eb5578bSPeter Maydell     default:
2222eb5578bSPeter Maydell         g_assert_not_reached();
2232eb5578bSPeter Maydell     }
2242eb5578bSPeter Maydell 
2250074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M);
2262eb5578bSPeter Maydell     armv7m = DEVICE(&mms->armv7m);
2272eb5578bSPeter Maydell     switch (mmc->fpga_type) {
2282eb5578bSPeter Maydell     case FPGA_AN385:
229897d2726SPeter Maydell     case FPGA_AN386:
2306d4811c4SPeter Maydell     case FPGA_AN500:
2312eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 32);
2322eb5578bSPeter Maydell         break;
2332eb5578bSPeter Maydell     case FPGA_AN511:
2342eb5578bSPeter Maydell         qdev_prop_set_uint32(armv7m, "num-irq", 64);
2352eb5578bSPeter Maydell         break;
2362eb5578bSPeter Maydell     default:
2372eb5578bSPeter Maydell         g_assert_not_reached();
2382eb5578bSPeter Maydell     }
239a860df4fSPeter Maydell     qdev_connect_clock_in(armv7m, "cpuclk", mms->sysclk);
240a860df4fSPeter Maydell     qdev_connect_clock_in(armv7m, "refclk", mms->refclk);
241ba1ba5ccSIgor Mammedov     qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type);
242a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(armv7m, "enable-bitband", true);
2435325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->armv7m), "memory",
2445325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
2450074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal);
2462eb5578bSPeter Maydell 
2472eb5578bSPeter Maydell     create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000);
2482eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000);
2492eb5578bSPeter Maydell     create_unimplemented_device("Block RAM", 0x01000000, 0x00010000);
2502eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000);
2512eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000);
2522eb5578bSPeter Maydell     create_unimplemented_device("PSRAM", 0x21000000, 0x01000000);
2532eb5578bSPeter Maydell     /* These three ranges all cover multiple devices; we may implement
2542eb5578bSPeter Maydell      * some of them below (in which case the real device takes precedence
2552eb5578bSPeter Maydell      * over the unimplemented-region mapping).
2562eb5578bSPeter Maydell      */
2572eb5578bSPeter Maydell     create_unimplemented_device("CMSDK APB peripheral region @0x40000000",
2582eb5578bSPeter Maydell                                 0x40000000, 0x00010000);
25990b1b6efSPhilippe Mathieu-Daudé     create_unimplemented_device("CMSDK AHB peripheral region @0x40010000",
2602eb5578bSPeter Maydell                                 0x40010000, 0x00010000);
2612eb5578bSPeter Maydell     create_unimplemented_device("Extra peripheral region @0x40020000",
2622eb5578bSPeter Maydell                                 0x40020000, 0x00010000);
26390b1b6efSPhilippe Mathieu-Daudé 
2642eb5578bSPeter Maydell     create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000);
2652eb5578bSPeter Maydell     create_unimplemented_device("VGA", 0x41000000, 0x0200000);
2662eb5578bSPeter Maydell 
267977a15f4SPeter Maydell     switch (mmc->fpga_type) {
268977a15f4SPeter Maydell     case FPGA_AN385:
269897d2726SPeter Maydell     case FPGA_AN386:
2706d4811c4SPeter Maydell     case FPGA_AN500:
271977a15f4SPeter Maydell     {
272977a15f4SPeter Maydell         /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together.
273977a15f4SPeter Maydell          * Overflow for UARTs 4 and 5 doesn't trigger any interrupt.
274977a15f4SPeter Maydell          */
275977a15f4SPeter Maydell         Object *orgate;
276977a15f4SPeter Maydell         DeviceState *orgate_dev;
277977a15f4SPeter Maydell 
278977a15f4SPeter Maydell         orgate = object_new(TYPE_OR_IRQ);
2795325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 6, &error_fatal);
280ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(orgate), NULL, &error_fatal);
281977a15f4SPeter Maydell         orgate_dev = DEVICE(orgate);
282977a15f4SPeter Maydell         qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
283977a15f4SPeter Maydell 
284977a15f4SPeter Maydell         for (i = 0; i < 5; i++) {
285977a15f4SPeter Maydell             static const hwaddr uartbase[] = {0x40004000, 0x40005000,
286977a15f4SPeter Maydell                                               0x40006000, 0x40007000,
287977a15f4SPeter Maydell                                               0x40009000};
288977a15f4SPeter Maydell             /* RX irq number; TX irq is always one greater */
289977a15f4SPeter Maydell             static const int uartirq[] = {0, 2, 4, 18, 20};
290977a15f4SPeter Maydell             qemu_irq txovrint = NULL, rxovrint = NULL;
291977a15f4SPeter Maydell 
292977a15f4SPeter Maydell             if (i < 3) {
293977a15f4SPeter Maydell                 txovrint = qdev_get_gpio_in(orgate_dev, i * 2);
294977a15f4SPeter Maydell                 rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1);
295977a15f4SPeter Maydell             }
296977a15f4SPeter Maydell 
297977a15f4SPeter Maydell             cmsdk_apb_uart_create(uartbase[i],
298977a15f4SPeter Maydell                                   qdev_get_gpio_in(armv7m, uartirq[i] + 1),
299977a15f4SPeter Maydell                                   qdev_get_gpio_in(armv7m, uartirq[i]),
300977a15f4SPeter Maydell                                   txovrint, rxovrint,
301977a15f4SPeter Maydell                                   NULL,
302fc38a112SPeter Maydell                                   serial_hd(i), SYSCLK_FRQ);
303977a15f4SPeter Maydell         }
304977a15f4SPeter Maydell         break;
305977a15f4SPeter Maydell     }
306977a15f4SPeter Maydell     case FPGA_AN511:
307977a15f4SPeter Maydell     {
308977a15f4SPeter Maydell         /* The overflow IRQs for all UARTs are ORed together.
309977a15f4SPeter Maydell          * Tx and Rx IRQs for each UART are ORed together.
310977a15f4SPeter Maydell          */
311977a15f4SPeter Maydell         Object *orgate;
312977a15f4SPeter Maydell         DeviceState *orgate_dev;
313977a15f4SPeter Maydell 
314977a15f4SPeter Maydell         orgate = object_new(TYPE_OR_IRQ);
3155325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 10, &error_fatal);
316ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(orgate), NULL, &error_fatal);
317977a15f4SPeter Maydell         orgate_dev = DEVICE(orgate);
318977a15f4SPeter Maydell         qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
319977a15f4SPeter Maydell 
320977a15f4SPeter Maydell         for (i = 0; i < 5; i++) {
321977a15f4SPeter Maydell             /* system irq numbers for the combined tx/rx for each UART */
322977a15f4SPeter Maydell             static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56};
323977a15f4SPeter Maydell             static const hwaddr uartbase[] = {0x40004000, 0x40005000,
324977a15f4SPeter Maydell                                               0x4002c000, 0x4002d000,
325977a15f4SPeter Maydell                                               0x4002e000};
326977a15f4SPeter Maydell             Object *txrx_orgate;
327977a15f4SPeter Maydell             DeviceState *txrx_orgate_dev;
328977a15f4SPeter Maydell 
329977a15f4SPeter Maydell             txrx_orgate = object_new(TYPE_OR_IRQ);
3305325cc34SMarkus Armbruster             object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal);
331ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal);
332977a15f4SPeter Maydell             txrx_orgate_dev = DEVICE(txrx_orgate);
333977a15f4SPeter Maydell             qdev_connect_gpio_out(txrx_orgate_dev, 0,
334977a15f4SPeter Maydell                                   qdev_get_gpio_in(armv7m, uart_txrx_irqno[i]));
335977a15f4SPeter Maydell             cmsdk_apb_uart_create(uartbase[i],
336977a15f4SPeter Maydell                                   qdev_get_gpio_in(txrx_orgate_dev, 0),
337977a15f4SPeter Maydell                                   qdev_get_gpio_in(txrx_orgate_dev, 1),
338ce3bc112SPeter Maydell                                   qdev_get_gpio_in(orgate_dev, i * 2),
339ce3bc112SPeter Maydell                                   qdev_get_gpio_in(orgate_dev, i * 2 + 1),
340977a15f4SPeter Maydell                                   NULL,
341fc38a112SPeter Maydell                                   serial_hd(i), SYSCLK_FRQ);
342977a15f4SPeter Maydell         }
343977a15f4SPeter Maydell         break;
344977a15f4SPeter Maydell     }
345977a15f4SPeter Maydell     default:
346977a15f4SPeter Maydell         g_assert_not_reached();
347977a15f4SPeter Maydell     }
348bb8fba9cSPhilippe Mathieu-Daudé     for (i = 0; i < 4; i++) {
349bb8fba9cSPhilippe Mathieu-Daudé         static const hwaddr gpiobase[] = {0x40010000, 0x40011000,
350bb8fba9cSPhilippe Mathieu-Daudé                                           0x40012000, 0x40013000};
351bb8fba9cSPhilippe Mathieu-Daudé         create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000);
352bb8fba9cSPhilippe Mathieu-Daudé     }
353977a15f4SPeter Maydell 
35475ca8341SPhilippe Mathieu-Daudé     /* CMSDK APB subsystem */
355efc34aaaSPeter Maydell     for (i = 0; i < ARRAY_SIZE(mms->timer); i++) {
356efc34aaaSPeter Maydell         g_autofree char *name = g_strdup_printf("timer%d", i);
357efc34aaaSPeter Maydell         hwaddr base = 0x40000000 + i * 0x1000;
358efc34aaaSPeter Maydell         int irqno = 8 + i;
359efc34aaaSPeter Maydell         SysBusDevice *sbd;
360efc34aaaSPeter Maydell 
361efc34aaaSPeter Maydell         object_initialize_child(OBJECT(mms), name, &mms->timer[i],
362efc34aaaSPeter Maydell                                 TYPE_CMSDK_APB_TIMER);
363efc34aaaSPeter Maydell         sbd = SYS_BUS_DEVICE(&mms->timer[i]);
364640ec258SPeter Maydell         qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk);
365efc34aaaSPeter Maydell         sysbus_realize_and_unref(sbd, &error_fatal);
366efc34aaaSPeter Maydell         sysbus_mmio_map(sbd, 0, base);
367efc34aaaSPeter Maydell         sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno));
368efc34aaaSPeter Maydell     }
369efc34aaaSPeter Maydell 
3700074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
3710074fce6SMarkus Armbruster                             TYPE_CMSDK_APB_DUALTIMER);
372640ec258SPeter Maydell     qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk);
3730074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal);
374595c786bSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0,
375595c786bSPeter Maydell                        qdev_get_gpio_in(armv7m, 10));
376595c786bSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000);
377ecbe51afSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog,
378ecbe51afSPhilippe Mathieu-Daudé                             TYPE_CMSDK_APB_WATCHDOG);
379640ec258SPeter Maydell     qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk);
380ecbe51afSPhilippe Mathieu-Daudé     sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal);
381ecbe51afSPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0,
382ecbe51afSPhilippe Mathieu-Daudé                        qdev_get_gpio_in_named(armv7m, "NMI", 0));
383ecbe51afSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000);
384595c786bSPeter Maydell 
38575ca8341SPhilippe Mathieu-Daudé     /* FPGA APB subsystem */
3860074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC);
3876dbdf4ecSPeter Maydell     sccdev = DEVICE(&mms->scc);
3886dbdf4ecSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
389239cb6feSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
3906dbdf4ecSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
3914fb013afSPeter Maydell     /* All these FPGA images have the same OSCCLK configuration */
3924fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "len-oscclk", 3);
3934fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000);
3944fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000);
3954fb013afSPeter Maydell     qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000);
3960074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal);
3976dbdf4ecSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000);
398adbb23b6SPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "fpgaio",
399adbb23b6SPhilippe Mathieu-Daudé                             &mms->fpgaio, TYPE_MPS2_FPGAIO);
400adbb23b6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000);
401adbb23b6SPhilippe Mathieu-Daudé     sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal);
402adbb23b6SPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000);
40358f7f3c4SPhilippe Mathieu-Daudé     sysbus_create_simple(TYPE_PL022, 0x40025000,        /* External ADC */
40458f7f3c4SPhilippe Mathieu-Daudé                          qdev_get_gpio_in(armv7m, 22));
40558f7f3c4SPhilippe Mathieu-Daudé     for (i = 0; i < 2; i++) {
40658f7f3c4SPhilippe Mathieu-Daudé         static const int spi_irqno[] = {11, 24};
40758f7f3c4SPhilippe Mathieu-Daudé         static const hwaddr spibase[] = {0x40020000,    /* APB */
40858f7f3c4SPhilippe Mathieu-Daudé                                          0x40021000,    /* LCD */
40958f7f3c4SPhilippe Mathieu-Daudé                                          0x40026000,    /* Shield0 */
41058f7f3c4SPhilippe Mathieu-Daudé                                          0x40027000};   /* Shield1 */
41158f7f3c4SPhilippe Mathieu-Daudé         DeviceState *orgate_dev;
41258f7f3c4SPhilippe Mathieu-Daudé         Object *orgate;
41358f7f3c4SPhilippe Mathieu-Daudé         int j;
41458f7f3c4SPhilippe Mathieu-Daudé 
41558f7f3c4SPhilippe Mathieu-Daudé         orgate = object_new(TYPE_OR_IRQ);
4165325cc34SMarkus Armbruster         object_property_set_int(orgate, "num-lines", 2, &error_fatal);
41758f7f3c4SPhilippe Mathieu-Daudé         orgate_dev = DEVICE(orgate);
41858f7f3c4SPhilippe Mathieu-Daudé         qdev_realize(orgate_dev, NULL, &error_fatal);
41958f7f3c4SPhilippe Mathieu-Daudé         qdev_connect_gpio_out(orgate_dev, 0,
42058f7f3c4SPhilippe Mathieu-Daudé                               qdev_get_gpio_in(armv7m, spi_irqno[i]));
42158f7f3c4SPhilippe Mathieu-Daudé         for (j = 0; j < 2; j++) {
42258f7f3c4SPhilippe Mathieu-Daudé             sysbus_create_simple(TYPE_PL022, spibase[2 * i + j],
42358f7f3c4SPhilippe Mathieu-Daudé                                  qdev_get_gpio_in(orgate_dev, j));
42458f7f3c4SPhilippe Mathieu-Daudé         }
42558f7f3c4SPhilippe Mathieu-Daudé     }
426ada45de9SPhilippe Mathieu-Daudé     for (i = 0; i < 4; i++) {
427ada45de9SPhilippe Mathieu-Daudé         static const hwaddr i2cbase[] = {0x40022000,    /* Touch */
428ada45de9SPhilippe Mathieu-Daudé                                          0x40023000,    /* Audio */
429ada45de9SPhilippe Mathieu-Daudé                                          0x40029000,    /* Shield0 */
430ada45de9SPhilippe Mathieu-Daudé                                          0x4002a000};   /* Shield1 */
431*28e987a7SPeter Maydell         DeviceState *dev;
432*28e987a7SPeter Maydell 
433*28e987a7SPeter Maydell         dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL);
434*28e987a7SPeter Maydell         if (i < 2) {
435*28e987a7SPeter Maydell             /*
436*28e987a7SPeter Maydell              * internal-only bus: mark it full to avoid user-created
437*28e987a7SPeter Maydell              * i2c devices being plugged into it.
438*28e987a7SPeter Maydell              */
439*28e987a7SPeter Maydell             BusState *qbus = qdev_get_child_bus(dev, "i2c");
440*28e987a7SPeter Maydell             qbus_mark_full(qbus);
441*28e987a7SPeter Maydell         }
442ada45de9SPhilippe Mathieu-Daudé     }
4437b465641SPhilippe Mathieu-Daudé     create_unimplemented_device("i2s", 0x40024000, 0x400);
4446dbdf4ecSPeter Maydell 
44535873939SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
44635873939SPeter Maydell      * except that it doesn't support the checksum-offload feature.
44735873939SPeter Maydell      */
4486d4811c4SPeter Maydell     lan9118_init(&nd_table[0], mmc->ethernet_base,
44935873939SPeter Maydell                  qdev_get_gpio_in(armv7m,
450897d2726SPeter Maydell                                   mmc->fpga_type == FPGA_AN511 ? 47 : 13));
45135873939SPeter Maydell 
4522eb5578bSPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
4532eb5578bSPeter Maydell                        0x400000);
4542eb5578bSPeter Maydell }
4552eb5578bSPeter Maydell 
4562eb5578bSPeter Maydell static void mps2_class_init(ObjectClass *oc, void *data)
4572eb5578bSPeter Maydell {
4582eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4592eb5578bSPeter Maydell 
4602eb5578bSPeter Maydell     mc->init = mps2_common_init;
4612eb5578bSPeter Maydell     mc->max_cpus = 1;
46268637c3aSIgor Mammedov     mc->default_ram_size = 16 * MiB;
46368637c3aSIgor Mammedov     mc->default_ram_id = "mps.ram";
4642eb5578bSPeter Maydell }
4652eb5578bSPeter Maydell 
4662eb5578bSPeter Maydell static void mps2_an385_class_init(ObjectClass *oc, void *data)
4672eb5578bSPeter Maydell {
4682eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4692eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
4702eb5578bSPeter Maydell 
4712eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3";
4722eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN385;
473ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
474239cb6feSPeter Maydell     mmc->scc_id = 0x41043850;
4756d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
4766d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
4776d4811c4SPeter Maydell     mmc->has_block_ram = true;
4782eb5578bSPeter Maydell }
4792eb5578bSPeter Maydell 
480897d2726SPeter Maydell static void mps2_an386_class_init(ObjectClass *oc, void *data)
481897d2726SPeter Maydell {
482897d2726SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
483897d2726SPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
484897d2726SPeter Maydell 
485897d2726SPeter Maydell     mc->desc = "ARM MPS2 with AN386 FPGA image for Cortex-M4";
486897d2726SPeter Maydell     mmc->fpga_type = FPGA_AN386;
487897d2726SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
488897d2726SPeter Maydell     mmc->scc_id = 0x41043860;
4896d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
4906d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
4916d4811c4SPeter Maydell     mmc->has_block_ram = true;
4926d4811c4SPeter Maydell }
4936d4811c4SPeter Maydell 
4946d4811c4SPeter Maydell static void mps2_an500_class_init(ObjectClass *oc, void *data)
4956d4811c4SPeter Maydell {
4966d4811c4SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
4976d4811c4SPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
4986d4811c4SPeter Maydell 
4996d4811c4SPeter Maydell     mc->desc = "ARM MPS2 with AN500 FPGA image for Cortex-M7";
5006d4811c4SPeter Maydell     mmc->fpga_type = FPGA_AN500;
5016d4811c4SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m7");
5026d4811c4SPeter Maydell     mmc->scc_id = 0x41045000;
5036d4811c4SPeter Maydell     mmc->psram_base = 0x60000000;
5046d4811c4SPeter Maydell     mmc->ethernet_base = 0xa0000000;
5056d4811c4SPeter Maydell     mmc->has_block_ram = false;
506897d2726SPeter Maydell }
507897d2726SPeter Maydell 
5082eb5578bSPeter Maydell static void mps2_an511_class_init(ObjectClass *oc, void *data)
5092eb5578bSPeter Maydell {
5102eb5578bSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
5112eb5578bSPeter Maydell     MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
5122eb5578bSPeter Maydell 
5132eb5578bSPeter Maydell     mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3";
5142eb5578bSPeter Maydell     mmc->fpga_type = FPGA_AN511;
515ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
516239cb6feSPeter Maydell     mmc->scc_id = 0x41045110;
5176d4811c4SPeter Maydell     mmc->psram_base = 0x21000000;
5186d4811c4SPeter Maydell     mmc->ethernet_base = 0x40200000;
5196d4811c4SPeter Maydell     mmc->has_block_ram = false;
5202eb5578bSPeter Maydell }
5212eb5578bSPeter Maydell 
5222eb5578bSPeter Maydell static const TypeInfo mps2_info = {
5232eb5578bSPeter Maydell     .name = TYPE_MPS2_MACHINE,
5242eb5578bSPeter Maydell     .parent = TYPE_MACHINE,
5252eb5578bSPeter Maydell     .abstract = true,
5262eb5578bSPeter Maydell     .instance_size = sizeof(MPS2MachineState),
5272eb5578bSPeter Maydell     .class_size = sizeof(MPS2MachineClass),
5282eb5578bSPeter Maydell     .class_init = mps2_class_init,
5292eb5578bSPeter Maydell };
5302eb5578bSPeter Maydell 
5312eb5578bSPeter Maydell static const TypeInfo mps2_an385_info = {
5322eb5578bSPeter Maydell     .name = TYPE_MPS2_AN385_MACHINE,
5332eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5342eb5578bSPeter Maydell     .class_init = mps2_an385_class_init,
5352eb5578bSPeter Maydell };
5362eb5578bSPeter Maydell 
537897d2726SPeter Maydell static const TypeInfo mps2_an386_info = {
538897d2726SPeter Maydell     .name = TYPE_MPS2_AN386_MACHINE,
539897d2726SPeter Maydell     .parent = TYPE_MPS2_MACHINE,
540897d2726SPeter Maydell     .class_init = mps2_an386_class_init,
541897d2726SPeter Maydell };
542897d2726SPeter Maydell 
5436d4811c4SPeter Maydell static const TypeInfo mps2_an500_info = {
5446d4811c4SPeter Maydell     .name = TYPE_MPS2_AN500_MACHINE,
5456d4811c4SPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5466d4811c4SPeter Maydell     .class_init = mps2_an500_class_init,
5476d4811c4SPeter Maydell };
5486d4811c4SPeter Maydell 
5492eb5578bSPeter Maydell static const TypeInfo mps2_an511_info = {
5502eb5578bSPeter Maydell     .name = TYPE_MPS2_AN511_MACHINE,
5512eb5578bSPeter Maydell     .parent = TYPE_MPS2_MACHINE,
5522eb5578bSPeter Maydell     .class_init = mps2_an511_class_init,
5532eb5578bSPeter Maydell };
5542eb5578bSPeter Maydell 
5552eb5578bSPeter Maydell static void mps2_machine_init(void)
5562eb5578bSPeter Maydell {
5572eb5578bSPeter Maydell     type_register_static(&mps2_info);
5582eb5578bSPeter Maydell     type_register_static(&mps2_an385_info);
559897d2726SPeter Maydell     type_register_static(&mps2_an386_info);
5606d4811c4SPeter Maydell     type_register_static(&mps2_an500_info);
5612eb5578bSPeter Maydell     type_register_static(&mps2_an511_info);
5622eb5578bSPeter Maydell }
5632eb5578bSPeter Maydell 
5642eb5578bSPeter Maydell type_init(mps2_machine_init);
565