xref: /qemu/hw/arm/mps2-tz.c (revision e73b8bb8a3e9a162f70e9ffbf922d4fafc96bbfb)
15aff1c07SPeter Maydell /*
25aff1c07SPeter Maydell  * ARM V2M MPS2 board emulation, trustzone aware FPGA images
35aff1c07SPeter Maydell  *
45aff1c07SPeter Maydell  * Copyright (c) 2017 Linaro Limited
55aff1c07SPeter Maydell  * Written by Peter Maydell
65aff1c07SPeter Maydell  *
75aff1c07SPeter Maydell  *  This program is free software; you can redistribute it and/or modify
85aff1c07SPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
95aff1c07SPeter Maydell  *  (at your option) any later version.
105aff1c07SPeter Maydell  */
115aff1c07SPeter Maydell 
125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
135aff1c07SPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
145aff1c07SPeter Maydell  * and most of the devices are in the FPGA, the details of the board
155aff1c07SPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
165aff1c07SPeter Maydell  * This source file covers the following FPGA images, for TrustZone cores:
175aff1c07SPeter Maydell  *  "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505
1823f92423SPeter Maydell  *  "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521
1925ff112aSPeter Maydell  *  "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524
20eb09d533SPeter Maydell  *  "mps2-an547" -- Single Cortex-M55 as documented in Application Note AN547
215aff1c07SPeter Maydell  *
225aff1c07SPeter Maydell  * Links to the TRM for the board itself and to the various Application
235aff1c07SPeter Maydell  * Notes which document the FPGA images can be found here:
245aff1c07SPeter Maydell  * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2
255aff1c07SPeter Maydell  *
265aff1c07SPeter Maydell  * Board TRM:
2750b52b18SPeter Maydell  * https://developer.arm.com/documentation/100112/latest/
285aff1c07SPeter Maydell  * Application Note AN505:
2950b52b18SPeter Maydell  * https://developer.arm.com/documentation/dai0505/latest/
3023f92423SPeter Maydell  * Application Note AN521:
3150b52b18SPeter Maydell  * https://developer.arm.com/documentation/dai0521/latest/
3225ff112aSPeter Maydell  * Application Note AN524:
3325ff112aSPeter Maydell  * https://developer.arm.com/documentation/dai0524/latest/
34eb09d533SPeter Maydell  * Application Note AN547:
35e212fb05SPeter Maydell  * https://developer.arm.com/documentation/dai0547/latest/
365aff1c07SPeter Maydell  *
375aff1c07SPeter Maydell  * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide
385aff1c07SPeter Maydell  * (ARM ECM0601256) for the details of some of the device layout:
3950b52b18SPeter Maydell  *  https://developer.arm.com/documentation/ecm0601256/latest
4025ff112aSPeter Maydell  * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines
4123f92423SPeter Maydell  * most of the device layout:
4250b52b18SPeter Maydell  *  https://developer.arm.com/documentation/101104/latest/
43eb09d533SPeter Maydell  * and the AN547 uses the SSE-300, whose layout is in the SSE-300 TRM:
44eb09d533SPeter Maydell  *  https://developer.arm.com/documentation/101773/latest/
455aff1c07SPeter Maydell  */
465aff1c07SPeter Maydell 
475aff1c07SPeter Maydell #include "qemu/osdep.h"
48eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
4970a2cb8eSIgor Mammedov #include "qemu/cutils.h"
505aff1c07SPeter Maydell #include "qapi/error.h"
515aff1c07SPeter Maydell #include "qemu/error-report.h"
5212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
535aff1c07SPeter Maydell #include "hw/arm/armv7m.h"
545aff1c07SPeter Maydell #include "hw/or-irq.h"
555aff1c07SPeter Maydell #include "hw/boards.h"
565aff1c07SPeter Maydell #include "exec/address-spaces.h"
575aff1c07SPeter Maydell #include "sysemu/sysemu.h"
58f1dfab0dSPeter Maydell #include "sysemu/reset.h"
595aff1c07SPeter Maydell #include "hw/misc/unimp.h"
605aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
615aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
625aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h"
635aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h"
64665670aaSPeter Maydell #include "hw/misc/tz-mpc.h"
6528e56f05SPeter Maydell #include "hw/misc/tz-msc.h"
666eee5d24SPeter Maydell #include "hw/arm/armsse.h"
6728e56f05SPeter Maydell #include "hw/dma/pl080.h"
6841745d20SPeter Maydell #include "hw/rtc/pl031.h"
690d49759bSPeter Maydell #include "hw/ssi/pl022.h"
702e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
7194630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
725aff1c07SPeter Maydell #include "net/net.h"
735aff1c07SPeter Maydell #include "hw/core/split-irq.h"
74dee1515bSPeter Maydell #include "hw/qdev-clock.h"
75db1015e9SEduardo Habkost #include "qom/object.h"
76f1dfab0dSPeter Maydell #include "hw/irq.h"
775aff1c07SPeter Maydell 
78eb09d533SPeter Maydell #define MPS2TZ_NUMIRQ_MAX 96
79eb09d533SPeter Maydell #define MPS2TZ_RAM_MAX 5
804a30dc1cSPeter Maydell 
815aff1c07SPeter Maydell typedef enum MPS2TZFPGAType {
825aff1c07SPeter Maydell     FPGA_AN505,
834a30dc1cSPeter Maydell     FPGA_AN521,
8425ff112aSPeter Maydell     FPGA_AN524,
85eb09d533SPeter Maydell     FPGA_AN547,
865aff1c07SPeter Maydell } MPS2TZFPGAType;
875aff1c07SPeter Maydell 
884fec32dbSPeter Maydell /*
894fec32dbSPeter Maydell  * Define the layout of RAM in a board, including which parts are
904fec32dbSPeter Maydell  * behind which MPCs.
914fec32dbSPeter Maydell  * mrindex specifies the index into mms->ram[] to use for the backing RAM;
924fec32dbSPeter Maydell  * -1 means "use the system RAM".
934fec32dbSPeter Maydell  */
944fec32dbSPeter Maydell typedef struct RAMInfo {
954fec32dbSPeter Maydell     const char *name;
964fec32dbSPeter Maydell     uint32_t base;
974fec32dbSPeter Maydell     uint32_t size;
984fec32dbSPeter Maydell     int mpc; /* MPC number, -1 for "not behind an MPC" */
994fec32dbSPeter Maydell     int mrindex;
1004fec32dbSPeter Maydell     int flags;
1014fec32dbSPeter Maydell } RAMInfo;
1024fec32dbSPeter Maydell 
1034fec32dbSPeter Maydell /*
1044fec32dbSPeter Maydell  * Flag values:
1054fec32dbSPeter Maydell  *  IS_ALIAS: this RAM area is an alias to the upstream end of the
1064fec32dbSPeter Maydell  *    MPC specified by its .mpc value
107b89918fcSPeter Maydell  *  IS_ROM: this RAM area is read-only
1084fec32dbSPeter Maydell  */
1094fec32dbSPeter Maydell #define IS_ALIAS 1
110b89918fcSPeter Maydell #define IS_ROM 2
1114fec32dbSPeter Maydell 
112db1015e9SEduardo Habkost struct MPS2TZMachineClass {
1135aff1c07SPeter Maydell     MachineClass parent;
1145aff1c07SPeter Maydell     MPS2TZFPGAType fpga_type;
1155aff1c07SPeter Maydell     uint32_t scc_id;
116a3e24690SPeter Maydell     uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */
117ad28ca7eSPeter Maydell     uint32_t apb_periph_frq; /* APB peripheral frequency in Hz */
118f7c71b21SPeter Maydell     uint32_t len_oscclk;
119f7c71b21SPeter Maydell     const uint32_t *oscclk;
120de77e8f4SPeter Maydell     uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */
121de77e8f4SPeter Maydell     bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */
12239901aeaSPeter Maydell     bool fpgaio_has_dbgctrl; /* Does FPGAIO have DBGCTRL register? */
12311e1d412SPeter Maydell     int numirq; /* Number of external interrupts */
1248b4b5c23SPeter Maydell     int uart_overflow_irq; /* number of the combined UART overflow IRQ */
1259fe1ea11SPeter Maydell     uint32_t init_svtor; /* init-svtor setting for SSE */
126902b28aeSPeter Maydell     uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */
127*e73b8bb8SPeter Maydell     uint32_t cpu0_mpu_ns; /* CPU0_MPU_NS setting for SSE */
128*e73b8bb8SPeter Maydell     uint32_t cpu0_mpu_s; /* CPU0_MPU_S setting for SSE */
129*e73b8bb8SPeter Maydell     uint32_t cpu1_mpu_ns; /* CPU1_MPU_NS setting for SSE */
130*e73b8bb8SPeter Maydell     uint32_t cpu1_mpu_s; /* CPU1_MPU_S setting for SSE */
1314fec32dbSPeter Maydell     const RAMInfo *raminfo;
13223f92423SPeter Maydell     const char *armsse_type;
1332f12dca0SPeter Maydell     uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */
134db1015e9SEduardo Habkost };
1355aff1c07SPeter Maydell 
136db1015e9SEduardo Habkost struct MPS2TZMachineState {
1375aff1c07SPeter Maydell     MachineState parent;
1385aff1c07SPeter Maydell 
13993dbd103SPeter Maydell     ARMSSE iotkit;
1404fec32dbSPeter Maydell     MemoryRegion ram[MPS2TZ_RAM_MAX];
141a9597753SPeter Maydell     MemoryRegion eth_usb_container;
142a9597753SPeter Maydell 
1435aff1c07SPeter Maydell     MPS2SCC scc;
1445aff1c07SPeter Maydell     MPS2FPGAIO fpgaio;
1455aff1c07SPeter Maydell     TZPPC ppc[5];
1464fec32dbSPeter Maydell     TZMPC mpc[3];
1470d49759bSPeter Maydell     PL022State spi[5];
14825ff112aSPeter Maydell     ArmSbconI2CState i2c[5];
1495aff1c07SPeter Maydell     UnimplementedDeviceState i2s_audio;
150519655e6SPeter Maydell     UnimplementedDeviceState gpio[4];
1515aff1c07SPeter Maydell     UnimplementedDeviceState gfx;
15225ff112aSPeter Maydell     UnimplementedDeviceState cldc;
153a9597753SPeter Maydell     UnimplementedDeviceState usb;
15441745d20SPeter Maydell     PL031State rtc;
15528e56f05SPeter Maydell     PL080State dma[4];
15628e56f05SPeter Maydell     TZMSC msc[4];
15725ff112aSPeter Maydell     CMSDKAPBUART uart[6];
1585aff1c07SPeter Maydell     SplitIRQ sec_resp_splitter;
159e844f0c5SPhilippe Mathieu-Daudé     OrIRQState uart_irq_orgate;
160519655e6SPeter Maydell     DeviceState *lan9118;
16111e1d412SPeter Maydell     SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX];
162dee1515bSPeter Maydell     Clock *sysclk;
163dee1515bSPeter Maydell     Clock *s32kclk;
164f1dfab0dSPeter Maydell 
165f1dfab0dSPeter Maydell     bool remap;
166f1dfab0dSPeter Maydell     qemu_irq remap_irq;
167db1015e9SEduardo Habkost };
1685aff1c07SPeter Maydell 
1695aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz"
1705aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505")
17123f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521")
17225ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524")
173eb09d533SPeter Maydell #define TYPE_MPS3TZ_AN547_MACHINE MACHINE_TYPE_NAME("mps3-an547")
1745aff1c07SPeter Maydell 
175a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE)
1765aff1c07SPeter Maydell 
177dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */
178dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000)
1795aff1c07SPeter Maydell 
18025ff112aSPeter Maydell /*
18125ff112aSPeter Maydell  * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit
18225ff112aSPeter Maydell  * emulation of that much guest RAM, so artificially make it smaller.
18325ff112aSPeter Maydell  */
18425ff112aSPeter Maydell #if HOST_LONG_BITS == 32
18525ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB)
18625ff112aSPeter Maydell #else
18725ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB)
18825ff112aSPeter Maydell #endif
18925ff112aSPeter Maydell 
190*e73b8bb8SPeter Maydell /* For cpu{0,1}_mpu_{ns,s}, means "leave at SSE's default value" */
191*e73b8bb8SPeter Maydell #define MPU_REGION_DEFAULT UINT32_MAX
192*e73b8bb8SPeter Maydell 
193f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = {
194f7c71b21SPeter Maydell     40000000,
195f7c71b21SPeter Maydell     24580000,
196f7c71b21SPeter Maydell     25000000,
197f7c71b21SPeter Maydell };
198f7c71b21SPeter Maydell 
19925ff112aSPeter Maydell static const uint32_t an524_oscclk[] = {
20025ff112aSPeter Maydell     24000000,
20125ff112aSPeter Maydell     32000000,
20225ff112aSPeter Maydell     50000000,
20325ff112aSPeter Maydell     50000000,
20425ff112aSPeter Maydell     24576000,
20525ff112aSPeter Maydell     23750000,
20625ff112aSPeter Maydell };
20725ff112aSPeter Maydell 
2084fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { {
2094fec32dbSPeter Maydell         .name = "ssram-0",
2104fec32dbSPeter Maydell         .base = 0x00000000,
2114fec32dbSPeter Maydell         .size = 0x00400000,
2124fec32dbSPeter Maydell         .mpc = 0,
2134fec32dbSPeter Maydell         .mrindex = 0,
2144fec32dbSPeter Maydell     }, {
2154fec32dbSPeter Maydell         .name = "ssram-1",
2164fec32dbSPeter Maydell         .base = 0x28000000,
2174fec32dbSPeter Maydell         .size = 0x00200000,
2184fec32dbSPeter Maydell         .mpc = 1,
2194fec32dbSPeter Maydell         .mrindex = 1,
2204fec32dbSPeter Maydell     }, {
2214fec32dbSPeter Maydell         .name = "ssram-2",
2224fec32dbSPeter Maydell         .base = 0x28200000,
2234fec32dbSPeter Maydell         .size = 0x00200000,
2244fec32dbSPeter Maydell         .mpc = 2,
2254fec32dbSPeter Maydell         .mrindex = 2,
2264fec32dbSPeter Maydell     }, {
2274fec32dbSPeter Maydell         .name = "ssram-0-alias",
2284fec32dbSPeter Maydell         .base = 0x00400000,
2294fec32dbSPeter Maydell         .size = 0x00400000,
2304fec32dbSPeter Maydell         .mpc = 0,
2314fec32dbSPeter Maydell         .mrindex = 3,
2324fec32dbSPeter Maydell         .flags = IS_ALIAS,
2334fec32dbSPeter Maydell     }, {
2344fec32dbSPeter Maydell         /* Use the largest bit of contiguous RAM as our "system memory" */
2354fec32dbSPeter Maydell         .name = "mps.ram",
2364fec32dbSPeter Maydell         .base = 0x80000000,
2374fec32dbSPeter Maydell         .size = 16 * MiB,
2384fec32dbSPeter Maydell         .mpc = -1,
2394fec32dbSPeter Maydell         .mrindex = -1,
2404fec32dbSPeter Maydell     }, {
2414fec32dbSPeter Maydell         .name = NULL,
2424fec32dbSPeter Maydell     },
2434fec32dbSPeter Maydell };
2444fec32dbSPeter Maydell 
245f1dfab0dSPeter Maydell /*
246f1dfab0dSPeter Maydell  * Note that the addresses and MPC numbering here should match up
247f1dfab0dSPeter Maydell  * with those used in remap_memory(), which can swap the BRAM and QSPI.
248f1dfab0dSPeter Maydell  */
24925ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { {
25025ff112aSPeter Maydell         .name = "bram",
25125ff112aSPeter Maydell         .base = 0x00000000,
25225ff112aSPeter Maydell         .size = 512 * KiB,
25325ff112aSPeter Maydell         .mpc = 0,
25425ff112aSPeter Maydell         .mrindex = 0,
25525ff112aSPeter Maydell     }, {
25625ff112aSPeter Maydell         /* We don't model QSPI flash yet; for now expose it as simple ROM */
25725ff112aSPeter Maydell         .name = "QSPI",
25825ff112aSPeter Maydell         .base = 0x28000000,
25925ff112aSPeter Maydell         .size = 8 * MiB,
26025ff112aSPeter Maydell         .mpc = 1,
261b6889c5aSPeter Maydell         .mrindex = 1,
26225ff112aSPeter Maydell         .flags = IS_ROM,
26325ff112aSPeter Maydell     }, {
26425ff112aSPeter Maydell         .name = "DDR",
26525ff112aSPeter Maydell         .base = 0x60000000,
26625ff112aSPeter Maydell         .size = MPS3_DDR_SIZE,
26725ff112aSPeter Maydell         .mpc = 2,
26825ff112aSPeter Maydell         .mrindex = -1,
26925ff112aSPeter Maydell     }, {
27025ff112aSPeter Maydell         .name = NULL,
27125ff112aSPeter Maydell     },
27225ff112aSPeter Maydell };
27325ff112aSPeter Maydell 
274eb09d533SPeter Maydell static const RAMInfo an547_raminfo[] = { {
275eb09d533SPeter Maydell         .name = "sram",
276eb09d533SPeter Maydell         .base = 0x01000000,
277eb09d533SPeter Maydell         .size = 2 * MiB,
278eb09d533SPeter Maydell         .mpc = 0,
279eb09d533SPeter Maydell         .mrindex = 1,
280eb09d533SPeter Maydell     }, {
281eb09d533SPeter Maydell         .name = "sram 2",
282eb09d533SPeter Maydell         .base = 0x21000000,
283eb09d533SPeter Maydell         .size = 4 * MiB,
284eb09d533SPeter Maydell         .mpc = -1,
285eb09d533SPeter Maydell         .mrindex = 3,
286eb09d533SPeter Maydell     }, {
287eb09d533SPeter Maydell         /* We don't model QSPI flash yet; for now expose it as simple ROM */
288eb09d533SPeter Maydell         .name = "QSPI",
289eb09d533SPeter Maydell         .base = 0x28000000,
290eb09d533SPeter Maydell         .size = 8 * MiB,
291eb09d533SPeter Maydell         .mpc = 1,
292eb09d533SPeter Maydell         .mrindex = 4,
293eb09d533SPeter Maydell         .flags = IS_ROM,
294eb09d533SPeter Maydell     }, {
295eb09d533SPeter Maydell         .name = "DDR",
296eb09d533SPeter Maydell         .base = 0x60000000,
297eb09d533SPeter Maydell         .size = MPS3_DDR_SIZE,
298eb09d533SPeter Maydell         .mpc = 2,
299eb09d533SPeter Maydell         .mrindex = -1,
300eb09d533SPeter Maydell     }, {
301eb09d533SPeter Maydell         .name = NULL,
302eb09d533SPeter Maydell     },
303eb09d533SPeter Maydell };
304eb09d533SPeter Maydell 
3054fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc)
3064fec32dbSPeter Maydell {
3074fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3084fec32dbSPeter Maydell     const RAMInfo *p;
30991c0a798SPeter Maydell     const RAMInfo *found = NULL;
3104fec32dbSPeter Maydell 
3114fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
3124fec32dbSPeter Maydell         if (p->mpc == mpc && !(p->flags & IS_ALIAS)) {
31391c0a798SPeter Maydell             /* There should only be one entry in the array for this MPC */
31491c0a798SPeter Maydell             g_assert(!found);
31591c0a798SPeter Maydell             found = p;
3164fec32dbSPeter Maydell         }
3174fec32dbSPeter Maydell     }
3184fec32dbSPeter Maydell     /* if raminfo array doesn't have an entry for each MPC this is a bug */
31991c0a798SPeter Maydell     assert(found);
32091c0a798SPeter Maydell     return found;
3214fec32dbSPeter Maydell }
3224fec32dbSPeter Maydell 
3234fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms,
3244fec32dbSPeter Maydell                                     const RAMInfo *raminfo)
3254fec32dbSPeter Maydell {
3264fec32dbSPeter Maydell     /* Return an initialized MemoryRegion for the RAMInfo. */
3274fec32dbSPeter Maydell     MemoryRegion *ram;
3284fec32dbSPeter Maydell 
3294fec32dbSPeter Maydell     if (raminfo->mrindex < 0) {
3304fec32dbSPeter Maydell         /* Means this RAMInfo is for QEMU's "system memory" */
3314fec32dbSPeter Maydell         MachineState *machine = MACHINE(mms);
332b89918fcSPeter Maydell         assert(!(raminfo->flags & IS_ROM));
3334fec32dbSPeter Maydell         return machine->ram;
3344fec32dbSPeter Maydell     }
3354fec32dbSPeter Maydell 
3364fec32dbSPeter Maydell     assert(raminfo->mrindex < MPS2TZ_RAM_MAX);
3374fec32dbSPeter Maydell     ram = &mms->ram[raminfo->mrindex];
3384fec32dbSPeter Maydell 
3394fec32dbSPeter Maydell     memory_region_init_ram(ram, NULL, raminfo->name,
3404fec32dbSPeter Maydell                            raminfo->size, &error_fatal);
341b89918fcSPeter Maydell     if (raminfo->flags & IS_ROM) {
342b89918fcSPeter Maydell         memory_region_set_readonly(ram, true);
343b89918fcSPeter Maydell     }
3444fec32dbSPeter Maydell     return ram;
3454fec32dbSPeter Maydell }
3464fec32dbSPeter Maydell 
3475aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
3485aff1c07SPeter Maydell  * located at @base in the memory map.
3495aff1c07SPeter Maydell  */
3505aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
3515aff1c07SPeter Maydell                            MemoryRegion *orig, hwaddr base)
3525aff1c07SPeter Maydell {
3535aff1c07SPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
3545aff1c07SPeter Maydell                              memory_region_size(orig));
3555aff1c07SPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
3565aff1c07SPeter Maydell }
3575aff1c07SPeter Maydell 
3584a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno)
3594a30dc1cSPeter Maydell {
360fee887a7SPeter Maydell     /*
361fee887a7SPeter Maydell      * Return a qemu_irq which will signal IRQ n to all CPUs in the
362fee887a7SPeter Maydell      * SSE.  The irqno should be as the CPU sees it, so the first
363fee887a7SPeter Maydell      * external-to-the-SSE interrupt is 32.
364fee887a7SPeter Maydell      */
365ba94ffd7SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(mms);
36611e1d412SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3674a30dc1cSPeter Maydell 
368fee887a7SPeter Maydell     assert(irqno >= 32 && irqno < (mmc->numirq + 32));
369fee887a7SPeter Maydell 
370fee887a7SPeter Maydell     /*
371fee887a7SPeter Maydell      * Convert from "CPU irq number" (as listed in the FPGA image
372fee887a7SPeter Maydell      * documentation) to the SSE external-interrupt number.
373fee887a7SPeter Maydell      */
374fee887a7SPeter Maydell     irqno -= 32;
3754a30dc1cSPeter Maydell 
376ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
3774a30dc1cSPeter Maydell         return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0);
378ba94ffd7SPeter Maydell     } else {
379ba94ffd7SPeter Maydell         return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno);
3804a30dc1cSPeter Maydell     }
3814a30dc1cSPeter Maydell }
3824a30dc1cSPeter Maydell 
383e6f79acdSPeter Maydell /* Union describing the device-specific extra data we pass to the devfn. */
384e6f79acdSPeter Maydell typedef union PPCExtraData {
38568e57951SPeter Maydell     bool i2c_internal;
386e6f79acdSPeter Maydell } PPCExtraData;
387e6f79acdSPeter Maydell 
3885aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind
3895aff1c07SPeter Maydell  * Peripheral Protection Controllers. These data structures
3905aff1c07SPeter Maydell  * define the layout of which devices sit behind which PPCs.
3915aff1c07SPeter Maydell  * The devfn for each port is a function which creates, configures
3925aff1c07SPeter Maydell  * and initializes the device, returning the MemoryRegion which
3935aff1c07SPeter Maydell  * needs to be plugged into the downstream end of the PPC port.
3945aff1c07SPeter Maydell  */
3955aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque,
39642418279SPeter Maydell                                 const char *name, hwaddr size,
397e6f79acdSPeter Maydell                                 const int *irqs,
398e6f79acdSPeter Maydell                                 const PPCExtraData *extradata);
3995aff1c07SPeter Maydell 
4005aff1c07SPeter Maydell typedef struct PPCPortInfo {
4015aff1c07SPeter Maydell     const char *name;
4025aff1c07SPeter Maydell     MakeDevFn *devfn;
4035aff1c07SPeter Maydell     void *opaque;
4045aff1c07SPeter Maydell     hwaddr addr;
4055aff1c07SPeter Maydell     hwaddr size;
40642418279SPeter Maydell     int irqs[3]; /* currently no device needs more IRQ lines than this */
407e6f79acdSPeter Maydell     PPCExtraData extradata; /* to pass device-specific info to the devfn */
4085aff1c07SPeter Maydell } PPCPortInfo;
4095aff1c07SPeter Maydell 
4105aff1c07SPeter Maydell typedef struct PPCInfo {
4115aff1c07SPeter Maydell     const char *name;
4125aff1c07SPeter Maydell     PPCPortInfo ports[TZ_NUM_PORTS];
4135aff1c07SPeter Maydell } PPCInfo;
4145aff1c07SPeter Maydell 
4155aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms,
4165aff1c07SPeter Maydell                                     void *opaque,
41742418279SPeter Maydell                                     const char *name, hwaddr size,
418e6f79acdSPeter Maydell                                     const int *irqs,
419e6f79acdSPeter Maydell                                     const PPCExtraData *extradata)
4205aff1c07SPeter Maydell {
4215aff1c07SPeter Maydell     /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE,
4225aff1c07SPeter Maydell      * and return a pointer to its MemoryRegion.
4235aff1c07SPeter Maydell      */
4245aff1c07SPeter Maydell     UnimplementedDeviceState *uds = opaque;
4255aff1c07SPeter Maydell 
4260074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE);
4275aff1c07SPeter Maydell     qdev_prop_set_string(DEVICE(uds), "name", name);
4285aff1c07SPeter Maydell     qdev_prop_set_uint64(DEVICE(uds), "size", size);
4290074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal);
4305aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0);
4315aff1c07SPeter Maydell }
4325aff1c07SPeter Maydell 
4335aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque,
43442418279SPeter Maydell                                const char *name, hwaddr size,
435e6f79acdSPeter Maydell                                const int *irqs, const PPCExtraData *extradata)
4365aff1c07SPeter Maydell {
437b22c4e8bSPeter Maydell     /* The irq[] array is tx, rx, combined, in that order */
438a3e24690SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
4395aff1c07SPeter Maydell     CMSDKAPBUART *uart = opaque;
4405aff1c07SPeter Maydell     int i = uart - &mms->uart[0];
4415aff1c07SPeter Maydell     SysBusDevice *s;
4425aff1c07SPeter Maydell     DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate);
4435aff1c07SPeter Maydell 
4440074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART);
445fc38a112SPeter Maydell     qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i));
446ad28ca7eSPeter Maydell     qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->apb_periph_frq);
4470074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal);
4485aff1c07SPeter Maydell     s = SYS_BUS_DEVICE(uart);
449b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
450b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
4515aff1c07SPeter Maydell     sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
4525aff1c07SPeter Maydell     sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
453b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2]));
4545aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0);
4555aff1c07SPeter Maydell }
4565aff1c07SPeter Maydell 
4575aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque,
45842418279SPeter Maydell                               const char *name, hwaddr size,
459e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
4605aff1c07SPeter Maydell {
4615aff1c07SPeter Maydell     MPS2SCC *scc = opaque;
4625aff1c07SPeter Maydell     DeviceState *sccdev;
4635aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
464f7c71b21SPeter Maydell     uint32_t i;
4655aff1c07SPeter Maydell 
4660074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC);
4675aff1c07SPeter Maydell     sccdev = DEVICE(scc);
468f1dfab0dSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg0", mms->remap ? 1 : 0);
4695aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
470cb159db9SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
4715aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
472f7c71b21SPeter Maydell     qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk);
473f7c71b21SPeter Maydell     for (i = 0; i < mmc->len_oscclk; i++) {
474f7c71b21SPeter Maydell         g_autofree char *propname = g_strdup_printf("oscclk[%u]", i);
475f7c71b21SPeter Maydell         qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]);
476f7c71b21SPeter Maydell     }
4770074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal);
4785aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0);
4795aff1c07SPeter Maydell }
4805aff1c07SPeter Maydell 
4815aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque,
48242418279SPeter Maydell                                  const char *name, hwaddr size,
483e6f79acdSPeter Maydell                                  const int *irqs, const PPCExtraData *extradata)
4845aff1c07SPeter Maydell {
4855aff1c07SPeter Maydell     MPS2FPGAIO *fpgaio = opaque;
486de77e8f4SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
4875aff1c07SPeter Maydell 
4880074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO);
489de77e8f4SPeter Maydell     qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds);
490de77e8f4SPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches);
49139901aeaSPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-dbgctrl", mmc->fpgaio_has_dbgctrl);
4920074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal);
4935aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0);
4945aff1c07SPeter Maydell }
4955aff1c07SPeter Maydell 
496519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque,
49742418279SPeter Maydell                                   const char *name, hwaddr size,
498e6f79acdSPeter Maydell                                   const int *irqs,
499e6f79acdSPeter Maydell                                   const PPCExtraData *extradata)
500519655e6SPeter Maydell {
501519655e6SPeter Maydell     SysBusDevice *s;
502519655e6SPeter Maydell     NICInfo *nd = &nd_table[0];
503519655e6SPeter Maydell 
504519655e6SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
505519655e6SPeter Maydell      * except that it doesn't support the checksum-offload feature.
506519655e6SPeter Maydell      */
507519655e6SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
5083e80f690SMarkus Armbruster     mms->lan9118 = qdev_new(TYPE_LAN9118);
509519655e6SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
510519655e6SPeter Maydell 
511519655e6SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
5123c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
513b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
514519655e6SPeter Maydell     return sysbus_mmio_get_region(s, 0);
515519655e6SPeter Maydell }
516519655e6SPeter Maydell 
517a9597753SPeter Maydell static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque,
518a9597753SPeter Maydell                                   const char *name, hwaddr size,
519e6f79acdSPeter Maydell                                   const int *irqs,
520e6f79acdSPeter Maydell                                   const PPCExtraData *extradata)
521a9597753SPeter Maydell {
522a9597753SPeter Maydell     /*
523a9597753SPeter Maydell      * The AN524 makes the ethernet and USB share a PPC port.
524a9597753SPeter Maydell      * irqs[] is the ethernet IRQ.
525a9597753SPeter Maydell      */
526a9597753SPeter Maydell     SysBusDevice *s;
527a9597753SPeter Maydell     NICInfo *nd = &nd_table[0];
528a9597753SPeter Maydell 
529a9597753SPeter Maydell     memory_region_init(&mms->eth_usb_container, OBJECT(mms),
530a9597753SPeter Maydell                        "mps2-tz-eth-usb-container", 0x200000);
531a9597753SPeter Maydell 
532a9597753SPeter Maydell     /*
533a9597753SPeter Maydell      * In hardware this is a LAN9220; the LAN9118 is software compatible
534a9597753SPeter Maydell      * except that it doesn't support the checksum-offload feature.
535a9597753SPeter Maydell      */
536a9597753SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
537a9597753SPeter Maydell     mms->lan9118 = qdev_new(TYPE_LAN9118);
538a9597753SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
539a9597753SPeter Maydell 
540a9597753SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
541a9597753SPeter Maydell     sysbus_realize_and_unref(s, &error_fatal);
542a9597753SPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
543a9597753SPeter Maydell 
544a9597753SPeter Maydell     memory_region_add_subregion(&mms->eth_usb_container,
545a9597753SPeter Maydell                                 0, sysbus_mmio_get_region(s, 0));
546a9597753SPeter Maydell 
547a9597753SPeter Maydell     /* The USB OTG controller is an ISP1763; we don't have a model of it. */
548a9597753SPeter Maydell     object_initialize_child(OBJECT(mms), "usb-otg",
549a9597753SPeter Maydell                             &mms->usb, TYPE_UNIMPLEMENTED_DEVICE);
550a9597753SPeter Maydell     qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg");
551a9597753SPeter Maydell     qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000);
552a9597753SPeter Maydell     s = SYS_BUS_DEVICE(&mms->usb);
553a9597753SPeter Maydell     sysbus_realize(s, &error_fatal);
554a9597753SPeter Maydell 
555a9597753SPeter Maydell     memory_region_add_subregion(&mms->eth_usb_container,
556a9597753SPeter Maydell                                 0x100000, sysbus_mmio_get_region(s, 0));
557a9597753SPeter Maydell 
558a9597753SPeter Maydell     return &mms->eth_usb_container;
559a9597753SPeter Maydell }
560a9597753SPeter Maydell 
561665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque,
56242418279SPeter Maydell                               const char *name, hwaddr size,
563e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
564665670aaSPeter Maydell {
565665670aaSPeter Maydell     TZMPC *mpc = opaque;
5664fec32dbSPeter Maydell     int i = mpc - &mms->mpc[0];
567665670aaSPeter Maydell     MemoryRegion *upstream;
5684fec32dbSPeter Maydell     const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i);
5694fec32dbSPeter Maydell     MemoryRegion *ram = mr_for_raminfo(mms, raminfo);
570665670aaSPeter Maydell 
5714fec32dbSPeter Maydell     object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC);
5724fec32dbSPeter Maydell     object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram),
5735325cc34SMarkus Armbruster                              &error_fatal);
5740074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal);
575665670aaSPeter Maydell     /* Map the upstream end of the MPC into system memory */
576665670aaSPeter Maydell     upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
5774fec32dbSPeter Maydell     memory_region_add_subregion(get_system_memory(), raminfo->base, upstream);
578665670aaSPeter Maydell     /* and connect its interrupt to the IoTKit */
579665670aaSPeter Maydell     qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0,
580665670aaSPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
581665670aaSPeter Maydell                                                        "mpcexp_status", i));
582665670aaSPeter Maydell 
583665670aaSPeter Maydell     /* Return the register interface MR for our caller to map behind the PPC */
584665670aaSPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0);
585665670aaSPeter Maydell }
586665670aaSPeter Maydell 
587f1dfab0dSPeter Maydell static hwaddr boot_mem_base(MPS2TZMachineState *mms)
588f1dfab0dSPeter Maydell {
589f1dfab0dSPeter Maydell     /*
590f1dfab0dSPeter Maydell      * Return the canonical address of the block which will be mapped
591f1dfab0dSPeter Maydell      * at address 0x0 (i.e. where the vector table is).
592f1dfab0dSPeter Maydell      * This is usually 0, but if the AN524 alternate memory map is
593f1dfab0dSPeter Maydell      * enabled it will be the base address of the QSPI block.
594f1dfab0dSPeter Maydell      */
595f1dfab0dSPeter Maydell     return mms->remap ? 0x28000000 : 0;
596f1dfab0dSPeter Maydell }
597f1dfab0dSPeter Maydell 
598f1dfab0dSPeter Maydell static void remap_memory(MPS2TZMachineState *mms, int map)
599f1dfab0dSPeter Maydell {
600f1dfab0dSPeter Maydell     /*
601f1dfab0dSPeter Maydell      * Remap the memory for the AN524. 'map' is the value of
602f1dfab0dSPeter Maydell      * SCC CFG_REG0 bit 0, i.e. 0 for the default map and 1
603f1dfab0dSPeter Maydell      * for the "option 1" mapping where QSPI is at address 0.
604f1dfab0dSPeter Maydell      *
605f1dfab0dSPeter Maydell      * Effectively we need to swap around the "upstream" ends of
606f1dfab0dSPeter Maydell      * MPC 0 and MPC 1.
607f1dfab0dSPeter Maydell      */
608f1dfab0dSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
609f1dfab0dSPeter Maydell     int i;
610f1dfab0dSPeter Maydell 
611f1dfab0dSPeter Maydell     if (mmc->fpga_type != FPGA_AN524) {
612f1dfab0dSPeter Maydell         return;
613f1dfab0dSPeter Maydell     }
614f1dfab0dSPeter Maydell 
615f1dfab0dSPeter Maydell     memory_region_transaction_begin();
616f1dfab0dSPeter Maydell     for (i = 0; i < 2; i++) {
617f1dfab0dSPeter Maydell         TZMPC *mpc = &mms->mpc[i];
618f1dfab0dSPeter Maydell         MemoryRegion *upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
619f1dfab0dSPeter Maydell         hwaddr addr = (i ^ map) ? 0x28000000 : 0;
620f1dfab0dSPeter Maydell 
621f1dfab0dSPeter Maydell         memory_region_set_address(upstream, addr);
622f1dfab0dSPeter Maydell     }
623f1dfab0dSPeter Maydell     memory_region_transaction_commit();
624f1dfab0dSPeter Maydell }
625f1dfab0dSPeter Maydell 
626f1dfab0dSPeter Maydell static void remap_irq_fn(void *opaque, int n, int level)
627f1dfab0dSPeter Maydell {
628f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = opaque;
629f1dfab0dSPeter Maydell 
630f1dfab0dSPeter Maydell     remap_memory(mms, level);
631f1dfab0dSPeter Maydell }
632f1dfab0dSPeter Maydell 
63328e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque,
63442418279SPeter Maydell                               const char *name, hwaddr size,
635e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
63628e56f05SPeter Maydell {
637b22c4e8bSPeter Maydell     /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */
63828e56f05SPeter Maydell     PL080State *dma = opaque;
63928e56f05SPeter Maydell     int i = dma - &mms->dma[0];
64028e56f05SPeter Maydell     SysBusDevice *s;
64128e56f05SPeter Maydell     char *mscname = g_strdup_printf("%s-msc", name);
64228e56f05SPeter Maydell     TZMSC *msc = &mms->msc[i];
64328e56f05SPeter Maydell     DeviceState *iotkitdev = DEVICE(&mms->iotkit);
64428e56f05SPeter Maydell     MemoryRegion *msc_upstream;
64528e56f05SPeter Maydell     MemoryRegion *msc_downstream;
64628e56f05SPeter Maydell 
64728e56f05SPeter Maydell     /*
64828e56f05SPeter Maydell      * Each DMA device is a PL081 whose transaction master interface
64928e56f05SPeter Maydell      * is guarded by a Master Security Controller. The downstream end of
65028e56f05SPeter Maydell      * the MSC connects to the IoTKit AHB Slave Expansion port, so the
65128e56f05SPeter Maydell      * DMA devices can see all devices and memory that the CPU does.
65228e56f05SPeter Maydell      */
6530074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC);
65428e56f05SPeter Maydell     msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0);
6555325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "downstream",
6565325cc34SMarkus Armbruster                              OBJECT(msc_downstream), &error_fatal);
6575325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal);
6580074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal);
65928e56f05SPeter Maydell 
66028e56f05SPeter Maydell     qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0,
66128e56f05SPeter Maydell                                 qdev_get_gpio_in_named(iotkitdev,
66228e56f05SPeter Maydell                                                        "mscexp_status", i));
66328e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i,
66428e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
66528e56f05SPeter Maydell                                                        "irq_clear", 0));
66628e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i,
66728e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
66828e56f05SPeter Maydell                                                        "cfg_nonsec", 0));
66928e56f05SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter),
67028e56f05SPeter Maydell                           ARRAY_SIZE(mms->ppc) + i,
67128e56f05SPeter Maydell                           qdev_get_gpio_in_named(DEVICE(msc),
67228e56f05SPeter Maydell                                                  "cfg_sec_resp", 0));
67328e56f05SPeter Maydell     msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0);
67428e56f05SPeter Maydell 
6750074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081);
6765325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream),
6775325cc34SMarkus Armbruster                              &error_fatal);
6780074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal);
67928e56f05SPeter Maydell 
68028e56f05SPeter Maydell     s = SYS_BUS_DEVICE(dma);
68128e56f05SPeter Maydell     /* Wire up DMACINTR, DMACINTERR, DMACINTTC */
682b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
683b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
684b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2]));
68528e56f05SPeter Maydell 
6867081e9b6SPeter Maydell     g_free(mscname);
68728e56f05SPeter Maydell     return sysbus_mmio_get_region(s, 0);
68828e56f05SPeter Maydell }
68928e56f05SPeter Maydell 
6900d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque,
69142418279SPeter Maydell                               const char *name, hwaddr size,
692e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
6930d49759bSPeter Maydell {
6940d49759bSPeter Maydell     /*
6950d49759bSPeter Maydell      * The AN505 has five PL022 SPI controllers.
6960d49759bSPeter Maydell      * One of these should have the LCD controller behind it; the others
6970d49759bSPeter Maydell      * are connected only to the FPGA's "general purpose SPI connector"
6980d49759bSPeter Maydell      * or "shield" expansion connectors.
6990d49759bSPeter Maydell      * Note that if we do implement devices behind SPI, the chip select
7000d49759bSPeter Maydell      * lines are set via the "MISC" register in the MPS2 FPGAIO device.
7010d49759bSPeter Maydell      */
7020d49759bSPeter Maydell     PL022State *spi = opaque;
7030d49759bSPeter Maydell     SysBusDevice *s;
7040d49759bSPeter Maydell 
7050074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022);
7060074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal);
7070d49759bSPeter Maydell     s = SYS_BUS_DEVICE(spi);
708b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
7090d49759bSPeter Maydell     return sysbus_mmio_get_region(s, 0);
7100d49759bSPeter Maydell }
7110d49759bSPeter Maydell 
7122e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque,
71342418279SPeter Maydell                               const char *name, hwaddr size,
714e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
7152e34818fSPhilippe Mathieu-Daudé {
7162e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState *i2c = opaque;
7172e34818fSPhilippe Mathieu-Daudé     SysBusDevice *s;
7182e34818fSPhilippe Mathieu-Daudé 
7192e34818fSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C);
7202e34818fSPhilippe Mathieu-Daudé     s = SYS_BUS_DEVICE(i2c);
7212e34818fSPhilippe Mathieu-Daudé     sysbus_realize(s, &error_fatal);
72268e57951SPeter Maydell 
72368e57951SPeter Maydell     /*
72468e57951SPeter Maydell      * If this is an internal-use-only i2c bus, mark it full
72568e57951SPeter Maydell      * so that user-created i2c devices are not plugged into it.
72668e57951SPeter Maydell      * If we implement models of any on-board i2c devices that
72768e57951SPeter Maydell      * plug in to one of the internal-use-only buses, then we will
72868e57951SPeter Maydell      * need to create and plugging those in here before we mark the
72968e57951SPeter Maydell      * bus as full.
73068e57951SPeter Maydell      */
73168e57951SPeter Maydell     if (extradata->i2c_internal) {
73268e57951SPeter Maydell         BusState *qbus = qdev_get_child_bus(DEVICE(i2c), "i2c");
73368e57951SPeter Maydell         qbus_mark_full(qbus);
73468e57951SPeter Maydell     }
73568e57951SPeter Maydell 
7362e34818fSPhilippe Mathieu-Daudé     return sysbus_mmio_get_region(s, 0);
7372e34818fSPhilippe Mathieu-Daudé }
7382e34818fSPhilippe Mathieu-Daudé 
73941745d20SPeter Maydell static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque,
74041745d20SPeter Maydell                               const char *name, hwaddr size,
741e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
74241745d20SPeter Maydell {
74341745d20SPeter Maydell     PL031State *pl031 = opaque;
74441745d20SPeter Maydell     SysBusDevice *s;
74541745d20SPeter Maydell 
74641745d20SPeter Maydell     object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031);
74741745d20SPeter Maydell     s = SYS_BUS_DEVICE(pl031);
74841745d20SPeter Maydell     sysbus_realize(s, &error_fatal);
74941745d20SPeter Maydell     /*
75041745d20SPeter Maydell      * The board docs don't give an IRQ number for the PL031, so
75141745d20SPeter Maydell      * presumably it is not connected.
75241745d20SPeter Maydell      */
75341745d20SPeter Maydell     return sysbus_mmio_get_region(s, 0);
75441745d20SPeter Maydell }
75541745d20SPeter Maydell 
7564fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms)
7574fec32dbSPeter Maydell {
7584fec32dbSPeter Maydell     /*
7594fec32dbSPeter Maydell      * Handle the RAMs which are either not behind MPCs or which are
7604fec32dbSPeter Maydell      * aliases to another MPC.
7614fec32dbSPeter Maydell      */
7624fec32dbSPeter Maydell     const RAMInfo *p;
7634fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
7644fec32dbSPeter Maydell 
7654fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
7664fec32dbSPeter Maydell         if (p->flags & IS_ALIAS) {
7674fec32dbSPeter Maydell             SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]);
7684fec32dbSPeter Maydell             MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1);
7694fec32dbSPeter Maydell             make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base);
7704fec32dbSPeter Maydell         } else if (p->mpc == -1) {
7714fec32dbSPeter Maydell             /* RAM not behind an MPC */
7724fec32dbSPeter Maydell             MemoryRegion *mr = mr_for_raminfo(mms, p);
7734fec32dbSPeter Maydell             memory_region_add_subregion(get_system_memory(), p->base, mr);
7744fec32dbSPeter Maydell         }
7754fec32dbSPeter Maydell     }
7764fec32dbSPeter Maydell }
7774fec32dbSPeter Maydell 
778a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms)
779a113aef9SPeter Maydell {
780a113aef9SPeter Maydell     /* Return the size of the RAM block at guest address zero */
781a113aef9SPeter Maydell     const RAMInfo *p;
782a113aef9SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
783a113aef9SPeter Maydell 
7842f12dca0SPeter Maydell     /*
7852f12dca0SPeter Maydell      * Use a per-board specification (for when the boot RAM is in
7862f12dca0SPeter Maydell      * the SSE and so doesn't have a RAMInfo list entry)
7872f12dca0SPeter Maydell      */
7882f12dca0SPeter Maydell     if (mmc->boot_ram_size) {
7892f12dca0SPeter Maydell         return mmc->boot_ram_size;
7902f12dca0SPeter Maydell     }
7912f12dca0SPeter Maydell 
792a113aef9SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
793f1dfab0dSPeter Maydell         if (p->base == boot_mem_base(mms)) {
794a113aef9SPeter Maydell             return p->size;
795a113aef9SPeter Maydell         }
796a113aef9SPeter Maydell     }
797a113aef9SPeter Maydell     g_assert_not_reached();
798a113aef9SPeter Maydell }
799a113aef9SPeter Maydell 
8005aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine)
8015aff1c07SPeter Maydell {
8025aff1c07SPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
8034a30dc1cSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
8045aff1c07SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(machine);
8055aff1c07SPeter Maydell     MemoryRegion *system_memory = get_system_memory();
8065aff1c07SPeter Maydell     DeviceState *iotkitdev;
8075aff1c07SPeter Maydell     DeviceState *dev_splitter;
808ef29e382SPeter Maydell     const PPCInfo *ppcs;
809ef29e382SPeter Maydell     int num_ppcs;
8105aff1c07SPeter Maydell     int i;
8115aff1c07SPeter Maydell 
8125aff1c07SPeter Maydell     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
8135aff1c07SPeter Maydell         error_report("This board can only be used with CPU %s",
8145aff1c07SPeter Maydell                      mc->default_cpu_type);
8155aff1c07SPeter Maydell         exit(1);
8165aff1c07SPeter Maydell     }
8175aff1c07SPeter Maydell 
81870a2cb8eSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
81970a2cb8eSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
82070a2cb8eSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
82170a2cb8eSIgor Mammedov         g_free(sz);
82270a2cb8eSIgor Mammedov         exit(EXIT_FAILURE);
82370a2cb8eSIgor Mammedov     }
82470a2cb8eSIgor Mammedov 
825dee1515bSPeter Maydell     /* These clocks don't need migration because they are fixed-frequency */
826dee1515bSPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
827a3e24690SPeter Maydell     clock_set_hz(mms->sysclk, mmc->sysclk_frq);
828dee1515bSPeter Maydell     mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK");
829dee1515bSPeter Maydell     clock_set_hz(mms->s32kclk, S32KCLK_FRQ);
830dee1515bSPeter Maydell 
8310074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit,
8320074fce6SMarkus Armbruster                             mmc->armsse_type);
8335aff1c07SPeter Maydell     iotkitdev = DEVICE(&mms->iotkit);
8345325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->iotkit), "memory",
8355325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
83611e1d412SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq);
8379fe1ea11SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor);
838*e73b8bb8SPeter Maydell     if (mmc->cpu0_mpu_ns != MPU_REGION_DEFAULT) {
839*e73b8bb8SPeter Maydell         qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_NS", mmc->cpu0_mpu_ns);
840*e73b8bb8SPeter Maydell     }
841*e73b8bb8SPeter Maydell     if (mmc->cpu0_mpu_s != MPU_REGION_DEFAULT) {
842*e73b8bb8SPeter Maydell         qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_S", mmc->cpu0_mpu_s);
843*e73b8bb8SPeter Maydell     }
844*e73b8bb8SPeter Maydell     if (object_property_find(OBJECT(iotkitdev), "CPU1_MPU_NS")) {
845*e73b8bb8SPeter Maydell         if (mmc->cpu1_mpu_ns != MPU_REGION_DEFAULT) {
846*e73b8bb8SPeter Maydell             qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_NS", mmc->cpu1_mpu_ns);
847*e73b8bb8SPeter Maydell         }
848*e73b8bb8SPeter Maydell         if (mmc->cpu1_mpu_s != MPU_REGION_DEFAULT) {
849*e73b8bb8SPeter Maydell             qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_S", mmc->cpu1_mpu_s);
850*e73b8bb8SPeter Maydell         }
851*e73b8bb8SPeter Maydell     }
852902b28aeSPeter Maydell     qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width);
853dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
854dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
8550074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
8565aff1c07SPeter Maydell 
8574a30dc1cSPeter Maydell     /*
858ba94ffd7SPeter Maydell      * If this board has more than one CPU, then we need to create splitters
859ba94ffd7SPeter Maydell      * to feed the IRQ inputs for each CPU in the SSE from each device in the
860ba94ffd7SPeter Maydell      * board. If there is only one CPU, we can just wire the device IRQ
861ba94ffd7SPeter Maydell      * directly to the SSE's IRQ input.
8624a30dc1cSPeter Maydell      */
86311e1d412SPeter Maydell     assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX);
864ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
86511e1d412SPeter Maydell         for (i = 0; i < mmc->numirq; i++) {
8664a30dc1cSPeter Maydell             char *name = g_strdup_printf("mps2-irq-splitter%d", i);
8674a30dc1cSPeter Maydell             SplitIRQ *splitter = &mms->cpu_irq_splitter[i];
8684a30dc1cSPeter Maydell 
8699fc7fc4dSMarkus Armbruster             object_initialize_child_with_props(OBJECT(machine), name,
8704a30dc1cSPeter Maydell                                                splitter, sizeof(*splitter),
8719fc7fc4dSMarkus Armbruster                                                TYPE_SPLIT_IRQ, &error_fatal,
8729fc7fc4dSMarkus Armbruster                                                NULL);
8734a30dc1cSPeter Maydell             g_free(name);
8744a30dc1cSPeter Maydell 
8755325cc34SMarkus Armbruster             object_property_set_int(OBJECT(splitter), "num-lines", 2,
8764a30dc1cSPeter Maydell                                     &error_fatal);
877ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(splitter), NULL, &error_fatal);
8784a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 0,
8794a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
8804a30dc1cSPeter Maydell                                                          "EXP_IRQ", i));
8814a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 1,
8824a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
8834a30dc1cSPeter Maydell                                                          "EXP_CPU1_IRQ", i));
8844a30dc1cSPeter Maydell         }
8854a30dc1cSPeter Maydell     }
8864a30dc1cSPeter Maydell 
8875aff1c07SPeter Maydell     /* The sec_resp_cfg output from the IoTKit must be split into multiple
88828e56f05SPeter Maydell      * lines, one for each of the PPCs we create here, plus one per MSC.
8895aff1c07SPeter Maydell      */
8907840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(machine), "sec-resp-splitter",
8919fc7fc4dSMarkus Armbruster                             &mms->sec_resp_splitter, TYPE_SPLIT_IRQ);
8925325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines",
89328e56f05SPeter Maydell                             ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc),
8945325cc34SMarkus Armbruster                             &error_fatal);
895ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal);
8965aff1c07SPeter Maydell     dev_splitter = DEVICE(&mms->sec_resp_splitter);
8975aff1c07SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0,
8985aff1c07SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
8995aff1c07SPeter Maydell 
9004fec32dbSPeter Maydell     /*
9014fec32dbSPeter Maydell      * The IoTKit sets up much of the memory layout, including
9025aff1c07SPeter Maydell      * the aliases between secure and non-secure regions in the
9034fec32dbSPeter Maydell      * address space, and also most of the devices in the system.
9044fec32dbSPeter Maydell      * The FPGA itself contains various RAMs and some additional devices.
9054fec32dbSPeter Maydell      * The FPGA images have an odd combination of different RAMs,
9065aff1c07SPeter Maydell      * because in hardware they are different implementations and
9075aff1c07SPeter Maydell      * connected to different buses, giving varying performance/size
9085aff1c07SPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
9094fec32dbSPeter Maydell      * call the largest lump our "system memory".
9105aff1c07SPeter Maydell      */
9115aff1c07SPeter Maydell 
9128cf68ed9SPeter Maydell     /*
9138cf68ed9SPeter Maydell      * The overflow IRQs for all UARTs are ORed together.
9145aff1c07SPeter Maydell      * Tx, Rx and "combined" IRQs are sent to the NVIC separately.
9158cf68ed9SPeter Maydell      * Create the OR gate for this: it has one input for the TX overflow
9168cf68ed9SPeter Maydell      * and one for the RX overflow for each UART we might have.
9178cf68ed9SPeter Maydell      * (If the board has fewer than the maximum possible number of UARTs
9188cf68ed9SPeter Maydell      * those inputs are never wired up and are treated as always-zero.)
9195aff1c07SPeter Maydell      */
9207840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "uart-irq-orgate",
9219fc7fc4dSMarkus Armbruster                             &mms->uart_irq_orgate, TYPE_OR_IRQ);
9228cf68ed9SPeter Maydell     object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines",
9238cf68ed9SPeter Maydell                             2 * ARRAY_SIZE(mms->uart),
9245aff1c07SPeter Maydell                             &error_fatal);
925ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal);
9265aff1c07SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0,
9278b4b5c23SPeter Maydell                           get_sse_irq_in(mms, mmc->uart_overflow_irq));
9285aff1c07SPeter Maydell 
9295aff1c07SPeter Maydell     /* Most of the devices in the FPGA are behind Peripheral Protection
9305aff1c07SPeter Maydell      * Controllers. The required order for initializing things is:
9315aff1c07SPeter Maydell      *  + initialize the PPC
9325aff1c07SPeter Maydell      *  + initialize, configure and realize downstream devices
9335aff1c07SPeter Maydell      *  + connect downstream device MemoryRegions to the PPC
9345aff1c07SPeter Maydell      *  + realize the PPC
9355aff1c07SPeter Maydell      *  + map the PPC's MemoryRegions to the places in the address map
9365aff1c07SPeter Maydell      *    where the downstream devices should appear
9375aff1c07SPeter Maydell      *  + wire up the PPC's control lines to the IoTKit object
9385aff1c07SPeter Maydell      */
9395aff1c07SPeter Maydell 
940ef29e382SPeter Maydell     const PPCInfo an505_ppcs[] = { {
9415aff1c07SPeter Maydell             .name = "apb_ppcexp0",
9425aff1c07SPeter Maydell             .ports = {
9434fec32dbSPeter Maydell                 { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
9444fec32dbSPeter Maydell                 { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
9454fec32dbSPeter Maydell                 { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
9465aff1c07SPeter Maydell             },
9475aff1c07SPeter Maydell         }, {
9485aff1c07SPeter Maydell             .name = "apb_ppcexp1",
9495aff1c07SPeter Maydell             .ports = {
950b22c4e8bSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } },
951b22c4e8bSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } },
952b22c4e8bSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } },
953b22c4e8bSPeter Maydell                 { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } },
954b22c4e8bSPeter Maydell                 { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } },
955b22c4e8bSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } },
956b22c4e8bSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } },
957b22c4e8bSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } },
958b22c4e8bSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } },
959b22c4e8bSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } },
96068e57951SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000, {},
96168e57951SPeter Maydell                   { .i2c_internal = true /* touchscreen */ } },
96268e57951SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000, {},
96368e57951SPeter Maydell                   { .i2c_internal = true /* audio conf */ } },
96468e57951SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000, {},
96568e57951SPeter Maydell                   { .i2c_internal = false /* shield 0 */ } },
96668e57951SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000, {},
96768e57951SPeter Maydell                   { .i2c_internal = false /* shield 1 */ } },
9685aff1c07SPeter Maydell             },
9695aff1c07SPeter Maydell         }, {
9705aff1c07SPeter Maydell             .name = "apb_ppcexp2",
9715aff1c07SPeter Maydell             .ports = {
9725aff1c07SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 },
9735aff1c07SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
9745aff1c07SPeter Maydell                   0x40301000, 0x1000 },
9755aff1c07SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 },
9765aff1c07SPeter Maydell             },
9775aff1c07SPeter Maydell         }, {
9785aff1c07SPeter Maydell             .name = "ahb_ppcexp0",
9795aff1c07SPeter Maydell             .ports = {
9805aff1c07SPeter Maydell                 { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 },
9815aff1c07SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 },
9825aff1c07SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 },
9835aff1c07SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 },
9845aff1c07SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 },
985b22c4e8bSPeter Maydell                 { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } },
9865aff1c07SPeter Maydell             },
9875aff1c07SPeter Maydell         }, {
9885aff1c07SPeter Maydell             .name = "ahb_ppcexp1",
9895aff1c07SPeter Maydell             .ports = {
990b22c4e8bSPeter Maydell                 { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } },
991b22c4e8bSPeter Maydell                 { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } },
992b22c4e8bSPeter Maydell                 { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } },
993b22c4e8bSPeter Maydell                 { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } },
9945aff1c07SPeter Maydell             },
9955aff1c07SPeter Maydell         },
9965aff1c07SPeter Maydell     };
9975aff1c07SPeter Maydell 
99825ff112aSPeter Maydell     const PPCInfo an524_ppcs[] = { {
99925ff112aSPeter Maydell             .name = "apb_ppcexp0",
100025ff112aSPeter Maydell             .ports = {
100125ff112aSPeter Maydell                 { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
100225ff112aSPeter Maydell                 { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
100325ff112aSPeter Maydell                 { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
100425ff112aSPeter Maydell             },
100525ff112aSPeter Maydell         }, {
100625ff112aSPeter Maydell             .name = "apb_ppcexp1",
100725ff112aSPeter Maydell             .ports = {
100868e57951SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000, {},
100968e57951SPeter Maydell                   { .i2c_internal = true /* touchscreen */ } },
101068e57951SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000, {},
101168e57951SPeter Maydell                   { .i2c_internal = true /* audio conf */ } },
101225ff112aSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } },
101325ff112aSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } },
101425ff112aSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } },
101568e57951SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000, {},
101668e57951SPeter Maydell                   { .i2c_internal = false /* shield 0 */ } },
101768e57951SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000, {},
101868e57951SPeter Maydell                   { .i2c_internal = false /* shield 1 */ } },
101925ff112aSPeter Maydell                 { /* port 7 reserved */ },
102068e57951SPeter Maydell                 { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000, {},
102168e57951SPeter Maydell                   { .i2c_internal = true /* DDR4 EEPROM */ } },
102225ff112aSPeter Maydell             },
102325ff112aSPeter Maydell         }, {
102425ff112aSPeter Maydell             .name = "apb_ppcexp2",
102525ff112aSPeter Maydell             .ports = {
102625ff112aSPeter Maydell                 { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 },
102725ff112aSPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
102825ff112aSPeter Maydell                   0x41301000, 0x1000 },
102925ff112aSPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 },
103025ff112aSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } },
103125ff112aSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } },
103225ff112aSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } },
103325ff112aSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } },
103425ff112aSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } },
103525ff112aSPeter Maydell                 { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } },
103625ff112aSPeter Maydell 
103725ff112aSPeter Maydell                 { /* port 9 reserved */ },
103825ff112aSPeter Maydell                 { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 },
103941745d20SPeter Maydell                 { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 },
104025ff112aSPeter Maydell             },
104125ff112aSPeter Maydell         }, {
104225ff112aSPeter Maydell             .name = "ahb_ppcexp0",
104325ff112aSPeter Maydell             .ports = {
104425ff112aSPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 },
104525ff112aSPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 },
104625ff112aSPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 },
104725ff112aSPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 },
1048a9597753SPeter Maydell                 { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } },
104925ff112aSPeter Maydell             },
105025ff112aSPeter Maydell         },
105125ff112aSPeter Maydell     };
105225ff112aSPeter Maydell 
1053eb09d533SPeter Maydell     const PPCInfo an547_ppcs[] = { {
1054eb09d533SPeter Maydell             .name = "apb_ppcexp0",
1055eb09d533SPeter Maydell             .ports = {
1056eb09d533SPeter Maydell                 { "ssram-mpc", make_mpc, &mms->mpc[0], 0x57000000, 0x1000 },
1057eb09d533SPeter Maydell                 { "qspi-mpc", make_mpc, &mms->mpc[1], 0x57001000, 0x1000 },
1058eb09d533SPeter Maydell                 { "ddr-mpc", make_mpc, &mms->mpc[2], 0x57002000, 0x1000 },
1059eb09d533SPeter Maydell             },
1060eb09d533SPeter Maydell         }, {
1061eb09d533SPeter Maydell             .name = "apb_ppcexp1",
1062eb09d533SPeter Maydell             .ports = {
106368e57951SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000, {},
106468e57951SPeter Maydell                   { .i2c_internal = true /* touchscreen */ } },
106568e57951SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000, {},
106668e57951SPeter Maydell                   { .i2c_internal = true /* audio conf */ } },
1067eb09d533SPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x49202000, 0x1000, { 53 } },
1068eb09d533SPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x49203000, 0x1000, { 54 } },
1069eb09d533SPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x49204000, 0x1000, { 55 } },
107068e57951SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000, {},
107168e57951SPeter Maydell                   { .i2c_internal = false /* shield 0 */ } },
107268e57951SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000, {},
107368e57951SPeter Maydell                   { .i2c_internal = false /* shield 1 */ } },
1074eb09d533SPeter Maydell                 { /* port 7 reserved */ },
107568e57951SPeter Maydell                 { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000, {},
107668e57951SPeter Maydell                   { .i2c_internal = true /* DDR4 EEPROM */ } },
1077eb09d533SPeter Maydell             },
1078eb09d533SPeter Maydell         }, {
1079eb09d533SPeter Maydell             .name = "apb_ppcexp2",
1080eb09d533SPeter Maydell             .ports = {
1081eb09d533SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x49300000, 0x1000 },
1082eb09d533SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 0x49301000, 0x1000 },
1083eb09d533SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x49302000, 0x1000 },
1084eb09d533SPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x49303000, 0x1000, { 33, 34, 43 } },
1085eb09d533SPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x49304000, 0x1000, { 35, 36, 44 } },
1086eb09d533SPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x49305000, 0x1000, { 37, 38, 45 } },
1087eb09d533SPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x49306000, 0x1000, { 39, 40, 46 } },
1088eb09d533SPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x49307000, 0x1000, { 41, 42, 47 } },
1089eb09d533SPeter Maydell                 { "uart5", make_uart, &mms->uart[5], 0x49308000, 0x1000, { 125, 126, 127 } },
1090eb09d533SPeter Maydell 
1091eb09d533SPeter Maydell                 { /* port 9 reserved */ },
1092eb09d533SPeter Maydell                 { "clcd", make_unimp_dev, &mms->cldc, 0x4930a000, 0x1000 },
1093eb09d533SPeter Maydell                 { "rtc", make_rtc, &mms->rtc, 0x4930b000, 0x1000 },
1094eb09d533SPeter Maydell             },
1095eb09d533SPeter Maydell         }, {
1096eb09d533SPeter Maydell             .name = "ahb_ppcexp0",
1097eb09d533SPeter Maydell             .ports = {
1098eb09d533SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 },
1099eb09d533SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 },
1100eb09d533SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 },
1101eb09d533SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 },
1102cc3b66acSJimmy Brisson                 { /* port 4 USER AHB interface 0 */ },
1103cc3b66acSJimmy Brisson                 { /* port 5 USER AHB interface 1 */ },
1104cc3b66acSJimmy Brisson                 { /* port 6 USER AHB interface 2 */ },
1105cc3b66acSJimmy Brisson                 { /* port 7 USER AHB interface 3 */ },
1106eb09d533SPeter Maydell                 { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 49 } },
1107eb09d533SPeter Maydell             },
1108eb09d533SPeter Maydell         },
1109eb09d533SPeter Maydell     };
1110eb09d533SPeter Maydell 
1111ef29e382SPeter Maydell     switch (mmc->fpga_type) {
1112ef29e382SPeter Maydell     case FPGA_AN505:
1113ef29e382SPeter Maydell     case FPGA_AN521:
1114ef29e382SPeter Maydell         ppcs = an505_ppcs;
1115ef29e382SPeter Maydell         num_ppcs = ARRAY_SIZE(an505_ppcs);
1116ef29e382SPeter Maydell         break;
111725ff112aSPeter Maydell     case FPGA_AN524:
111825ff112aSPeter Maydell         ppcs = an524_ppcs;
111925ff112aSPeter Maydell         num_ppcs = ARRAY_SIZE(an524_ppcs);
112025ff112aSPeter Maydell         break;
1121eb09d533SPeter Maydell     case FPGA_AN547:
1122eb09d533SPeter Maydell         ppcs = an547_ppcs;
1123eb09d533SPeter Maydell         num_ppcs = ARRAY_SIZE(an547_ppcs);
1124eb09d533SPeter Maydell         break;
1125ef29e382SPeter Maydell     default:
1126ef29e382SPeter Maydell         g_assert_not_reached();
1127ef29e382SPeter Maydell     }
1128ef29e382SPeter Maydell 
1129ef29e382SPeter Maydell     for (i = 0; i < num_ppcs; i++) {
11305aff1c07SPeter Maydell         const PPCInfo *ppcinfo = &ppcs[i];
11315aff1c07SPeter Maydell         TZPPC *ppc = &mms->ppc[i];
11325aff1c07SPeter Maydell         DeviceState *ppcdev;
11335aff1c07SPeter Maydell         int port;
11345aff1c07SPeter Maydell         char *gpioname;
11355aff1c07SPeter Maydell 
11360074fce6SMarkus Armbruster         object_initialize_child(OBJECT(machine), ppcinfo->name, ppc,
11370074fce6SMarkus Armbruster                                 TYPE_TZ_PPC);
11385aff1c07SPeter Maydell         ppcdev = DEVICE(ppc);
11395aff1c07SPeter Maydell 
11405aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
11415aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
11425aff1c07SPeter Maydell             MemoryRegion *mr;
11435aff1c07SPeter Maydell             char *portname;
11445aff1c07SPeter Maydell 
11455aff1c07SPeter Maydell             if (!pinfo->devfn) {
11465aff1c07SPeter Maydell                 continue;
11475aff1c07SPeter Maydell             }
11485aff1c07SPeter Maydell 
114942418279SPeter Maydell             mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size,
1150e6f79acdSPeter Maydell                               pinfo->irqs, &pinfo->extradata);
11515aff1c07SPeter Maydell             portname = g_strdup_printf("port[%d]", port);
11525325cc34SMarkus Armbruster             object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
11535325cc34SMarkus Armbruster                                      &error_fatal);
11545aff1c07SPeter Maydell             g_free(portname);
11555aff1c07SPeter Maydell         }
11565aff1c07SPeter Maydell 
11570074fce6SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal);
11585aff1c07SPeter Maydell 
11595aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
11605aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
11615aff1c07SPeter Maydell 
11625aff1c07SPeter Maydell             if (!pinfo->devfn) {
11635aff1c07SPeter Maydell                 continue;
11645aff1c07SPeter Maydell             }
11655aff1c07SPeter Maydell             sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr);
11665aff1c07SPeter Maydell 
11675aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name);
11685aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
11695aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
11705aff1c07SPeter Maydell                                                                "cfg_nonsec",
11715aff1c07SPeter Maydell                                                                port));
11725aff1c07SPeter Maydell             g_free(gpioname);
11735aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_ap", ppcinfo->name);
11745aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
11755aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
11765aff1c07SPeter Maydell                                                                "cfg_ap", port));
11775aff1c07SPeter Maydell             g_free(gpioname);
11785aff1c07SPeter Maydell         }
11795aff1c07SPeter Maydell 
11805aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name);
11815aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
11825aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
11835aff1c07SPeter Maydell                                                            "irq_enable", 0));
11845aff1c07SPeter Maydell         g_free(gpioname);
11855aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name);
11865aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
11875aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
11885aff1c07SPeter Maydell                                                            "irq_clear", 0));
11895aff1c07SPeter Maydell         g_free(gpioname);
11905aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name);
11915aff1c07SPeter Maydell         qdev_connect_gpio_out_named(ppcdev, "irq", 0,
11925aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(iotkitdev,
11935aff1c07SPeter Maydell                                                            gpioname, 0));
11945aff1c07SPeter Maydell         g_free(gpioname);
11955aff1c07SPeter Maydell 
11965aff1c07SPeter Maydell         qdev_connect_gpio_out(dev_splitter, i,
11975aff1c07SPeter Maydell                               qdev_get_gpio_in_named(ppcdev,
11985aff1c07SPeter Maydell                                                      "cfg_sec_resp", 0));
11995aff1c07SPeter Maydell     }
12005aff1c07SPeter Maydell 
12015aff1c07SPeter Maydell     create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000);
12025aff1c07SPeter Maydell 
1203eb09d533SPeter Maydell     if (mmc->fpga_type == FPGA_AN547) {
1204eb09d533SPeter Maydell         create_unimplemented_device("U55 timing adapter 0", 0x48102000, 0x1000);
1205eb09d533SPeter Maydell         create_unimplemented_device("U55 timing adapter 1", 0x48103000, 0x1000);
1206eb09d533SPeter Maydell     }
1207eb09d533SPeter Maydell 
12084fec32dbSPeter Maydell     create_non_mpc_ram(mms);
12094fec32dbSPeter Maydell 
1210f1dfab0dSPeter Maydell     if (mmc->fpga_type == FPGA_AN524) {
1211f1dfab0dSPeter Maydell         /*
1212f1dfab0dSPeter Maydell          * Connect the line from the SCC so that we can remap when the
1213f1dfab0dSPeter Maydell          * guest updates that register.
1214f1dfab0dSPeter Maydell          */
1215f1dfab0dSPeter Maydell         mms->remap_irq = qemu_allocate_irq(remap_irq_fn, mms, 0);
1216f1dfab0dSPeter Maydell         qdev_connect_gpio_out_named(DEVICE(&mms->scc), "remap", 0,
1217f1dfab0dSPeter Maydell                                     mms->remap_irq);
1218f1dfab0dSPeter Maydell     }
1219f1dfab0dSPeter Maydell 
1220a113aef9SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
1221761c532aSPeter Maydell                        0, boot_ram_size(mms));
12225aff1c07SPeter Maydell }
12235aff1c07SPeter Maydell 
122428e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address,
122528e56f05SPeter Maydell                                int *iregion, bool *exempt, bool *ns, bool *nsc)
122628e56f05SPeter Maydell {
122728e56f05SPeter Maydell     /*
122828e56f05SPeter Maydell      * The MPS2 TZ FPGA images have IDAUs in them which are connected to
1229673d8215SMichael Tokarev      * the Master Security Controllers. These have the same logic as
123028e56f05SPeter Maydell      * is used by the IoTKit for the IDAU connected to the CPU, except
123128e56f05SPeter Maydell      * that MSCs don't care about the NSC attribute.
123228e56f05SPeter Maydell      */
123328e56f05SPeter Maydell     int region = extract32(address, 28, 4);
123428e56f05SPeter Maydell 
123528e56f05SPeter Maydell     *ns = !(region & 1);
123628e56f05SPeter Maydell     *nsc = false;
123728e56f05SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
123828e56f05SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
123928e56f05SPeter Maydell     *iregion = region;
124028e56f05SPeter Maydell }
124128e56f05SPeter Maydell 
1242f1dfab0dSPeter Maydell static char *mps2_get_remap(Object *obj, Error **errp)
1243f1dfab0dSPeter Maydell {
1244f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(obj);
1245f1dfab0dSPeter Maydell     const char *val = mms->remap ? "QSPI" : "BRAM";
1246f1dfab0dSPeter Maydell     return g_strdup(val);
1247f1dfab0dSPeter Maydell }
1248f1dfab0dSPeter Maydell 
1249f1dfab0dSPeter Maydell static void mps2_set_remap(Object *obj, const char *value, Error **errp)
1250f1dfab0dSPeter Maydell {
1251f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(obj);
1252f1dfab0dSPeter Maydell 
1253f1dfab0dSPeter Maydell     if (!strcmp(value, "BRAM")) {
1254f1dfab0dSPeter Maydell         mms->remap = false;
1255f1dfab0dSPeter Maydell     } else if (!strcmp(value, "QSPI")) {
1256f1dfab0dSPeter Maydell         mms->remap = true;
1257f1dfab0dSPeter Maydell     } else {
1258f1dfab0dSPeter Maydell         error_setg(errp, "Invalid remap value");
1259f1dfab0dSPeter Maydell         error_append_hint(errp, "Valid values are BRAM and QSPI.\n");
1260f1dfab0dSPeter Maydell     }
1261f1dfab0dSPeter Maydell }
1262f1dfab0dSPeter Maydell 
12637966d70fSJason A. Donenfeld static void mps2_machine_reset(MachineState *machine, ShutdownCause reason)
1264f1dfab0dSPeter Maydell {
1265f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
1266f1dfab0dSPeter Maydell 
1267f1dfab0dSPeter Maydell     /*
1268f1dfab0dSPeter Maydell      * Set the initial memory mapping before triggering the reset of
1269f1dfab0dSPeter Maydell      * the rest of the system, so that the guest image loader and CPU
1270f1dfab0dSPeter Maydell      * reset see the correct mapping.
1271f1dfab0dSPeter Maydell      */
1272f1dfab0dSPeter Maydell     remap_memory(mms, mms->remap);
12737966d70fSJason A. Donenfeld     qemu_devices_reset(reason);
1274f1dfab0dSPeter Maydell }
1275f1dfab0dSPeter Maydell 
12765aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data)
12775aff1c07SPeter Maydell {
12785aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
127928e56f05SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc);
1280*e73b8bb8SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
12815aff1c07SPeter Maydell 
12825aff1c07SPeter Maydell     mc->init = mps2tz_common_init;
1283f1dfab0dSPeter Maydell     mc->reset = mps2_machine_reset;
128428e56f05SPeter Maydell     iic->check = mps2_tz_idau_check;
1285*e73b8bb8SPeter Maydell 
1286*e73b8bb8SPeter Maydell     /* Most machines leave these at the SSE defaults */
1287*e73b8bb8SPeter Maydell     mmc->cpu0_mpu_ns = MPU_REGION_DEFAULT;
1288*e73b8bb8SPeter Maydell     mmc->cpu0_mpu_s = MPU_REGION_DEFAULT;
1289*e73b8bb8SPeter Maydell     mmc->cpu1_mpu_ns = MPU_REGION_DEFAULT;
1290*e73b8bb8SPeter Maydell     mmc->cpu1_mpu_s = MPU_REGION_DEFAULT;
129118a8c3b3SPeter Maydell }
129218a8c3b3SPeter Maydell 
129318a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc)
129418a8c3b3SPeter Maydell {
129518a8c3b3SPeter Maydell     /*
129618a8c3b3SPeter Maydell      * Set mc->default_ram_size and default_ram_id from the
129718a8c3b3SPeter Maydell      * information in mmc->raminfo.
129818a8c3b3SPeter Maydell      */
129918a8c3b3SPeter Maydell     MachineClass *mc = MACHINE_CLASS(mmc);
130018a8c3b3SPeter Maydell     const RAMInfo *p;
130118a8c3b3SPeter Maydell 
130218a8c3b3SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
130318a8c3b3SPeter Maydell         if (p->mrindex < 0) {
130418a8c3b3SPeter Maydell             /* Found the entry for "system memory" */
130518a8c3b3SPeter Maydell             mc->default_ram_size = p->size;
130618a8c3b3SPeter Maydell             mc->default_ram_id = p->name;
130718a8c3b3SPeter Maydell             return;
130818a8c3b3SPeter Maydell         }
130918a8c3b3SPeter Maydell     }
131018a8c3b3SPeter Maydell     g_assert_not_reached();
13115aff1c07SPeter Maydell }
13125aff1c07SPeter Maydell 
13135aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data)
13145aff1c07SPeter Maydell {
13155aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
13165aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
13175aff1c07SPeter Maydell 
13185aff1c07SPeter Maydell     mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33";
131923f92423SPeter Maydell     mc->default_cpus = 1;
132023f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
132123f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
13225aff1c07SPeter Maydell     mmc->fpga_type = FPGA_AN505;
13235aff1c07SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
1324cb159db9SPeter Maydell     mmc->scc_id = 0x41045050;
1325a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
1326ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
1327f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk;
1328f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
1329de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
1330de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
133139901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
133211e1d412SPeter Maydell     mmc->numirq = 92;
13338b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
13349fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
1335902b28aeSPeter Maydell     mmc->sram_addr_width = 15;
13364fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo;
133723f92423SPeter Maydell     mmc->armsse_type = TYPE_IOTKIT;
13382f12dca0SPeter Maydell     mmc->boot_ram_size = 0;
133918a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
134023f92423SPeter Maydell }
134123f92423SPeter Maydell 
134223f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data)
134323f92423SPeter Maydell {
134423f92423SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
134523f92423SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
134623f92423SPeter Maydell 
134723f92423SPeter Maydell     mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33";
134823f92423SPeter Maydell     mc->default_cpus = 2;
134923f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
135023f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
135123f92423SPeter Maydell     mmc->fpga_type = FPGA_AN521;
135223f92423SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
135323f92423SPeter Maydell     mmc->scc_id = 0x41045210;
1354a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
1355ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
1356f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */
1357f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
1358de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
1359de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
136039901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
136111e1d412SPeter Maydell     mmc->numirq = 92;
13628b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
13639fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
1364902b28aeSPeter Maydell     mmc->sram_addr_width = 15;
13654fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */
136623f92423SPeter Maydell     mmc->armsse_type = TYPE_SSE200;
13672f12dca0SPeter Maydell     mmc->boot_ram_size = 0;
136818a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
13695aff1c07SPeter Maydell }
13705aff1c07SPeter Maydell 
137125ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data)
137225ff112aSPeter Maydell {
137325ff112aSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
137425ff112aSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
137525ff112aSPeter Maydell 
137625ff112aSPeter Maydell     mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33";
137725ff112aSPeter Maydell     mc->default_cpus = 2;
137825ff112aSPeter Maydell     mc->min_cpus = mc->default_cpus;
137925ff112aSPeter Maydell     mc->max_cpus = mc->default_cpus;
138025ff112aSPeter Maydell     mmc->fpga_type = FPGA_AN524;
138125ff112aSPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
138225ff112aSPeter Maydell     mmc->scc_id = 0x41045240;
138325ff112aSPeter Maydell     mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */
1384ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
138525ff112aSPeter Maydell     mmc->oscclk = an524_oscclk;
138625ff112aSPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an524_oscclk);
138725ff112aSPeter Maydell     mmc->fpgaio_num_leds = 10;
138825ff112aSPeter Maydell     mmc->fpgaio_has_switches = true;
138939901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
139025ff112aSPeter Maydell     mmc->numirq = 95;
13918b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
13929fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
1393902b28aeSPeter Maydell     mmc->sram_addr_width = 15;
139425ff112aSPeter Maydell     mmc->raminfo = an524_raminfo;
139525ff112aSPeter Maydell     mmc->armsse_type = TYPE_SSE200;
13962f12dca0SPeter Maydell     mmc->boot_ram_size = 0;
139725ff112aSPeter Maydell     mps2tz_set_default_ram_info(mmc);
1398f1dfab0dSPeter Maydell 
1399f1dfab0dSPeter Maydell     object_class_property_add_str(oc, "remap", mps2_get_remap, mps2_set_remap);
1400f1dfab0dSPeter Maydell     object_class_property_set_description(oc, "remap",
1401f1dfab0dSPeter Maydell                                           "Set memory mapping. Valid values "
1402f1dfab0dSPeter Maydell                                           "are BRAM (default) and QSPI.");
140325ff112aSPeter Maydell }
140425ff112aSPeter Maydell 
1405eb09d533SPeter Maydell static void mps3tz_an547_class_init(ObjectClass *oc, void *data)
1406eb09d533SPeter Maydell {
1407eb09d533SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
1408eb09d533SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
1409eb09d533SPeter Maydell 
1410eb09d533SPeter Maydell     mc->desc = "ARM MPS3 with AN547 FPGA image for Cortex-M55";
1411eb09d533SPeter Maydell     mc->default_cpus = 1;
1412eb09d533SPeter Maydell     mc->min_cpus = mc->default_cpus;
1413eb09d533SPeter Maydell     mc->max_cpus = mc->default_cpus;
1414eb09d533SPeter Maydell     mmc->fpga_type = FPGA_AN547;
1415eb09d533SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m55");
1416eb09d533SPeter Maydell     mmc->scc_id = 0x41055470;
1417eb09d533SPeter Maydell     mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */
1418eb09d533SPeter Maydell     mmc->apb_periph_frq = 25 * 1000 * 1000; /* 25MHz */
1419eb09d533SPeter Maydell     mmc->oscclk = an524_oscclk; /* same as AN524 */
1420eb09d533SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an524_oscclk);
1421eb09d533SPeter Maydell     mmc->fpgaio_num_leds = 10;
1422eb09d533SPeter Maydell     mmc->fpgaio_has_switches = true;
1423eb09d533SPeter Maydell     mmc->fpgaio_has_dbgctrl = true;
1424eb09d533SPeter Maydell     mmc->numirq = 96;
1425eb09d533SPeter Maydell     mmc->uart_overflow_irq = 48;
1426eb09d533SPeter Maydell     mmc->init_svtor = 0x00000000;
1427*e73b8bb8SPeter Maydell     mmc->cpu0_mpu_s = mmc->cpu0_mpu_ns = 16;
1428902b28aeSPeter Maydell     mmc->sram_addr_width = 21;
1429eb09d533SPeter Maydell     mmc->raminfo = an547_raminfo;
1430eb09d533SPeter Maydell     mmc->armsse_type = TYPE_SSE300;
14312f12dca0SPeter Maydell     mmc->boot_ram_size = 512 * KiB;
1432eb09d533SPeter Maydell     mps2tz_set_default_ram_info(mmc);
1433eb09d533SPeter Maydell }
1434eb09d533SPeter Maydell 
14355aff1c07SPeter Maydell static const TypeInfo mps2tz_info = {
14365aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_MACHINE,
14375aff1c07SPeter Maydell     .parent = TYPE_MACHINE,
14385aff1c07SPeter Maydell     .abstract = true,
14395aff1c07SPeter Maydell     .instance_size = sizeof(MPS2TZMachineState),
14405aff1c07SPeter Maydell     .class_size = sizeof(MPS2TZMachineClass),
14415aff1c07SPeter Maydell     .class_init = mps2tz_class_init,
144228e56f05SPeter Maydell     .interfaces = (InterfaceInfo[]) {
144328e56f05SPeter Maydell         { TYPE_IDAU_INTERFACE },
144428e56f05SPeter Maydell         { }
144528e56f05SPeter Maydell     },
14465aff1c07SPeter Maydell };
14475aff1c07SPeter Maydell 
14485aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = {
14495aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_AN505_MACHINE,
14505aff1c07SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
14515aff1c07SPeter Maydell     .class_init = mps2tz_an505_class_init,
14525aff1c07SPeter Maydell };
14535aff1c07SPeter Maydell 
145423f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = {
145523f92423SPeter Maydell     .name = TYPE_MPS2TZ_AN521_MACHINE,
145623f92423SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
145723f92423SPeter Maydell     .class_init = mps2tz_an521_class_init,
145823f92423SPeter Maydell };
145923f92423SPeter Maydell 
146025ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = {
146125ff112aSPeter Maydell     .name = TYPE_MPS3TZ_AN524_MACHINE,
146225ff112aSPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
146325ff112aSPeter Maydell     .class_init = mps3tz_an524_class_init,
146425ff112aSPeter Maydell };
146525ff112aSPeter Maydell 
1466eb09d533SPeter Maydell static const TypeInfo mps3tz_an547_info = {
1467eb09d533SPeter Maydell     .name = TYPE_MPS3TZ_AN547_MACHINE,
1468eb09d533SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
1469eb09d533SPeter Maydell     .class_init = mps3tz_an547_class_init,
1470eb09d533SPeter Maydell };
1471eb09d533SPeter Maydell 
14725aff1c07SPeter Maydell static void mps2tz_machine_init(void)
14735aff1c07SPeter Maydell {
14745aff1c07SPeter Maydell     type_register_static(&mps2tz_info);
14755aff1c07SPeter Maydell     type_register_static(&mps2tz_an505_info);
147623f92423SPeter Maydell     type_register_static(&mps2tz_an521_info);
147725ff112aSPeter Maydell     type_register_static(&mps3tz_an524_info);
1478eb09d533SPeter Maydell     type_register_static(&mps3tz_an547_info);
14795aff1c07SPeter Maydell }
14805aff1c07SPeter Maydell 
14815aff1c07SPeter Maydell type_init(mps2tz_machine_init);
1482