15aff1c07SPeter Maydell /* 25aff1c07SPeter Maydell * ARM V2M MPS2 board emulation, trustzone aware FPGA images 35aff1c07SPeter Maydell * 45aff1c07SPeter Maydell * Copyright (c) 2017 Linaro Limited 55aff1c07SPeter Maydell * Written by Peter Maydell 65aff1c07SPeter Maydell * 75aff1c07SPeter Maydell * This program is free software; you can redistribute it and/or modify 85aff1c07SPeter Maydell * it under the terms of the GNU General Public License version 2 or 95aff1c07SPeter Maydell * (at your option) any later version. 105aff1c07SPeter Maydell */ 115aff1c07SPeter Maydell 125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 135aff1c07SPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 145aff1c07SPeter Maydell * and most of the devices are in the FPGA, the details of the board 155aff1c07SPeter Maydell * as seen by the guest depend significantly on the FPGA image. 165aff1c07SPeter Maydell * This source file covers the following FPGA images, for TrustZone cores: 175aff1c07SPeter Maydell * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 1823f92423SPeter Maydell * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 1925ff112aSPeter Maydell * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 20eb09d533SPeter Maydell * "mps2-an547" -- Single Cortex-M55 as documented in Application Note AN547 215aff1c07SPeter Maydell * 225aff1c07SPeter Maydell * Links to the TRM for the board itself and to the various Application 235aff1c07SPeter Maydell * Notes which document the FPGA images can be found here: 245aff1c07SPeter Maydell * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 255aff1c07SPeter Maydell * 265aff1c07SPeter Maydell * Board TRM: 2750b52b18SPeter Maydell * https://developer.arm.com/documentation/100112/latest/ 285aff1c07SPeter Maydell * Application Note AN505: 2950b52b18SPeter Maydell * https://developer.arm.com/documentation/dai0505/latest/ 3023f92423SPeter Maydell * Application Note AN521: 3150b52b18SPeter Maydell * https://developer.arm.com/documentation/dai0521/latest/ 3225ff112aSPeter Maydell * Application Note AN524: 3325ff112aSPeter Maydell * https://developer.arm.com/documentation/dai0524/latest/ 34eb09d533SPeter Maydell * Application Note AN547: 35eb09d533SPeter Maydell * https://developer.arm.com/-/media/Arm%20Developer%20Community/PDF/DAI0547B_SSE300_PLUS_U55_FPGA_for_mps3.pdf 365aff1c07SPeter Maydell * 375aff1c07SPeter Maydell * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide 385aff1c07SPeter Maydell * (ARM ECM0601256) for the details of some of the device layout: 3950b52b18SPeter Maydell * https://developer.arm.com/documentation/ecm0601256/latest 4025ff112aSPeter Maydell * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines 4123f92423SPeter Maydell * most of the device layout: 4250b52b18SPeter Maydell * https://developer.arm.com/documentation/101104/latest/ 43eb09d533SPeter Maydell * and the AN547 uses the SSE-300, whose layout is in the SSE-300 TRM: 44eb09d533SPeter Maydell * https://developer.arm.com/documentation/101773/latest/ 455aff1c07SPeter Maydell */ 465aff1c07SPeter Maydell 475aff1c07SPeter Maydell #include "qemu/osdep.h" 48eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 4970a2cb8eSIgor Mammedov #include "qemu/cutils.h" 505aff1c07SPeter Maydell #include "qapi/error.h" 515aff1c07SPeter Maydell #include "qemu/error-report.h" 5212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 535aff1c07SPeter Maydell #include "hw/arm/armv7m.h" 545aff1c07SPeter Maydell #include "hw/or-irq.h" 555aff1c07SPeter Maydell #include "hw/boards.h" 565aff1c07SPeter Maydell #include "exec/address-spaces.h" 575aff1c07SPeter Maydell #include "sysemu/sysemu.h" 585aff1c07SPeter Maydell #include "hw/misc/unimp.h" 595aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 605aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 615aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h" 625aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h" 63665670aaSPeter Maydell #include "hw/misc/tz-mpc.h" 6428e56f05SPeter Maydell #include "hw/misc/tz-msc.h" 656eee5d24SPeter Maydell #include "hw/arm/armsse.h" 6628e56f05SPeter Maydell #include "hw/dma/pl080.h" 6741745d20SPeter Maydell #include "hw/rtc/pl031.h" 680d49759bSPeter Maydell #include "hw/ssi/pl022.h" 692e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 7094630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 715aff1c07SPeter Maydell #include "net/net.h" 725aff1c07SPeter Maydell #include "hw/core/split-irq.h" 73dee1515bSPeter Maydell #include "hw/qdev-clock.h" 74db1015e9SEduardo Habkost #include "qom/object.h" 755aff1c07SPeter Maydell 76eb09d533SPeter Maydell #define MPS2TZ_NUMIRQ_MAX 96 77eb09d533SPeter Maydell #define MPS2TZ_RAM_MAX 5 784a30dc1cSPeter Maydell 795aff1c07SPeter Maydell typedef enum MPS2TZFPGAType { 805aff1c07SPeter Maydell FPGA_AN505, 814a30dc1cSPeter Maydell FPGA_AN521, 8225ff112aSPeter Maydell FPGA_AN524, 83eb09d533SPeter Maydell FPGA_AN547, 845aff1c07SPeter Maydell } MPS2TZFPGAType; 855aff1c07SPeter Maydell 864fec32dbSPeter Maydell /* 874fec32dbSPeter Maydell * Define the layout of RAM in a board, including which parts are 884fec32dbSPeter Maydell * behind which MPCs. 894fec32dbSPeter Maydell * mrindex specifies the index into mms->ram[] to use for the backing RAM; 904fec32dbSPeter Maydell * -1 means "use the system RAM". 914fec32dbSPeter Maydell */ 924fec32dbSPeter Maydell typedef struct RAMInfo { 934fec32dbSPeter Maydell const char *name; 944fec32dbSPeter Maydell uint32_t base; 954fec32dbSPeter Maydell uint32_t size; 964fec32dbSPeter Maydell int mpc; /* MPC number, -1 for "not behind an MPC" */ 974fec32dbSPeter Maydell int mrindex; 984fec32dbSPeter Maydell int flags; 994fec32dbSPeter Maydell } RAMInfo; 1004fec32dbSPeter Maydell 1014fec32dbSPeter Maydell /* 1024fec32dbSPeter Maydell * Flag values: 1034fec32dbSPeter Maydell * IS_ALIAS: this RAM area is an alias to the upstream end of the 1044fec32dbSPeter Maydell * MPC specified by its .mpc value 105b89918fcSPeter Maydell * IS_ROM: this RAM area is read-only 1064fec32dbSPeter Maydell */ 1074fec32dbSPeter Maydell #define IS_ALIAS 1 108b89918fcSPeter Maydell #define IS_ROM 2 1094fec32dbSPeter Maydell 110db1015e9SEduardo Habkost struct MPS2TZMachineClass { 1115aff1c07SPeter Maydell MachineClass parent; 1125aff1c07SPeter Maydell MPS2TZFPGAType fpga_type; 1135aff1c07SPeter Maydell uint32_t scc_id; 114a3e24690SPeter Maydell uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ 115ad28ca7eSPeter Maydell uint32_t apb_periph_frq; /* APB peripheral frequency in Hz */ 116f7c71b21SPeter Maydell uint32_t len_oscclk; 117f7c71b21SPeter Maydell const uint32_t *oscclk; 118de77e8f4SPeter Maydell uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ 119de77e8f4SPeter Maydell bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ 12039901aeaSPeter Maydell bool fpgaio_has_dbgctrl; /* Does FPGAIO have DBGCTRL register? */ 12111e1d412SPeter Maydell int numirq; /* Number of external interrupts */ 1228b4b5c23SPeter Maydell int uart_overflow_irq; /* number of the combined UART overflow IRQ */ 1239fe1ea11SPeter Maydell uint32_t init_svtor; /* init-svtor setting for SSE */ 1244fec32dbSPeter Maydell const RAMInfo *raminfo; 12523f92423SPeter Maydell const char *armsse_type; 126db1015e9SEduardo Habkost }; 1275aff1c07SPeter Maydell 128db1015e9SEduardo Habkost struct MPS2TZMachineState { 1295aff1c07SPeter Maydell MachineState parent; 1305aff1c07SPeter Maydell 13193dbd103SPeter Maydell ARMSSE iotkit; 1324fec32dbSPeter Maydell MemoryRegion ram[MPS2TZ_RAM_MAX]; 133a9597753SPeter Maydell MemoryRegion eth_usb_container; 134a9597753SPeter Maydell 1355aff1c07SPeter Maydell MPS2SCC scc; 1365aff1c07SPeter Maydell MPS2FPGAIO fpgaio; 1375aff1c07SPeter Maydell TZPPC ppc[5]; 1384fec32dbSPeter Maydell TZMPC mpc[3]; 1390d49759bSPeter Maydell PL022State spi[5]; 14025ff112aSPeter Maydell ArmSbconI2CState i2c[5]; 1415aff1c07SPeter Maydell UnimplementedDeviceState i2s_audio; 142519655e6SPeter Maydell UnimplementedDeviceState gpio[4]; 1435aff1c07SPeter Maydell UnimplementedDeviceState gfx; 14425ff112aSPeter Maydell UnimplementedDeviceState cldc; 145a9597753SPeter Maydell UnimplementedDeviceState usb; 14641745d20SPeter Maydell PL031State rtc; 14728e56f05SPeter Maydell PL080State dma[4]; 14828e56f05SPeter Maydell TZMSC msc[4]; 14925ff112aSPeter Maydell CMSDKAPBUART uart[6]; 1505aff1c07SPeter Maydell SplitIRQ sec_resp_splitter; 1515aff1c07SPeter Maydell qemu_or_irq uart_irq_orgate; 152519655e6SPeter Maydell DeviceState *lan9118; 15311e1d412SPeter Maydell SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; 154dee1515bSPeter Maydell Clock *sysclk; 155dee1515bSPeter Maydell Clock *s32kclk; 156db1015e9SEduardo Habkost }; 1575aff1c07SPeter Maydell 1585aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz" 1595aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") 16023f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") 16125ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") 162eb09d533SPeter Maydell #define TYPE_MPS3TZ_AN547_MACHINE MACHINE_TYPE_NAME("mps3-an547") 1635aff1c07SPeter Maydell 164a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) 1655aff1c07SPeter Maydell 166dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */ 167dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000) 1685aff1c07SPeter Maydell 16925ff112aSPeter Maydell /* 17025ff112aSPeter Maydell * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit 17125ff112aSPeter Maydell * emulation of that much guest RAM, so artificially make it smaller. 17225ff112aSPeter Maydell */ 17325ff112aSPeter Maydell #if HOST_LONG_BITS == 32 17425ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB) 17525ff112aSPeter Maydell #else 17625ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB) 17725ff112aSPeter Maydell #endif 17825ff112aSPeter Maydell 179f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = { 180f7c71b21SPeter Maydell 40000000, 181f7c71b21SPeter Maydell 24580000, 182f7c71b21SPeter Maydell 25000000, 183f7c71b21SPeter Maydell }; 184f7c71b21SPeter Maydell 18525ff112aSPeter Maydell static const uint32_t an524_oscclk[] = { 18625ff112aSPeter Maydell 24000000, 18725ff112aSPeter Maydell 32000000, 18825ff112aSPeter Maydell 50000000, 18925ff112aSPeter Maydell 50000000, 19025ff112aSPeter Maydell 24576000, 19125ff112aSPeter Maydell 23750000, 19225ff112aSPeter Maydell }; 19325ff112aSPeter Maydell 1944fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { { 1954fec32dbSPeter Maydell .name = "ssram-0", 1964fec32dbSPeter Maydell .base = 0x00000000, 1974fec32dbSPeter Maydell .size = 0x00400000, 1984fec32dbSPeter Maydell .mpc = 0, 1994fec32dbSPeter Maydell .mrindex = 0, 2004fec32dbSPeter Maydell }, { 2014fec32dbSPeter Maydell .name = "ssram-1", 2024fec32dbSPeter Maydell .base = 0x28000000, 2034fec32dbSPeter Maydell .size = 0x00200000, 2044fec32dbSPeter Maydell .mpc = 1, 2054fec32dbSPeter Maydell .mrindex = 1, 2064fec32dbSPeter Maydell }, { 2074fec32dbSPeter Maydell .name = "ssram-2", 2084fec32dbSPeter Maydell .base = 0x28200000, 2094fec32dbSPeter Maydell .size = 0x00200000, 2104fec32dbSPeter Maydell .mpc = 2, 2114fec32dbSPeter Maydell .mrindex = 2, 2124fec32dbSPeter Maydell }, { 2134fec32dbSPeter Maydell .name = "ssram-0-alias", 2144fec32dbSPeter Maydell .base = 0x00400000, 2154fec32dbSPeter Maydell .size = 0x00400000, 2164fec32dbSPeter Maydell .mpc = 0, 2174fec32dbSPeter Maydell .mrindex = 3, 2184fec32dbSPeter Maydell .flags = IS_ALIAS, 2194fec32dbSPeter Maydell }, { 2204fec32dbSPeter Maydell /* Use the largest bit of contiguous RAM as our "system memory" */ 2214fec32dbSPeter Maydell .name = "mps.ram", 2224fec32dbSPeter Maydell .base = 0x80000000, 2234fec32dbSPeter Maydell .size = 16 * MiB, 2244fec32dbSPeter Maydell .mpc = -1, 2254fec32dbSPeter Maydell .mrindex = -1, 2264fec32dbSPeter Maydell }, { 2274fec32dbSPeter Maydell .name = NULL, 2284fec32dbSPeter Maydell }, 2294fec32dbSPeter Maydell }; 2304fec32dbSPeter Maydell 23125ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { { 23225ff112aSPeter Maydell .name = "bram", 23325ff112aSPeter Maydell .base = 0x00000000, 23425ff112aSPeter Maydell .size = 512 * KiB, 23525ff112aSPeter Maydell .mpc = 0, 23625ff112aSPeter Maydell .mrindex = 0, 23725ff112aSPeter Maydell }, { 23825ff112aSPeter Maydell .name = "sram", 23925ff112aSPeter Maydell .base = 0x20000000, 24025ff112aSPeter Maydell .size = 32 * 4 * KiB, 241*db2fc83aSPeter Maydell .mpc = -1, 24225ff112aSPeter Maydell .mrindex = 1, 24325ff112aSPeter Maydell }, { 24425ff112aSPeter Maydell /* We don't model QSPI flash yet; for now expose it as simple ROM */ 24525ff112aSPeter Maydell .name = "QSPI", 24625ff112aSPeter Maydell .base = 0x28000000, 24725ff112aSPeter Maydell .size = 8 * MiB, 24825ff112aSPeter Maydell .mpc = 1, 24925ff112aSPeter Maydell .mrindex = 2, 25025ff112aSPeter Maydell .flags = IS_ROM, 25125ff112aSPeter Maydell }, { 25225ff112aSPeter Maydell .name = "DDR", 25325ff112aSPeter Maydell .base = 0x60000000, 25425ff112aSPeter Maydell .size = MPS3_DDR_SIZE, 25525ff112aSPeter Maydell .mpc = 2, 25625ff112aSPeter Maydell .mrindex = -1, 25725ff112aSPeter Maydell }, { 25825ff112aSPeter Maydell .name = NULL, 25925ff112aSPeter Maydell }, 26025ff112aSPeter Maydell }; 26125ff112aSPeter Maydell 262eb09d533SPeter Maydell static const RAMInfo an547_raminfo[] = { { 263eb09d533SPeter Maydell .name = "itcm", 264eb09d533SPeter Maydell .base = 0x00000000, 265eb09d533SPeter Maydell .size = 512 * KiB, 266eb09d533SPeter Maydell .mpc = -1, 267eb09d533SPeter Maydell .mrindex = 0, 268eb09d533SPeter Maydell }, { 269eb09d533SPeter Maydell .name = "sram", 270eb09d533SPeter Maydell .base = 0x01000000, 271eb09d533SPeter Maydell .size = 2 * MiB, 272eb09d533SPeter Maydell .mpc = 0, 273eb09d533SPeter Maydell .mrindex = 1, 274eb09d533SPeter Maydell }, { 275eb09d533SPeter Maydell .name = "dtcm", 276eb09d533SPeter Maydell .base = 0x20000000, 277eb09d533SPeter Maydell .size = 4 * 128 * KiB, 278eb09d533SPeter Maydell .mpc = -1, 279eb09d533SPeter Maydell .mrindex = 2, 280eb09d533SPeter Maydell }, { 281eb09d533SPeter Maydell .name = "sram 2", 282eb09d533SPeter Maydell .base = 0x21000000, 283eb09d533SPeter Maydell .size = 4 * MiB, 284eb09d533SPeter Maydell .mpc = -1, 285eb09d533SPeter Maydell .mrindex = 3, 286eb09d533SPeter Maydell }, { 287eb09d533SPeter Maydell /* We don't model QSPI flash yet; for now expose it as simple ROM */ 288eb09d533SPeter Maydell .name = "QSPI", 289eb09d533SPeter Maydell .base = 0x28000000, 290eb09d533SPeter Maydell .size = 8 * MiB, 291eb09d533SPeter Maydell .mpc = 1, 292eb09d533SPeter Maydell .mrindex = 4, 293eb09d533SPeter Maydell .flags = IS_ROM, 294eb09d533SPeter Maydell }, { 295eb09d533SPeter Maydell .name = "DDR", 296eb09d533SPeter Maydell .base = 0x60000000, 297eb09d533SPeter Maydell .size = MPS3_DDR_SIZE, 298eb09d533SPeter Maydell .mpc = 2, 299eb09d533SPeter Maydell .mrindex = -1, 300eb09d533SPeter Maydell }, { 301eb09d533SPeter Maydell .name = NULL, 302eb09d533SPeter Maydell }, 303eb09d533SPeter Maydell }; 304eb09d533SPeter Maydell 3054fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) 3064fec32dbSPeter Maydell { 3074fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3084fec32dbSPeter Maydell const RAMInfo *p; 3094fec32dbSPeter Maydell 3104fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 3114fec32dbSPeter Maydell if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { 3124fec32dbSPeter Maydell return p; 3134fec32dbSPeter Maydell } 3144fec32dbSPeter Maydell } 3154fec32dbSPeter Maydell /* if raminfo array doesn't have an entry for each MPC this is a bug */ 3164fec32dbSPeter Maydell g_assert_not_reached(); 3174fec32dbSPeter Maydell } 3184fec32dbSPeter Maydell 3194fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, 3204fec32dbSPeter Maydell const RAMInfo *raminfo) 3214fec32dbSPeter Maydell { 3224fec32dbSPeter Maydell /* Return an initialized MemoryRegion for the RAMInfo. */ 3234fec32dbSPeter Maydell MemoryRegion *ram; 3244fec32dbSPeter Maydell 3254fec32dbSPeter Maydell if (raminfo->mrindex < 0) { 3264fec32dbSPeter Maydell /* Means this RAMInfo is for QEMU's "system memory" */ 3274fec32dbSPeter Maydell MachineState *machine = MACHINE(mms); 328b89918fcSPeter Maydell assert(!(raminfo->flags & IS_ROM)); 3294fec32dbSPeter Maydell return machine->ram; 3304fec32dbSPeter Maydell } 3314fec32dbSPeter Maydell 3324fec32dbSPeter Maydell assert(raminfo->mrindex < MPS2TZ_RAM_MAX); 3334fec32dbSPeter Maydell ram = &mms->ram[raminfo->mrindex]; 3344fec32dbSPeter Maydell 3354fec32dbSPeter Maydell memory_region_init_ram(ram, NULL, raminfo->name, 3364fec32dbSPeter Maydell raminfo->size, &error_fatal); 337b89918fcSPeter Maydell if (raminfo->flags & IS_ROM) { 338b89918fcSPeter Maydell memory_region_set_readonly(ram, true); 339b89918fcSPeter Maydell } 3404fec32dbSPeter Maydell return ram; 3414fec32dbSPeter Maydell } 3424fec32dbSPeter Maydell 3435aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 3445aff1c07SPeter Maydell * located at @base in the memory map. 3455aff1c07SPeter Maydell */ 3465aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 3475aff1c07SPeter Maydell MemoryRegion *orig, hwaddr base) 3485aff1c07SPeter Maydell { 3495aff1c07SPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 3505aff1c07SPeter Maydell memory_region_size(orig)); 3515aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 3525aff1c07SPeter Maydell } 3535aff1c07SPeter Maydell 3544a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) 3554a30dc1cSPeter Maydell { 356fee887a7SPeter Maydell /* 357fee887a7SPeter Maydell * Return a qemu_irq which will signal IRQ n to all CPUs in the 358fee887a7SPeter Maydell * SSE. The irqno should be as the CPU sees it, so the first 359fee887a7SPeter Maydell * external-to-the-SSE interrupt is 32. 360fee887a7SPeter Maydell */ 361ba94ffd7SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(mms); 36211e1d412SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3634a30dc1cSPeter Maydell 364fee887a7SPeter Maydell assert(irqno >= 32 && irqno < (mmc->numirq + 32)); 365fee887a7SPeter Maydell 366fee887a7SPeter Maydell /* 367fee887a7SPeter Maydell * Convert from "CPU irq number" (as listed in the FPGA image 368fee887a7SPeter Maydell * documentation) to the SSE external-interrupt number. 369fee887a7SPeter Maydell */ 370fee887a7SPeter Maydell irqno -= 32; 3714a30dc1cSPeter Maydell 372ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 3734a30dc1cSPeter Maydell return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); 374ba94ffd7SPeter Maydell } else { 375ba94ffd7SPeter Maydell return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); 3764a30dc1cSPeter Maydell } 3774a30dc1cSPeter Maydell } 3784a30dc1cSPeter Maydell 3795aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind 3805aff1c07SPeter Maydell * Peripheral Protection Controllers. These data structures 3815aff1c07SPeter Maydell * define the layout of which devices sit behind which PPCs. 3825aff1c07SPeter Maydell * The devfn for each port is a function which creates, configures 3835aff1c07SPeter Maydell * and initializes the device, returning the MemoryRegion which 3845aff1c07SPeter Maydell * needs to be plugged into the downstream end of the PPC port. 3855aff1c07SPeter Maydell */ 3865aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, 38742418279SPeter Maydell const char *name, hwaddr size, 38842418279SPeter Maydell const int *irqs); 3895aff1c07SPeter Maydell 3905aff1c07SPeter Maydell typedef struct PPCPortInfo { 3915aff1c07SPeter Maydell const char *name; 3925aff1c07SPeter Maydell MakeDevFn *devfn; 3935aff1c07SPeter Maydell void *opaque; 3945aff1c07SPeter Maydell hwaddr addr; 3955aff1c07SPeter Maydell hwaddr size; 39642418279SPeter Maydell int irqs[3]; /* currently no device needs more IRQ lines than this */ 3975aff1c07SPeter Maydell } PPCPortInfo; 3985aff1c07SPeter Maydell 3995aff1c07SPeter Maydell typedef struct PPCInfo { 4005aff1c07SPeter Maydell const char *name; 4015aff1c07SPeter Maydell PPCPortInfo ports[TZ_NUM_PORTS]; 4025aff1c07SPeter Maydell } PPCInfo; 4035aff1c07SPeter Maydell 4045aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, 4055aff1c07SPeter Maydell void *opaque, 40642418279SPeter Maydell const char *name, hwaddr size, 40742418279SPeter Maydell const int *irqs) 4085aff1c07SPeter Maydell { 4095aff1c07SPeter Maydell /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, 4105aff1c07SPeter Maydell * and return a pointer to its MemoryRegion. 4115aff1c07SPeter Maydell */ 4125aff1c07SPeter Maydell UnimplementedDeviceState *uds = opaque; 4135aff1c07SPeter Maydell 4140074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE); 4155aff1c07SPeter Maydell qdev_prop_set_string(DEVICE(uds), "name", name); 4165aff1c07SPeter Maydell qdev_prop_set_uint64(DEVICE(uds), "size", size); 4170074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal); 4185aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); 4195aff1c07SPeter Maydell } 4205aff1c07SPeter Maydell 4215aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, 42242418279SPeter Maydell const char *name, hwaddr size, 42342418279SPeter Maydell const int *irqs) 4245aff1c07SPeter Maydell { 425b22c4e8bSPeter Maydell /* The irq[] array is tx, rx, combined, in that order */ 426a3e24690SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 4275aff1c07SPeter Maydell CMSDKAPBUART *uart = opaque; 4285aff1c07SPeter Maydell int i = uart - &mms->uart[0]; 4295aff1c07SPeter Maydell SysBusDevice *s; 4305aff1c07SPeter Maydell DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); 4315aff1c07SPeter Maydell 4320074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); 433fc38a112SPeter Maydell qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); 434ad28ca7eSPeter Maydell qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->apb_periph_frq); 4350074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); 4365aff1c07SPeter Maydell s = SYS_BUS_DEVICE(uart); 437b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 438b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 4395aff1c07SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 4405aff1c07SPeter Maydell sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 441b22c4e8bSPeter Maydell sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); 4425aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); 4435aff1c07SPeter Maydell } 4445aff1c07SPeter Maydell 4455aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, 44642418279SPeter Maydell const char *name, hwaddr size, 44742418279SPeter Maydell const int *irqs) 4485aff1c07SPeter Maydell { 4495aff1c07SPeter Maydell MPS2SCC *scc = opaque; 4505aff1c07SPeter Maydell DeviceState *sccdev; 4515aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 452f7c71b21SPeter Maydell uint32_t i; 4535aff1c07SPeter Maydell 4540074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); 4555aff1c07SPeter Maydell sccdev = DEVICE(scc); 4565aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 457cb159db9SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 4585aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 459f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); 460f7c71b21SPeter Maydell for (i = 0; i < mmc->len_oscclk; i++) { 461f7c71b21SPeter Maydell g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); 462f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); 463f7c71b21SPeter Maydell } 4640074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); 4655aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); 4665aff1c07SPeter Maydell } 4675aff1c07SPeter Maydell 4685aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, 46942418279SPeter Maydell const char *name, hwaddr size, 47042418279SPeter Maydell const int *irqs) 4715aff1c07SPeter Maydell { 4725aff1c07SPeter Maydell MPS2FPGAIO *fpgaio = opaque; 473de77e8f4SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 4745aff1c07SPeter Maydell 4750074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); 476de77e8f4SPeter Maydell qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); 477de77e8f4SPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); 47839901aeaSPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-dbgctrl", mmc->fpgaio_has_dbgctrl); 4790074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); 4805aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); 4815aff1c07SPeter Maydell } 4825aff1c07SPeter Maydell 483519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, 48442418279SPeter Maydell const char *name, hwaddr size, 48542418279SPeter Maydell const int *irqs) 486519655e6SPeter Maydell { 487519655e6SPeter Maydell SysBusDevice *s; 488519655e6SPeter Maydell NICInfo *nd = &nd_table[0]; 489519655e6SPeter Maydell 490519655e6SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 491519655e6SPeter Maydell * except that it doesn't support the checksum-offload feature. 492519655e6SPeter Maydell */ 493519655e6SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 4943e80f690SMarkus Armbruster mms->lan9118 = qdev_new(TYPE_LAN9118); 495519655e6SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 496519655e6SPeter Maydell 497519655e6SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 4983c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 499b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 500519655e6SPeter Maydell return sysbus_mmio_get_region(s, 0); 501519655e6SPeter Maydell } 502519655e6SPeter Maydell 503a9597753SPeter Maydell static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, 504a9597753SPeter Maydell const char *name, hwaddr size, 505a9597753SPeter Maydell const int *irqs) 506a9597753SPeter Maydell { 507a9597753SPeter Maydell /* 508a9597753SPeter Maydell * The AN524 makes the ethernet and USB share a PPC port. 509a9597753SPeter Maydell * irqs[] is the ethernet IRQ. 510a9597753SPeter Maydell */ 511a9597753SPeter Maydell SysBusDevice *s; 512a9597753SPeter Maydell NICInfo *nd = &nd_table[0]; 513a9597753SPeter Maydell 514a9597753SPeter Maydell memory_region_init(&mms->eth_usb_container, OBJECT(mms), 515a9597753SPeter Maydell "mps2-tz-eth-usb-container", 0x200000); 516a9597753SPeter Maydell 517a9597753SPeter Maydell /* 518a9597753SPeter Maydell * In hardware this is a LAN9220; the LAN9118 is software compatible 519a9597753SPeter Maydell * except that it doesn't support the checksum-offload feature. 520a9597753SPeter Maydell */ 521a9597753SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 522a9597753SPeter Maydell mms->lan9118 = qdev_new(TYPE_LAN9118); 523a9597753SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 524a9597753SPeter Maydell 525a9597753SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 526a9597753SPeter Maydell sysbus_realize_and_unref(s, &error_fatal); 527a9597753SPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 528a9597753SPeter Maydell 529a9597753SPeter Maydell memory_region_add_subregion(&mms->eth_usb_container, 530a9597753SPeter Maydell 0, sysbus_mmio_get_region(s, 0)); 531a9597753SPeter Maydell 532a9597753SPeter Maydell /* The USB OTG controller is an ISP1763; we don't have a model of it. */ 533a9597753SPeter Maydell object_initialize_child(OBJECT(mms), "usb-otg", 534a9597753SPeter Maydell &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); 535a9597753SPeter Maydell qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); 536a9597753SPeter Maydell qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); 537a9597753SPeter Maydell s = SYS_BUS_DEVICE(&mms->usb); 538a9597753SPeter Maydell sysbus_realize(s, &error_fatal); 539a9597753SPeter Maydell 540a9597753SPeter Maydell memory_region_add_subregion(&mms->eth_usb_container, 541a9597753SPeter Maydell 0x100000, sysbus_mmio_get_region(s, 0)); 542a9597753SPeter Maydell 543a9597753SPeter Maydell return &mms->eth_usb_container; 544a9597753SPeter Maydell } 545a9597753SPeter Maydell 546665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, 54742418279SPeter Maydell const char *name, hwaddr size, 54842418279SPeter Maydell const int *irqs) 549665670aaSPeter Maydell { 550665670aaSPeter Maydell TZMPC *mpc = opaque; 5514fec32dbSPeter Maydell int i = mpc - &mms->mpc[0]; 552665670aaSPeter Maydell MemoryRegion *upstream; 5534fec32dbSPeter Maydell const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); 5544fec32dbSPeter Maydell MemoryRegion *ram = mr_for_raminfo(mms, raminfo); 555665670aaSPeter Maydell 5564fec32dbSPeter Maydell object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); 5574fec32dbSPeter Maydell object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), 5585325cc34SMarkus Armbruster &error_fatal); 5590074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); 560665670aaSPeter Maydell /* Map the upstream end of the MPC into system memory */ 561665670aaSPeter Maydell upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); 5624fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); 563665670aaSPeter Maydell /* and connect its interrupt to the IoTKit */ 564665670aaSPeter Maydell qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, 565665670aaSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 566665670aaSPeter Maydell "mpcexp_status", i)); 567665670aaSPeter Maydell 568665670aaSPeter Maydell /* Return the register interface MR for our caller to map behind the PPC */ 569665670aaSPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); 570665670aaSPeter Maydell } 571665670aaSPeter Maydell 57228e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, 57342418279SPeter Maydell const char *name, hwaddr size, 57442418279SPeter Maydell const int *irqs) 57528e56f05SPeter Maydell { 576b22c4e8bSPeter Maydell /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ 57728e56f05SPeter Maydell PL080State *dma = opaque; 57828e56f05SPeter Maydell int i = dma - &mms->dma[0]; 57928e56f05SPeter Maydell SysBusDevice *s; 58028e56f05SPeter Maydell char *mscname = g_strdup_printf("%s-msc", name); 58128e56f05SPeter Maydell TZMSC *msc = &mms->msc[i]; 58228e56f05SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 58328e56f05SPeter Maydell MemoryRegion *msc_upstream; 58428e56f05SPeter Maydell MemoryRegion *msc_downstream; 58528e56f05SPeter Maydell 58628e56f05SPeter Maydell /* 58728e56f05SPeter Maydell * Each DMA device is a PL081 whose transaction master interface 58828e56f05SPeter Maydell * is guarded by a Master Security Controller. The downstream end of 58928e56f05SPeter Maydell * the MSC connects to the IoTKit AHB Slave Expansion port, so the 59028e56f05SPeter Maydell * DMA devices can see all devices and memory that the CPU does. 59128e56f05SPeter Maydell */ 5920074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC); 59328e56f05SPeter Maydell msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0); 5945325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "downstream", 5955325cc34SMarkus Armbruster OBJECT(msc_downstream), &error_fatal); 5965325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal); 5970074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal); 59828e56f05SPeter Maydell 59928e56f05SPeter Maydell qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0, 60028e56f05SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 60128e56f05SPeter Maydell "mscexp_status", i)); 60228e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i, 60328e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 60428e56f05SPeter Maydell "irq_clear", 0)); 60528e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i, 60628e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 60728e56f05SPeter Maydell "cfg_nonsec", 0)); 60828e56f05SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter), 60928e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + i, 61028e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 61128e56f05SPeter Maydell "cfg_sec_resp", 0)); 61228e56f05SPeter Maydell msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0); 61328e56f05SPeter Maydell 6140074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081); 6155325cc34SMarkus Armbruster object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream), 6165325cc34SMarkus Armbruster &error_fatal); 6170074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal); 61828e56f05SPeter Maydell 61928e56f05SPeter Maydell s = SYS_BUS_DEVICE(dma); 62028e56f05SPeter Maydell /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ 621b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 622b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 623b22c4e8bSPeter Maydell sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); 62428e56f05SPeter Maydell 6257081e9b6SPeter Maydell g_free(mscname); 62628e56f05SPeter Maydell return sysbus_mmio_get_region(s, 0); 62728e56f05SPeter Maydell } 62828e56f05SPeter Maydell 6290d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, 63042418279SPeter Maydell const char *name, hwaddr size, 63142418279SPeter Maydell const int *irqs) 6320d49759bSPeter Maydell { 6330d49759bSPeter Maydell /* 6340d49759bSPeter Maydell * The AN505 has five PL022 SPI controllers. 6350d49759bSPeter Maydell * One of these should have the LCD controller behind it; the others 6360d49759bSPeter Maydell * are connected only to the FPGA's "general purpose SPI connector" 6370d49759bSPeter Maydell * or "shield" expansion connectors. 6380d49759bSPeter Maydell * Note that if we do implement devices behind SPI, the chip select 6390d49759bSPeter Maydell * lines are set via the "MISC" register in the MPS2 FPGAIO device. 6400d49759bSPeter Maydell */ 6410d49759bSPeter Maydell PL022State *spi = opaque; 6420d49759bSPeter Maydell SysBusDevice *s; 6430d49759bSPeter Maydell 6440074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); 6450074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); 6460d49759bSPeter Maydell s = SYS_BUS_DEVICE(spi); 647b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 6480d49759bSPeter Maydell return sysbus_mmio_get_region(s, 0); 6490d49759bSPeter Maydell } 6500d49759bSPeter Maydell 6512e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, 65242418279SPeter Maydell const char *name, hwaddr size, 65342418279SPeter Maydell const int *irqs) 6542e34818fSPhilippe Mathieu-Daudé { 6552e34818fSPhilippe Mathieu-Daudé ArmSbconI2CState *i2c = opaque; 6562e34818fSPhilippe Mathieu-Daudé SysBusDevice *s; 6572e34818fSPhilippe Mathieu-Daudé 6582e34818fSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C); 6592e34818fSPhilippe Mathieu-Daudé s = SYS_BUS_DEVICE(i2c); 6602e34818fSPhilippe Mathieu-Daudé sysbus_realize(s, &error_fatal); 6612e34818fSPhilippe Mathieu-Daudé return sysbus_mmio_get_region(s, 0); 6622e34818fSPhilippe Mathieu-Daudé } 6632e34818fSPhilippe Mathieu-Daudé 66441745d20SPeter Maydell static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, 66541745d20SPeter Maydell const char *name, hwaddr size, 66641745d20SPeter Maydell const int *irqs) 66741745d20SPeter Maydell { 66841745d20SPeter Maydell PL031State *pl031 = opaque; 66941745d20SPeter Maydell SysBusDevice *s; 67041745d20SPeter Maydell 67141745d20SPeter Maydell object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); 67241745d20SPeter Maydell s = SYS_BUS_DEVICE(pl031); 67341745d20SPeter Maydell sysbus_realize(s, &error_fatal); 67441745d20SPeter Maydell /* 67541745d20SPeter Maydell * The board docs don't give an IRQ number for the PL031, so 67641745d20SPeter Maydell * presumably it is not connected. 67741745d20SPeter Maydell */ 67841745d20SPeter Maydell return sysbus_mmio_get_region(s, 0); 67941745d20SPeter Maydell } 68041745d20SPeter Maydell 6814fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms) 6824fec32dbSPeter Maydell { 6834fec32dbSPeter Maydell /* 6844fec32dbSPeter Maydell * Handle the RAMs which are either not behind MPCs or which are 6854fec32dbSPeter Maydell * aliases to another MPC. 6864fec32dbSPeter Maydell */ 6874fec32dbSPeter Maydell const RAMInfo *p; 6884fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 6894fec32dbSPeter Maydell 6904fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 6914fec32dbSPeter Maydell if (p->flags & IS_ALIAS) { 6924fec32dbSPeter Maydell SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); 6934fec32dbSPeter Maydell MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); 6944fec32dbSPeter Maydell make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); 6954fec32dbSPeter Maydell } else if (p->mpc == -1) { 6964fec32dbSPeter Maydell /* RAM not behind an MPC */ 6974fec32dbSPeter Maydell MemoryRegion *mr = mr_for_raminfo(mms, p); 6984fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), p->base, mr); 6994fec32dbSPeter Maydell } 7004fec32dbSPeter Maydell } 7014fec32dbSPeter Maydell } 7024fec32dbSPeter Maydell 703a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms) 704a113aef9SPeter Maydell { 705a113aef9SPeter Maydell /* Return the size of the RAM block at guest address zero */ 706a113aef9SPeter Maydell const RAMInfo *p; 707a113aef9SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 708a113aef9SPeter Maydell 709a113aef9SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 710a113aef9SPeter Maydell if (p->base == 0) { 711a113aef9SPeter Maydell return p->size; 712a113aef9SPeter Maydell } 713a113aef9SPeter Maydell } 714a113aef9SPeter Maydell g_assert_not_reached(); 715a113aef9SPeter Maydell } 716a113aef9SPeter Maydell 7175aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine) 7185aff1c07SPeter Maydell { 7195aff1c07SPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 7204a30dc1cSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 7215aff1c07SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(machine); 7225aff1c07SPeter Maydell MemoryRegion *system_memory = get_system_memory(); 7235aff1c07SPeter Maydell DeviceState *iotkitdev; 7245aff1c07SPeter Maydell DeviceState *dev_splitter; 725ef29e382SPeter Maydell const PPCInfo *ppcs; 726ef29e382SPeter Maydell int num_ppcs; 7275aff1c07SPeter Maydell int i; 7285aff1c07SPeter Maydell 7295aff1c07SPeter Maydell if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 7305aff1c07SPeter Maydell error_report("This board can only be used with CPU %s", 7315aff1c07SPeter Maydell mc->default_cpu_type); 7325aff1c07SPeter Maydell exit(1); 7335aff1c07SPeter Maydell } 7345aff1c07SPeter Maydell 73570a2cb8eSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 73670a2cb8eSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 73770a2cb8eSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 73870a2cb8eSIgor Mammedov g_free(sz); 73970a2cb8eSIgor Mammedov exit(EXIT_FAILURE); 74070a2cb8eSIgor Mammedov } 74170a2cb8eSIgor Mammedov 742dee1515bSPeter Maydell /* These clocks don't need migration because they are fixed-frequency */ 743dee1515bSPeter Maydell mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); 744a3e24690SPeter Maydell clock_set_hz(mms->sysclk, mmc->sysclk_frq); 745dee1515bSPeter Maydell mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); 746dee1515bSPeter Maydell clock_set_hz(mms->s32kclk, S32KCLK_FRQ); 747dee1515bSPeter Maydell 7480074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, 7490074fce6SMarkus Armbruster mmc->armsse_type); 7505aff1c07SPeter Maydell iotkitdev = DEVICE(&mms->iotkit); 7515325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->iotkit), "memory", 7525325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 75311e1d412SPeter Maydell qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); 7549fe1ea11SPeter Maydell qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); 755dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); 756dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); 7570074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); 7585aff1c07SPeter Maydell 7594a30dc1cSPeter Maydell /* 760ba94ffd7SPeter Maydell * If this board has more than one CPU, then we need to create splitters 761ba94ffd7SPeter Maydell * to feed the IRQ inputs for each CPU in the SSE from each device in the 762ba94ffd7SPeter Maydell * board. If there is only one CPU, we can just wire the device IRQ 763ba94ffd7SPeter Maydell * directly to the SSE's IRQ input. 7644a30dc1cSPeter Maydell */ 76511e1d412SPeter Maydell assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); 766ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 76711e1d412SPeter Maydell for (i = 0; i < mmc->numirq; i++) { 7684a30dc1cSPeter Maydell char *name = g_strdup_printf("mps2-irq-splitter%d", i); 7694a30dc1cSPeter Maydell SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; 7704a30dc1cSPeter Maydell 7719fc7fc4dSMarkus Armbruster object_initialize_child_with_props(OBJECT(machine), name, 7724a30dc1cSPeter Maydell splitter, sizeof(*splitter), 7739fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ, &error_fatal, 7749fc7fc4dSMarkus Armbruster NULL); 7754a30dc1cSPeter Maydell g_free(name); 7764a30dc1cSPeter Maydell 7775325cc34SMarkus Armbruster object_property_set_int(OBJECT(splitter), "num-lines", 2, 7784a30dc1cSPeter Maydell &error_fatal); 779ce189ab2SMarkus Armbruster qdev_realize(DEVICE(splitter), NULL, &error_fatal); 7804a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 0, 7814a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 7824a30dc1cSPeter Maydell "EXP_IRQ", i)); 7834a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 1, 7844a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 7854a30dc1cSPeter Maydell "EXP_CPU1_IRQ", i)); 7864a30dc1cSPeter Maydell } 7874a30dc1cSPeter Maydell } 7884a30dc1cSPeter Maydell 7895aff1c07SPeter Maydell /* The sec_resp_cfg output from the IoTKit must be split into multiple 79028e56f05SPeter Maydell * lines, one for each of the PPCs we create here, plus one per MSC. 7915aff1c07SPeter Maydell */ 7927840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(machine), "sec-resp-splitter", 7939fc7fc4dSMarkus Armbruster &mms->sec_resp_splitter, TYPE_SPLIT_IRQ); 7945325cc34SMarkus Armbruster object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines", 79528e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc), 7965325cc34SMarkus Armbruster &error_fatal); 797ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal); 7985aff1c07SPeter Maydell dev_splitter = DEVICE(&mms->sec_resp_splitter); 7995aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, 8005aff1c07SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 8015aff1c07SPeter Maydell 8024fec32dbSPeter Maydell /* 8034fec32dbSPeter Maydell * The IoTKit sets up much of the memory layout, including 8045aff1c07SPeter Maydell * the aliases between secure and non-secure regions in the 8054fec32dbSPeter Maydell * address space, and also most of the devices in the system. 8064fec32dbSPeter Maydell * The FPGA itself contains various RAMs and some additional devices. 8074fec32dbSPeter Maydell * The FPGA images have an odd combination of different RAMs, 8085aff1c07SPeter Maydell * because in hardware they are different implementations and 8095aff1c07SPeter Maydell * connected to different buses, giving varying performance/size 8105aff1c07SPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 8114fec32dbSPeter Maydell * call the largest lump our "system memory". 8125aff1c07SPeter Maydell */ 8135aff1c07SPeter Maydell 8148cf68ed9SPeter Maydell /* 8158cf68ed9SPeter Maydell * The overflow IRQs for all UARTs are ORed together. 8165aff1c07SPeter Maydell * Tx, Rx and "combined" IRQs are sent to the NVIC separately. 8178cf68ed9SPeter Maydell * Create the OR gate for this: it has one input for the TX overflow 8188cf68ed9SPeter Maydell * and one for the RX overflow for each UART we might have. 8198cf68ed9SPeter Maydell * (If the board has fewer than the maximum possible number of UARTs 8208cf68ed9SPeter Maydell * those inputs are never wired up and are treated as always-zero.) 8215aff1c07SPeter Maydell */ 8227840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "uart-irq-orgate", 8239fc7fc4dSMarkus Armbruster &mms->uart_irq_orgate, TYPE_OR_IRQ); 8248cf68ed9SPeter Maydell object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 8258cf68ed9SPeter Maydell 2 * ARRAY_SIZE(mms->uart), 8265aff1c07SPeter Maydell &error_fatal); 827ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); 8285aff1c07SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, 8298b4b5c23SPeter Maydell get_sse_irq_in(mms, mmc->uart_overflow_irq)); 8305aff1c07SPeter Maydell 8315aff1c07SPeter Maydell /* Most of the devices in the FPGA are behind Peripheral Protection 8325aff1c07SPeter Maydell * Controllers. The required order for initializing things is: 8335aff1c07SPeter Maydell * + initialize the PPC 8345aff1c07SPeter Maydell * + initialize, configure and realize downstream devices 8355aff1c07SPeter Maydell * + connect downstream device MemoryRegions to the PPC 8365aff1c07SPeter Maydell * + realize the PPC 8375aff1c07SPeter Maydell * + map the PPC's MemoryRegions to the places in the address map 8385aff1c07SPeter Maydell * where the downstream devices should appear 8395aff1c07SPeter Maydell * + wire up the PPC's control lines to the IoTKit object 8405aff1c07SPeter Maydell */ 8415aff1c07SPeter Maydell 842ef29e382SPeter Maydell const PPCInfo an505_ppcs[] = { { 8435aff1c07SPeter Maydell .name = "apb_ppcexp0", 8445aff1c07SPeter Maydell .ports = { 8454fec32dbSPeter Maydell { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 8464fec32dbSPeter Maydell { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 8474fec32dbSPeter Maydell { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 8485aff1c07SPeter Maydell }, 8495aff1c07SPeter Maydell }, { 8505aff1c07SPeter Maydell .name = "apb_ppcexp1", 8515aff1c07SPeter Maydell .ports = { 852b22c4e8bSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, 853b22c4e8bSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, 854b22c4e8bSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, 855b22c4e8bSPeter Maydell { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, 856b22c4e8bSPeter Maydell { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, 857b22c4e8bSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, 858b22c4e8bSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, 859b22c4e8bSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, 860b22c4e8bSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, 861b22c4e8bSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, 8622e34818fSPhilippe Mathieu-Daudé { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, 8632e34818fSPhilippe Mathieu-Daudé { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, 8642e34818fSPhilippe Mathieu-Daudé { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, 8652e34818fSPhilippe Mathieu-Daudé { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 }, 8665aff1c07SPeter Maydell }, 8675aff1c07SPeter Maydell }, { 8685aff1c07SPeter Maydell .name = "apb_ppcexp2", 8695aff1c07SPeter Maydell .ports = { 8705aff1c07SPeter Maydell { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, 8715aff1c07SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 8725aff1c07SPeter Maydell 0x40301000, 0x1000 }, 8735aff1c07SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, 8745aff1c07SPeter Maydell }, 8755aff1c07SPeter Maydell }, { 8765aff1c07SPeter Maydell .name = "ahb_ppcexp0", 8775aff1c07SPeter Maydell .ports = { 8785aff1c07SPeter Maydell { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, 8795aff1c07SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, 8805aff1c07SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, 8815aff1c07SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, 8825aff1c07SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, 883b22c4e8bSPeter Maydell { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, 8845aff1c07SPeter Maydell }, 8855aff1c07SPeter Maydell }, { 8865aff1c07SPeter Maydell .name = "ahb_ppcexp1", 8875aff1c07SPeter Maydell .ports = { 888b22c4e8bSPeter Maydell { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, 889b22c4e8bSPeter Maydell { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, 890b22c4e8bSPeter Maydell { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, 891b22c4e8bSPeter Maydell { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, 8925aff1c07SPeter Maydell }, 8935aff1c07SPeter Maydell }, 8945aff1c07SPeter Maydell }; 8955aff1c07SPeter Maydell 89625ff112aSPeter Maydell const PPCInfo an524_ppcs[] = { { 89725ff112aSPeter Maydell .name = "apb_ppcexp0", 89825ff112aSPeter Maydell .ports = { 89925ff112aSPeter Maydell { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 90025ff112aSPeter Maydell { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 90125ff112aSPeter Maydell { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 90225ff112aSPeter Maydell }, 90325ff112aSPeter Maydell }, { 90425ff112aSPeter Maydell .name = "apb_ppcexp1", 90525ff112aSPeter Maydell .ports = { 90625ff112aSPeter Maydell { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, 90725ff112aSPeter Maydell { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, 90825ff112aSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, 90925ff112aSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, 91025ff112aSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, 91125ff112aSPeter Maydell { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, 91225ff112aSPeter Maydell { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, 91325ff112aSPeter Maydell { /* port 7 reserved */ }, 91425ff112aSPeter Maydell { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, 91525ff112aSPeter Maydell }, 91625ff112aSPeter Maydell }, { 91725ff112aSPeter Maydell .name = "apb_ppcexp2", 91825ff112aSPeter Maydell .ports = { 91925ff112aSPeter Maydell { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, 92025ff112aSPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 92125ff112aSPeter Maydell 0x41301000, 0x1000 }, 92225ff112aSPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, 92325ff112aSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, 92425ff112aSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, 92525ff112aSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, 92625ff112aSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, 92725ff112aSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, 92825ff112aSPeter Maydell { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, 92925ff112aSPeter Maydell 93025ff112aSPeter Maydell { /* port 9 reserved */ }, 93125ff112aSPeter Maydell { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, 93241745d20SPeter Maydell { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, 93325ff112aSPeter Maydell }, 93425ff112aSPeter Maydell }, { 93525ff112aSPeter Maydell .name = "ahb_ppcexp0", 93625ff112aSPeter Maydell .ports = { 93725ff112aSPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, 93825ff112aSPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, 93925ff112aSPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, 94025ff112aSPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, 941a9597753SPeter Maydell { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, 94225ff112aSPeter Maydell }, 94325ff112aSPeter Maydell }, 94425ff112aSPeter Maydell }; 94525ff112aSPeter Maydell 946eb09d533SPeter Maydell const PPCInfo an547_ppcs[] = { { 947eb09d533SPeter Maydell .name = "apb_ppcexp0", 948eb09d533SPeter Maydell .ports = { 949eb09d533SPeter Maydell { "ssram-mpc", make_mpc, &mms->mpc[0], 0x57000000, 0x1000 }, 950eb09d533SPeter Maydell { "qspi-mpc", make_mpc, &mms->mpc[1], 0x57001000, 0x1000 }, 951eb09d533SPeter Maydell { "ddr-mpc", make_mpc, &mms->mpc[2], 0x57002000, 0x1000 }, 952eb09d533SPeter Maydell }, 953eb09d533SPeter Maydell }, { 954eb09d533SPeter Maydell .name = "apb_ppcexp1", 955eb09d533SPeter Maydell .ports = { 956eb09d533SPeter Maydell { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000 }, 957eb09d533SPeter Maydell { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000 }, 958eb09d533SPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x49202000, 0x1000, { 53 } }, 959eb09d533SPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x49203000, 0x1000, { 54 } }, 960eb09d533SPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x49204000, 0x1000, { 55 } }, 961eb09d533SPeter Maydell { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000 }, 962eb09d533SPeter Maydell { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000 }, 963eb09d533SPeter Maydell { /* port 7 reserved */ }, 964eb09d533SPeter Maydell { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000 }, 965eb09d533SPeter Maydell }, 966eb09d533SPeter Maydell }, { 967eb09d533SPeter Maydell .name = "apb_ppcexp2", 968eb09d533SPeter Maydell .ports = { 969eb09d533SPeter Maydell { "scc", make_scc, &mms->scc, 0x49300000, 0x1000 }, 970eb09d533SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 0x49301000, 0x1000 }, 971eb09d533SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x49302000, 0x1000 }, 972eb09d533SPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x49303000, 0x1000, { 33, 34, 43 } }, 973eb09d533SPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x49304000, 0x1000, { 35, 36, 44 } }, 974eb09d533SPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x49305000, 0x1000, { 37, 38, 45 } }, 975eb09d533SPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x49306000, 0x1000, { 39, 40, 46 } }, 976eb09d533SPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x49307000, 0x1000, { 41, 42, 47 } }, 977eb09d533SPeter Maydell { "uart5", make_uart, &mms->uart[5], 0x49308000, 0x1000, { 125, 126, 127 } }, 978eb09d533SPeter Maydell 979eb09d533SPeter Maydell { /* port 9 reserved */ }, 980eb09d533SPeter Maydell { "clcd", make_unimp_dev, &mms->cldc, 0x4930a000, 0x1000 }, 981eb09d533SPeter Maydell { "rtc", make_rtc, &mms->rtc, 0x4930b000, 0x1000 }, 982eb09d533SPeter Maydell }, 983eb09d533SPeter Maydell }, { 984eb09d533SPeter Maydell .name = "ahb_ppcexp0", 985eb09d533SPeter Maydell .ports = { 986eb09d533SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, 987eb09d533SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, 988eb09d533SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, 989eb09d533SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, 990eb09d533SPeter Maydell { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 49 } }, 991eb09d533SPeter Maydell }, 992eb09d533SPeter Maydell }, 993eb09d533SPeter Maydell }; 994eb09d533SPeter Maydell 995ef29e382SPeter Maydell switch (mmc->fpga_type) { 996ef29e382SPeter Maydell case FPGA_AN505: 997ef29e382SPeter Maydell case FPGA_AN521: 998ef29e382SPeter Maydell ppcs = an505_ppcs; 999ef29e382SPeter Maydell num_ppcs = ARRAY_SIZE(an505_ppcs); 1000ef29e382SPeter Maydell break; 100125ff112aSPeter Maydell case FPGA_AN524: 100225ff112aSPeter Maydell ppcs = an524_ppcs; 100325ff112aSPeter Maydell num_ppcs = ARRAY_SIZE(an524_ppcs); 100425ff112aSPeter Maydell break; 1005eb09d533SPeter Maydell case FPGA_AN547: 1006eb09d533SPeter Maydell ppcs = an547_ppcs; 1007eb09d533SPeter Maydell num_ppcs = ARRAY_SIZE(an547_ppcs); 1008eb09d533SPeter Maydell break; 1009ef29e382SPeter Maydell default: 1010ef29e382SPeter Maydell g_assert_not_reached(); 1011ef29e382SPeter Maydell } 1012ef29e382SPeter Maydell 1013ef29e382SPeter Maydell for (i = 0; i < num_ppcs; i++) { 10145aff1c07SPeter Maydell const PPCInfo *ppcinfo = &ppcs[i]; 10155aff1c07SPeter Maydell TZPPC *ppc = &mms->ppc[i]; 10165aff1c07SPeter Maydell DeviceState *ppcdev; 10175aff1c07SPeter Maydell int port; 10185aff1c07SPeter Maydell char *gpioname; 10195aff1c07SPeter Maydell 10200074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), ppcinfo->name, ppc, 10210074fce6SMarkus Armbruster TYPE_TZ_PPC); 10225aff1c07SPeter Maydell ppcdev = DEVICE(ppc); 10235aff1c07SPeter Maydell 10245aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 10255aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 10265aff1c07SPeter Maydell MemoryRegion *mr; 10275aff1c07SPeter Maydell char *portname; 10285aff1c07SPeter Maydell 10295aff1c07SPeter Maydell if (!pinfo->devfn) { 10305aff1c07SPeter Maydell continue; 10315aff1c07SPeter Maydell } 10325aff1c07SPeter Maydell 103342418279SPeter Maydell mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, 103442418279SPeter Maydell pinfo->irqs); 10355aff1c07SPeter Maydell portname = g_strdup_printf("port[%d]", port); 10365325cc34SMarkus Armbruster object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 10375325cc34SMarkus Armbruster &error_fatal); 10385aff1c07SPeter Maydell g_free(portname); 10395aff1c07SPeter Maydell } 10405aff1c07SPeter Maydell 10410074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal); 10425aff1c07SPeter Maydell 10435aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 10445aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 10455aff1c07SPeter Maydell 10465aff1c07SPeter Maydell if (!pinfo->devfn) { 10475aff1c07SPeter Maydell continue; 10485aff1c07SPeter Maydell } 10495aff1c07SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); 10505aff1c07SPeter Maydell 10515aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); 10525aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 10535aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 10545aff1c07SPeter Maydell "cfg_nonsec", 10555aff1c07SPeter Maydell port)); 10565aff1c07SPeter Maydell g_free(gpioname); 10575aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_ap", ppcinfo->name); 10585aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 10595aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 10605aff1c07SPeter Maydell "cfg_ap", port)); 10615aff1c07SPeter Maydell g_free(gpioname); 10625aff1c07SPeter Maydell } 10635aff1c07SPeter Maydell 10645aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); 10655aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 10665aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 10675aff1c07SPeter Maydell "irq_enable", 0)); 10685aff1c07SPeter Maydell g_free(gpioname); 10695aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); 10705aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 10715aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 10725aff1c07SPeter Maydell "irq_clear", 0)); 10735aff1c07SPeter Maydell g_free(gpioname); 10745aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); 10755aff1c07SPeter Maydell qdev_connect_gpio_out_named(ppcdev, "irq", 0, 10765aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 10775aff1c07SPeter Maydell gpioname, 0)); 10785aff1c07SPeter Maydell g_free(gpioname); 10795aff1c07SPeter Maydell 10805aff1c07SPeter Maydell qdev_connect_gpio_out(dev_splitter, i, 10815aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 10825aff1c07SPeter Maydell "cfg_sec_resp", 0)); 10835aff1c07SPeter Maydell } 10845aff1c07SPeter Maydell 10855aff1c07SPeter Maydell create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); 10865aff1c07SPeter Maydell 1087eb09d533SPeter Maydell if (mmc->fpga_type == FPGA_AN547) { 1088eb09d533SPeter Maydell create_unimplemented_device("U55 timing adapter 0", 0x48102000, 0x1000); 1089eb09d533SPeter Maydell create_unimplemented_device("U55 timing adapter 1", 0x48103000, 0x1000); 1090eb09d533SPeter Maydell } 1091eb09d533SPeter Maydell 10924fec32dbSPeter Maydell create_non_mpc_ram(mms); 10934fec32dbSPeter Maydell 1094a113aef9SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 1095a113aef9SPeter Maydell boot_ram_size(mms)); 10965aff1c07SPeter Maydell } 10975aff1c07SPeter Maydell 109828e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, 109928e56f05SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 110028e56f05SPeter Maydell { 110128e56f05SPeter Maydell /* 110228e56f05SPeter Maydell * The MPS2 TZ FPGA images have IDAUs in them which are connected to 110328e56f05SPeter Maydell * the Master Security Controllers. Thes have the same logic as 110428e56f05SPeter Maydell * is used by the IoTKit for the IDAU connected to the CPU, except 110528e56f05SPeter Maydell * that MSCs don't care about the NSC attribute. 110628e56f05SPeter Maydell */ 110728e56f05SPeter Maydell int region = extract32(address, 28, 4); 110828e56f05SPeter Maydell 110928e56f05SPeter Maydell *ns = !(region & 1); 111028e56f05SPeter Maydell *nsc = false; 111128e56f05SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 111228e56f05SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 111328e56f05SPeter Maydell *iregion = region; 111428e56f05SPeter Maydell } 111528e56f05SPeter Maydell 11165aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data) 11175aff1c07SPeter Maydell { 11185aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 111928e56f05SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); 11205aff1c07SPeter Maydell 11215aff1c07SPeter Maydell mc->init = mps2tz_common_init; 112228e56f05SPeter Maydell iic->check = mps2_tz_idau_check; 112318a8c3b3SPeter Maydell } 112418a8c3b3SPeter Maydell 112518a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) 112618a8c3b3SPeter Maydell { 112718a8c3b3SPeter Maydell /* 112818a8c3b3SPeter Maydell * Set mc->default_ram_size and default_ram_id from the 112918a8c3b3SPeter Maydell * information in mmc->raminfo. 113018a8c3b3SPeter Maydell */ 113118a8c3b3SPeter Maydell MachineClass *mc = MACHINE_CLASS(mmc); 113218a8c3b3SPeter Maydell const RAMInfo *p; 113318a8c3b3SPeter Maydell 113418a8c3b3SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 113518a8c3b3SPeter Maydell if (p->mrindex < 0) { 113618a8c3b3SPeter Maydell /* Found the entry for "system memory" */ 113718a8c3b3SPeter Maydell mc->default_ram_size = p->size; 113818a8c3b3SPeter Maydell mc->default_ram_id = p->name; 113918a8c3b3SPeter Maydell return; 114018a8c3b3SPeter Maydell } 114118a8c3b3SPeter Maydell } 114218a8c3b3SPeter Maydell g_assert_not_reached(); 11435aff1c07SPeter Maydell } 11445aff1c07SPeter Maydell 11455aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data) 11465aff1c07SPeter Maydell { 11475aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 11485aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 11495aff1c07SPeter Maydell 11505aff1c07SPeter Maydell mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; 115123f92423SPeter Maydell mc->default_cpus = 1; 115223f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 115323f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 11545aff1c07SPeter Maydell mmc->fpga_type = FPGA_AN505; 11555aff1c07SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 1156cb159db9SPeter Maydell mmc->scc_id = 0x41045050; 1157a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1158ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 1159f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; 1160f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1161de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1162de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 116339901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 116411e1d412SPeter Maydell mmc->numirq = 92; 11658b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 11669fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 11674fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; 116823f92423SPeter Maydell mmc->armsse_type = TYPE_IOTKIT; 116918a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 117023f92423SPeter Maydell } 117123f92423SPeter Maydell 117223f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data) 117323f92423SPeter Maydell { 117423f92423SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 117523f92423SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 117623f92423SPeter Maydell 117723f92423SPeter Maydell mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33"; 117823f92423SPeter Maydell mc->default_cpus = 2; 117923f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 118023f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 118123f92423SPeter Maydell mmc->fpga_type = FPGA_AN521; 118223f92423SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 118323f92423SPeter Maydell mmc->scc_id = 0x41045210; 1184a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1185ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 1186f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ 1187f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1188de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1189de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 119039901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 119111e1d412SPeter Maydell mmc->numirq = 92; 11928b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 11939fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 11944fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ 119523f92423SPeter Maydell mmc->armsse_type = TYPE_SSE200; 119618a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 11975aff1c07SPeter Maydell } 11985aff1c07SPeter Maydell 119925ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data) 120025ff112aSPeter Maydell { 120125ff112aSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 120225ff112aSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 120325ff112aSPeter Maydell 120425ff112aSPeter Maydell mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; 120525ff112aSPeter Maydell mc->default_cpus = 2; 120625ff112aSPeter Maydell mc->min_cpus = mc->default_cpus; 120725ff112aSPeter Maydell mc->max_cpus = mc->default_cpus; 120825ff112aSPeter Maydell mmc->fpga_type = FPGA_AN524; 120925ff112aSPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 121025ff112aSPeter Maydell mmc->scc_id = 0x41045240; 121125ff112aSPeter Maydell mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ 1212ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 121325ff112aSPeter Maydell mmc->oscclk = an524_oscclk; 121425ff112aSPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); 121525ff112aSPeter Maydell mmc->fpgaio_num_leds = 10; 121625ff112aSPeter Maydell mmc->fpgaio_has_switches = true; 121739901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 121825ff112aSPeter Maydell mmc->numirq = 95; 12198b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 12209fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 122125ff112aSPeter Maydell mmc->raminfo = an524_raminfo; 122225ff112aSPeter Maydell mmc->armsse_type = TYPE_SSE200; 122325ff112aSPeter Maydell mps2tz_set_default_ram_info(mmc); 122425ff112aSPeter Maydell } 122525ff112aSPeter Maydell 1226eb09d533SPeter Maydell static void mps3tz_an547_class_init(ObjectClass *oc, void *data) 1227eb09d533SPeter Maydell { 1228eb09d533SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 1229eb09d533SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 1230eb09d533SPeter Maydell 1231eb09d533SPeter Maydell mc->desc = "ARM MPS3 with AN547 FPGA image for Cortex-M55"; 1232eb09d533SPeter Maydell mc->default_cpus = 1; 1233eb09d533SPeter Maydell mc->min_cpus = mc->default_cpus; 1234eb09d533SPeter Maydell mc->max_cpus = mc->default_cpus; 1235eb09d533SPeter Maydell mmc->fpga_type = FPGA_AN547; 1236eb09d533SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m55"); 1237eb09d533SPeter Maydell mmc->scc_id = 0x41055470; 1238eb09d533SPeter Maydell mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ 1239eb09d533SPeter Maydell mmc->apb_periph_frq = 25 * 1000 * 1000; /* 25MHz */ 1240eb09d533SPeter Maydell mmc->oscclk = an524_oscclk; /* same as AN524 */ 1241eb09d533SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); 1242eb09d533SPeter Maydell mmc->fpgaio_num_leds = 10; 1243eb09d533SPeter Maydell mmc->fpgaio_has_switches = true; 1244eb09d533SPeter Maydell mmc->fpgaio_has_dbgctrl = true; 1245eb09d533SPeter Maydell mmc->numirq = 96; 1246eb09d533SPeter Maydell mmc->uart_overflow_irq = 48; 1247eb09d533SPeter Maydell mmc->init_svtor = 0x00000000; 1248eb09d533SPeter Maydell mmc->raminfo = an547_raminfo; 1249eb09d533SPeter Maydell mmc->armsse_type = TYPE_SSE300; 1250eb09d533SPeter Maydell mps2tz_set_default_ram_info(mmc); 1251eb09d533SPeter Maydell } 1252eb09d533SPeter Maydell 12535aff1c07SPeter Maydell static const TypeInfo mps2tz_info = { 12545aff1c07SPeter Maydell .name = TYPE_MPS2TZ_MACHINE, 12555aff1c07SPeter Maydell .parent = TYPE_MACHINE, 12565aff1c07SPeter Maydell .abstract = true, 12575aff1c07SPeter Maydell .instance_size = sizeof(MPS2TZMachineState), 12585aff1c07SPeter Maydell .class_size = sizeof(MPS2TZMachineClass), 12595aff1c07SPeter Maydell .class_init = mps2tz_class_init, 126028e56f05SPeter Maydell .interfaces = (InterfaceInfo[]) { 126128e56f05SPeter Maydell { TYPE_IDAU_INTERFACE }, 126228e56f05SPeter Maydell { } 126328e56f05SPeter Maydell }, 12645aff1c07SPeter Maydell }; 12655aff1c07SPeter Maydell 12665aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = { 12675aff1c07SPeter Maydell .name = TYPE_MPS2TZ_AN505_MACHINE, 12685aff1c07SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 12695aff1c07SPeter Maydell .class_init = mps2tz_an505_class_init, 12705aff1c07SPeter Maydell }; 12715aff1c07SPeter Maydell 127223f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = { 127323f92423SPeter Maydell .name = TYPE_MPS2TZ_AN521_MACHINE, 127423f92423SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 127523f92423SPeter Maydell .class_init = mps2tz_an521_class_init, 127623f92423SPeter Maydell }; 127723f92423SPeter Maydell 127825ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = { 127925ff112aSPeter Maydell .name = TYPE_MPS3TZ_AN524_MACHINE, 128025ff112aSPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 128125ff112aSPeter Maydell .class_init = mps3tz_an524_class_init, 128225ff112aSPeter Maydell }; 128325ff112aSPeter Maydell 1284eb09d533SPeter Maydell static const TypeInfo mps3tz_an547_info = { 1285eb09d533SPeter Maydell .name = TYPE_MPS3TZ_AN547_MACHINE, 1286eb09d533SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 1287eb09d533SPeter Maydell .class_init = mps3tz_an547_class_init, 1288eb09d533SPeter Maydell }; 1289eb09d533SPeter Maydell 12905aff1c07SPeter Maydell static void mps2tz_machine_init(void) 12915aff1c07SPeter Maydell { 12925aff1c07SPeter Maydell type_register_static(&mps2tz_info); 12935aff1c07SPeter Maydell type_register_static(&mps2tz_an505_info); 129423f92423SPeter Maydell type_register_static(&mps2tz_an521_info); 129525ff112aSPeter Maydell type_register_static(&mps3tz_an524_info); 1296eb09d533SPeter Maydell type_register_static(&mps3tz_an547_info); 12975aff1c07SPeter Maydell } 12985aff1c07SPeter Maydell 12995aff1c07SPeter Maydell type_init(mps2tz_machine_init); 1300