xref: /qemu/hw/arm/mps2-tz.c (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
15aff1c07SPeter Maydell /*
25aff1c07SPeter Maydell  * ARM V2M MPS2 board emulation, trustzone aware FPGA images
35aff1c07SPeter Maydell  *
45aff1c07SPeter Maydell  * Copyright (c) 2017 Linaro Limited
55aff1c07SPeter Maydell  * Written by Peter Maydell
65aff1c07SPeter Maydell  *
75aff1c07SPeter Maydell  *  This program is free software; you can redistribute it and/or modify
85aff1c07SPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
95aff1c07SPeter Maydell  *  (at your option) any later version.
105aff1c07SPeter Maydell  */
115aff1c07SPeter Maydell 
125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
135aff1c07SPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
145aff1c07SPeter Maydell  * and most of the devices are in the FPGA, the details of the board
155aff1c07SPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
165aff1c07SPeter Maydell  * This source file covers the following FPGA images, for TrustZone cores:
175aff1c07SPeter Maydell  *  "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505
1823f92423SPeter Maydell  *  "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521
195aff1c07SPeter Maydell  *
205aff1c07SPeter Maydell  * Links to the TRM for the board itself and to the various Application
215aff1c07SPeter Maydell  * Notes which document the FPGA images can be found here:
225aff1c07SPeter Maydell  * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2
235aff1c07SPeter Maydell  *
245aff1c07SPeter Maydell  * Board TRM:
255aff1c07SPeter Maydell  * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf
265aff1c07SPeter Maydell  * Application Note AN505:
275aff1c07SPeter Maydell  * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html
2823f92423SPeter Maydell  * Application Note AN521:
2923f92423SPeter Maydell  * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html
305aff1c07SPeter Maydell  *
315aff1c07SPeter Maydell  * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide
325aff1c07SPeter Maydell  * (ARM ECM0601256) for the details of some of the device layout:
335aff1c07SPeter Maydell  *   http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html
3423f92423SPeter Maydell  * Similarly, the AN521 uses the SSE-200, and the SSE-200 TRM defines
3523f92423SPeter Maydell  * most of the device layout:
3623f92423SPeter Maydell  *  http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf
3723f92423SPeter Maydell  *
385aff1c07SPeter Maydell  */
395aff1c07SPeter Maydell 
405aff1c07SPeter Maydell #include "qemu/osdep.h"
41eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
4270a2cb8eSIgor Mammedov #include "qemu/cutils.h"
435aff1c07SPeter Maydell #include "qapi/error.h"
445aff1c07SPeter Maydell #include "qemu/error-report.h"
4512ec8bd5SPeter Maydell #include "hw/arm/boot.h"
465aff1c07SPeter Maydell #include "hw/arm/armv7m.h"
475aff1c07SPeter Maydell #include "hw/or-irq.h"
485aff1c07SPeter Maydell #include "hw/boards.h"
495aff1c07SPeter Maydell #include "exec/address-spaces.h"
505aff1c07SPeter Maydell #include "sysemu/sysemu.h"
515aff1c07SPeter Maydell #include "hw/misc/unimp.h"
525aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
535aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
545aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h"
555aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h"
56665670aaSPeter Maydell #include "hw/misc/tz-mpc.h"
5728e56f05SPeter Maydell #include "hw/misc/tz-msc.h"
586eee5d24SPeter Maydell #include "hw/arm/armsse.h"
5928e56f05SPeter Maydell #include "hw/dma/pl080.h"
600d49759bSPeter Maydell #include "hw/ssi/pl022.h"
612e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
6294630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
635aff1c07SPeter Maydell #include "net/net.h"
645aff1c07SPeter Maydell #include "hw/core/split-irq.h"
65*db1015e9SEduardo Habkost #include "qom/object.h"
665aff1c07SPeter Maydell 
674a30dc1cSPeter Maydell #define MPS2TZ_NUMIRQ 92
684a30dc1cSPeter Maydell 
695aff1c07SPeter Maydell typedef enum MPS2TZFPGAType {
705aff1c07SPeter Maydell     FPGA_AN505,
714a30dc1cSPeter Maydell     FPGA_AN521,
725aff1c07SPeter Maydell } MPS2TZFPGAType;
735aff1c07SPeter Maydell 
74*db1015e9SEduardo Habkost struct MPS2TZMachineClass {
755aff1c07SPeter Maydell     MachineClass parent;
765aff1c07SPeter Maydell     MPS2TZFPGAType fpga_type;
775aff1c07SPeter Maydell     uint32_t scc_id;
7823f92423SPeter Maydell     const char *armsse_type;
79*db1015e9SEduardo Habkost };
80*db1015e9SEduardo Habkost typedef struct MPS2TZMachineClass MPS2TZMachineClass;
815aff1c07SPeter Maydell 
82*db1015e9SEduardo Habkost struct MPS2TZMachineState {
835aff1c07SPeter Maydell     MachineState parent;
845aff1c07SPeter Maydell 
8593dbd103SPeter Maydell     ARMSSE iotkit;
86665670aaSPeter Maydell     MemoryRegion ssram[3];
875aff1c07SPeter Maydell     MemoryRegion ssram1_m;
885aff1c07SPeter Maydell     MPS2SCC scc;
895aff1c07SPeter Maydell     MPS2FPGAIO fpgaio;
905aff1c07SPeter Maydell     TZPPC ppc[5];
91665670aaSPeter Maydell     TZMPC ssram_mpc[3];
920d49759bSPeter Maydell     PL022State spi[5];
932e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState i2c[4];
945aff1c07SPeter Maydell     UnimplementedDeviceState i2s_audio;
95519655e6SPeter Maydell     UnimplementedDeviceState gpio[4];
965aff1c07SPeter Maydell     UnimplementedDeviceState gfx;
9728e56f05SPeter Maydell     PL080State dma[4];
9828e56f05SPeter Maydell     TZMSC msc[4];
995aff1c07SPeter Maydell     CMSDKAPBUART uart[5];
1005aff1c07SPeter Maydell     SplitIRQ sec_resp_splitter;
1015aff1c07SPeter Maydell     qemu_or_irq uart_irq_orgate;
102519655e6SPeter Maydell     DeviceState *lan9118;
1034a30dc1cSPeter Maydell     SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ];
104*db1015e9SEduardo Habkost };
105*db1015e9SEduardo Habkost typedef struct MPS2TZMachineState MPS2TZMachineState;
1065aff1c07SPeter Maydell 
1075aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz"
1085aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505")
10923f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521")
1105aff1c07SPeter Maydell 
1115aff1c07SPeter Maydell #define MPS2TZ_MACHINE(obj) \
1125aff1c07SPeter Maydell     OBJECT_CHECK(MPS2TZMachineState, obj, TYPE_MPS2TZ_MACHINE)
1135aff1c07SPeter Maydell #define MPS2TZ_MACHINE_GET_CLASS(obj) \
1145aff1c07SPeter Maydell     OBJECT_GET_CLASS(MPS2TZMachineClass, obj, TYPE_MPS2TZ_MACHINE)
1155aff1c07SPeter Maydell #define MPS2TZ_MACHINE_CLASS(klass) \
1165aff1c07SPeter Maydell     OBJECT_CLASS_CHECK(MPS2TZMachineClass, klass, TYPE_MPS2TZ_MACHINE)
1175aff1c07SPeter Maydell 
1185aff1c07SPeter Maydell /* Main SYSCLK frequency in Hz */
1195aff1c07SPeter Maydell #define SYSCLK_FRQ 20000000
1205aff1c07SPeter Maydell 
1215aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
1225aff1c07SPeter Maydell  * located at @base in the memory map.
1235aff1c07SPeter Maydell  */
1245aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
1255aff1c07SPeter Maydell                            MemoryRegion *orig, hwaddr base)
1265aff1c07SPeter Maydell {
1275aff1c07SPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
1285aff1c07SPeter Maydell                              memory_region_size(orig));
1295aff1c07SPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
1305aff1c07SPeter Maydell }
1315aff1c07SPeter Maydell 
1324a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno)
1334a30dc1cSPeter Maydell {
1344a30dc1cSPeter Maydell     /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */
1354a30dc1cSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
1364a30dc1cSPeter Maydell 
1374a30dc1cSPeter Maydell     assert(irqno < MPS2TZ_NUMIRQ);
1384a30dc1cSPeter Maydell 
1394a30dc1cSPeter Maydell     switch (mmc->fpga_type) {
1404a30dc1cSPeter Maydell     case FPGA_AN505:
1414a30dc1cSPeter Maydell         return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno);
1424a30dc1cSPeter Maydell     case FPGA_AN521:
1434a30dc1cSPeter Maydell         return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0);
1444a30dc1cSPeter Maydell     default:
1454a30dc1cSPeter Maydell         g_assert_not_reached();
1464a30dc1cSPeter Maydell     }
1474a30dc1cSPeter Maydell }
1484a30dc1cSPeter Maydell 
1495aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind
1505aff1c07SPeter Maydell  * Peripheral Protection Controllers. These data structures
1515aff1c07SPeter Maydell  * define the layout of which devices sit behind which PPCs.
1525aff1c07SPeter Maydell  * The devfn for each port is a function which creates, configures
1535aff1c07SPeter Maydell  * and initializes the device, returning the MemoryRegion which
1545aff1c07SPeter Maydell  * needs to be plugged into the downstream end of the PPC port.
1555aff1c07SPeter Maydell  */
1565aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque,
1575aff1c07SPeter Maydell                                 const char *name, hwaddr size);
1585aff1c07SPeter Maydell 
1595aff1c07SPeter Maydell typedef struct PPCPortInfo {
1605aff1c07SPeter Maydell     const char *name;
1615aff1c07SPeter Maydell     MakeDevFn *devfn;
1625aff1c07SPeter Maydell     void *opaque;
1635aff1c07SPeter Maydell     hwaddr addr;
1645aff1c07SPeter Maydell     hwaddr size;
1655aff1c07SPeter Maydell } PPCPortInfo;
1665aff1c07SPeter Maydell 
1675aff1c07SPeter Maydell typedef struct PPCInfo {
1685aff1c07SPeter Maydell     const char *name;
1695aff1c07SPeter Maydell     PPCPortInfo ports[TZ_NUM_PORTS];
1705aff1c07SPeter Maydell } PPCInfo;
1715aff1c07SPeter Maydell 
1725aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms,
1735aff1c07SPeter Maydell                                        void *opaque,
1745aff1c07SPeter Maydell                                        const char *name, hwaddr size)
1755aff1c07SPeter Maydell {
1765aff1c07SPeter Maydell     /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE,
1775aff1c07SPeter Maydell      * and return a pointer to its MemoryRegion.
1785aff1c07SPeter Maydell      */
1795aff1c07SPeter Maydell     UnimplementedDeviceState *uds = opaque;
1805aff1c07SPeter Maydell 
1810074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE);
1825aff1c07SPeter Maydell     qdev_prop_set_string(DEVICE(uds), "name", name);
1835aff1c07SPeter Maydell     qdev_prop_set_uint64(DEVICE(uds), "size", size);
1840074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal);
1855aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0);
1865aff1c07SPeter Maydell }
1875aff1c07SPeter Maydell 
1885aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque,
1895aff1c07SPeter Maydell                                const char *name, hwaddr size)
1905aff1c07SPeter Maydell {
1915aff1c07SPeter Maydell     CMSDKAPBUART *uart = opaque;
1925aff1c07SPeter Maydell     int i = uart - &mms->uart[0];
1935aff1c07SPeter Maydell     int rxirqno = i * 2;
1945aff1c07SPeter Maydell     int txirqno = i * 2 + 1;
1955aff1c07SPeter Maydell     int combirqno = i + 10;
1965aff1c07SPeter Maydell     SysBusDevice *s;
1975aff1c07SPeter Maydell     DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate);
1985aff1c07SPeter Maydell 
1990074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART);
200fc38a112SPeter Maydell     qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i));
2015aff1c07SPeter Maydell     qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ);
2020074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal);
2035aff1c07SPeter Maydell     s = SYS_BUS_DEVICE(uart);
2044a30dc1cSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno));
2054a30dc1cSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, rxirqno));
2065aff1c07SPeter Maydell     sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
2075aff1c07SPeter Maydell     sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
2084a30dc1cSPeter Maydell     sysbus_connect_irq(s, 4, get_sse_irq_in(mms, combirqno));
2095aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0);
2105aff1c07SPeter Maydell }
2115aff1c07SPeter Maydell 
2125aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque,
2135aff1c07SPeter Maydell                               const char *name, hwaddr size)
2145aff1c07SPeter Maydell {
2155aff1c07SPeter Maydell     MPS2SCC *scc = opaque;
2165aff1c07SPeter Maydell     DeviceState *sccdev;
2175aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
2185aff1c07SPeter Maydell 
2190074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC);
2205aff1c07SPeter Maydell     sccdev = DEVICE(scc);
2215aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
222cb159db9SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
2235aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
2240074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal);
2255aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0);
2265aff1c07SPeter Maydell }
2275aff1c07SPeter Maydell 
2285aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque,
2295aff1c07SPeter Maydell                                  const char *name, hwaddr size)
2305aff1c07SPeter Maydell {
2315aff1c07SPeter Maydell     MPS2FPGAIO *fpgaio = opaque;
2325aff1c07SPeter Maydell 
2330074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO);
2340074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal);
2355aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0);
2365aff1c07SPeter Maydell }
2375aff1c07SPeter Maydell 
238519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque,
239519655e6SPeter Maydell                                   const char *name, hwaddr size)
240519655e6SPeter Maydell {
241519655e6SPeter Maydell     SysBusDevice *s;
242519655e6SPeter Maydell     NICInfo *nd = &nd_table[0];
243519655e6SPeter Maydell 
244519655e6SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
245519655e6SPeter Maydell      * except that it doesn't support the checksum-offload feature.
246519655e6SPeter Maydell      */
247519655e6SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
2483e80f690SMarkus Armbruster     mms->lan9118 = qdev_new(TYPE_LAN9118);
249519655e6SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
250519655e6SPeter Maydell 
251519655e6SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
2523c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
2534a30dc1cSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 16));
254519655e6SPeter Maydell     return sysbus_mmio_get_region(s, 0);
255519655e6SPeter Maydell }
256519655e6SPeter Maydell 
257665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque,
258665670aaSPeter Maydell                               const char *name, hwaddr size)
259665670aaSPeter Maydell {
260665670aaSPeter Maydell     TZMPC *mpc = opaque;
261665670aaSPeter Maydell     int i = mpc - &mms->ssram_mpc[0];
262665670aaSPeter Maydell     MemoryRegion *ssram = &mms->ssram[i];
263665670aaSPeter Maydell     MemoryRegion *upstream;
264665670aaSPeter Maydell     char *mpcname = g_strdup_printf("%s-mpc", name);
265665670aaSPeter Maydell     static uint32_t ramsize[] = { 0x00400000, 0x00200000, 0x00200000 };
266665670aaSPeter Maydell     static uint32_t rambase[] = { 0x00000000, 0x28000000, 0x28200000 };
267665670aaSPeter Maydell 
268665670aaSPeter Maydell     memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal);
269665670aaSPeter Maydell 
2700074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), mpcname, mpc, TYPE_TZ_MPC);
2715325cc34SMarkus Armbruster     object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ssram),
2725325cc34SMarkus Armbruster                              &error_fatal);
2730074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal);
274665670aaSPeter Maydell     /* Map the upstream end of the MPC into system memory */
275665670aaSPeter Maydell     upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
276665670aaSPeter Maydell     memory_region_add_subregion(get_system_memory(), rambase[i], upstream);
277665670aaSPeter Maydell     /* and connect its interrupt to the IoTKit */
278665670aaSPeter Maydell     qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0,
279665670aaSPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
280665670aaSPeter Maydell                                                        "mpcexp_status", i));
281665670aaSPeter Maydell 
282665670aaSPeter Maydell     /* The first SSRAM is a special case as it has an alias; accesses to
283665670aaSPeter Maydell      * the alias region at 0x00400000 must also go to the MPC upstream.
284665670aaSPeter Maydell      */
285665670aaSPeter Maydell     if (i == 0) {
286665670aaSPeter Maydell         make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", upstream, 0x00400000);
287665670aaSPeter Maydell     }
288665670aaSPeter Maydell 
289665670aaSPeter Maydell     g_free(mpcname);
290665670aaSPeter Maydell     /* Return the register interface MR for our caller to map behind the PPC */
291665670aaSPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0);
292665670aaSPeter Maydell }
293665670aaSPeter Maydell 
29428e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque,
29528e56f05SPeter Maydell                               const char *name, hwaddr size)
29628e56f05SPeter Maydell {
29728e56f05SPeter Maydell     PL080State *dma = opaque;
29828e56f05SPeter Maydell     int i = dma - &mms->dma[0];
29928e56f05SPeter Maydell     SysBusDevice *s;
30028e56f05SPeter Maydell     char *mscname = g_strdup_printf("%s-msc", name);
30128e56f05SPeter Maydell     TZMSC *msc = &mms->msc[i];
30228e56f05SPeter Maydell     DeviceState *iotkitdev = DEVICE(&mms->iotkit);
30328e56f05SPeter Maydell     MemoryRegion *msc_upstream;
30428e56f05SPeter Maydell     MemoryRegion *msc_downstream;
30528e56f05SPeter Maydell 
30628e56f05SPeter Maydell     /*
30728e56f05SPeter Maydell      * Each DMA device is a PL081 whose transaction master interface
30828e56f05SPeter Maydell      * is guarded by a Master Security Controller. The downstream end of
30928e56f05SPeter Maydell      * the MSC connects to the IoTKit AHB Slave Expansion port, so the
31028e56f05SPeter Maydell      * DMA devices can see all devices and memory that the CPU does.
31128e56f05SPeter Maydell      */
3120074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC);
31328e56f05SPeter Maydell     msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0);
3145325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "downstream",
3155325cc34SMarkus Armbruster                              OBJECT(msc_downstream), &error_fatal);
3165325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal);
3170074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal);
31828e56f05SPeter Maydell 
31928e56f05SPeter Maydell     qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0,
32028e56f05SPeter Maydell                                 qdev_get_gpio_in_named(iotkitdev,
32128e56f05SPeter Maydell                                                        "mscexp_status", i));
32228e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i,
32328e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
32428e56f05SPeter Maydell                                                        "irq_clear", 0));
32528e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i,
32628e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
32728e56f05SPeter Maydell                                                        "cfg_nonsec", 0));
32828e56f05SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter),
32928e56f05SPeter Maydell                           ARRAY_SIZE(mms->ppc) + i,
33028e56f05SPeter Maydell                           qdev_get_gpio_in_named(DEVICE(msc),
33128e56f05SPeter Maydell                                                  "cfg_sec_resp", 0));
33228e56f05SPeter Maydell     msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0);
33328e56f05SPeter Maydell 
3340074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081);
3355325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream),
3365325cc34SMarkus Armbruster                              &error_fatal);
3370074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal);
33828e56f05SPeter Maydell 
33928e56f05SPeter Maydell     s = SYS_BUS_DEVICE(dma);
34028e56f05SPeter Maydell     /* Wire up DMACINTR, DMACINTERR, DMACINTTC */
3414a30dc1cSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 58 + i * 3));
3424a30dc1cSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, 56 + i * 3));
3434a30dc1cSPeter Maydell     sysbus_connect_irq(s, 2, get_sse_irq_in(mms, 57 + i * 3));
34428e56f05SPeter Maydell 
3457081e9b6SPeter Maydell     g_free(mscname);
34628e56f05SPeter Maydell     return sysbus_mmio_get_region(s, 0);
34728e56f05SPeter Maydell }
34828e56f05SPeter Maydell 
3490d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque,
3500d49759bSPeter Maydell                               const char *name, hwaddr size)
3510d49759bSPeter Maydell {
3520d49759bSPeter Maydell     /*
3530d49759bSPeter Maydell      * The AN505 has five PL022 SPI controllers.
3540d49759bSPeter Maydell      * One of these should have the LCD controller behind it; the others
3550d49759bSPeter Maydell      * are connected only to the FPGA's "general purpose SPI connector"
3560d49759bSPeter Maydell      * or "shield" expansion connectors.
3570d49759bSPeter Maydell      * Note that if we do implement devices behind SPI, the chip select
3580d49759bSPeter Maydell      * lines are set via the "MISC" register in the MPS2 FPGAIO device.
3590d49759bSPeter Maydell      */
3600d49759bSPeter Maydell     PL022State *spi = opaque;
3610d49759bSPeter Maydell     int i = spi - &mms->spi[0];
3620d49759bSPeter Maydell     SysBusDevice *s;
3630d49759bSPeter Maydell 
3640074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022);
3650074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal);
3660d49759bSPeter Maydell     s = SYS_BUS_DEVICE(spi);
3674a30dc1cSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 51 + i));
3680d49759bSPeter Maydell     return sysbus_mmio_get_region(s, 0);
3690d49759bSPeter Maydell }
3700d49759bSPeter Maydell 
3712e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque,
3722e34818fSPhilippe Mathieu-Daudé                               const char *name, hwaddr size)
3732e34818fSPhilippe Mathieu-Daudé {
3742e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState *i2c = opaque;
3752e34818fSPhilippe Mathieu-Daudé     SysBusDevice *s;
3762e34818fSPhilippe Mathieu-Daudé 
3772e34818fSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C);
3782e34818fSPhilippe Mathieu-Daudé     s = SYS_BUS_DEVICE(i2c);
3792e34818fSPhilippe Mathieu-Daudé     sysbus_realize(s, &error_fatal);
3802e34818fSPhilippe Mathieu-Daudé     return sysbus_mmio_get_region(s, 0);
3812e34818fSPhilippe Mathieu-Daudé }
3822e34818fSPhilippe Mathieu-Daudé 
3835aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine)
3845aff1c07SPeter Maydell {
3855aff1c07SPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
3864a30dc1cSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3875aff1c07SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(machine);
3885aff1c07SPeter Maydell     MemoryRegion *system_memory = get_system_memory();
3895aff1c07SPeter Maydell     DeviceState *iotkitdev;
3905aff1c07SPeter Maydell     DeviceState *dev_splitter;
3915aff1c07SPeter Maydell     int i;
3925aff1c07SPeter Maydell 
3935aff1c07SPeter Maydell     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
3945aff1c07SPeter Maydell         error_report("This board can only be used with CPU %s",
3955aff1c07SPeter Maydell                      mc->default_cpu_type);
3965aff1c07SPeter Maydell         exit(1);
3975aff1c07SPeter Maydell     }
3985aff1c07SPeter Maydell 
39970a2cb8eSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
40070a2cb8eSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
40170a2cb8eSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
40270a2cb8eSIgor Mammedov         g_free(sz);
40370a2cb8eSIgor Mammedov         exit(EXIT_FAILURE);
40470a2cb8eSIgor Mammedov     }
40570a2cb8eSIgor Mammedov 
4060074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit,
4070074fce6SMarkus Armbruster                             mmc->armsse_type);
4085aff1c07SPeter Maydell     iotkitdev = DEVICE(&mms->iotkit);
4095325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->iotkit), "memory",
4105325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
4114a30dc1cSPeter Maydell     qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ);
4125aff1c07SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ);
4130074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
4145aff1c07SPeter Maydell 
4154a30dc1cSPeter Maydell     /*
4164a30dc1cSPeter Maydell      * The AN521 needs us to create splitters to feed the IRQ inputs
4174a30dc1cSPeter Maydell      * for each CPU in the SSE-200 from each device in the board.
4184a30dc1cSPeter Maydell      */
4194a30dc1cSPeter Maydell     if (mmc->fpga_type == FPGA_AN521) {
4204a30dc1cSPeter Maydell         for (i = 0; i < MPS2TZ_NUMIRQ; i++) {
4214a30dc1cSPeter Maydell             char *name = g_strdup_printf("mps2-irq-splitter%d", i);
4224a30dc1cSPeter Maydell             SplitIRQ *splitter = &mms->cpu_irq_splitter[i];
4234a30dc1cSPeter Maydell 
4249fc7fc4dSMarkus Armbruster             object_initialize_child_with_props(OBJECT(machine), name,
4254a30dc1cSPeter Maydell                                                splitter, sizeof(*splitter),
4269fc7fc4dSMarkus Armbruster                                                TYPE_SPLIT_IRQ, &error_fatal,
4279fc7fc4dSMarkus Armbruster                                                NULL);
4284a30dc1cSPeter Maydell             g_free(name);
4294a30dc1cSPeter Maydell 
4305325cc34SMarkus Armbruster             object_property_set_int(OBJECT(splitter), "num-lines", 2,
4314a30dc1cSPeter Maydell                                     &error_fatal);
432ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(splitter), NULL, &error_fatal);
4334a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 0,
4344a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
4354a30dc1cSPeter Maydell                                                          "EXP_IRQ", i));
4364a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 1,
4374a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
4384a30dc1cSPeter Maydell                                                          "EXP_CPU1_IRQ", i));
4394a30dc1cSPeter Maydell         }
4404a30dc1cSPeter Maydell     }
4414a30dc1cSPeter Maydell 
4425aff1c07SPeter Maydell     /* The sec_resp_cfg output from the IoTKit must be split into multiple
44328e56f05SPeter Maydell      * lines, one for each of the PPCs we create here, plus one per MSC.
4445aff1c07SPeter Maydell      */
4457840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(machine), "sec-resp-splitter",
4469fc7fc4dSMarkus Armbruster                             &mms->sec_resp_splitter, TYPE_SPLIT_IRQ);
4475325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines",
44828e56f05SPeter Maydell                             ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc),
4495325cc34SMarkus Armbruster                             &error_fatal);
450ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal);
4515aff1c07SPeter Maydell     dev_splitter = DEVICE(&mms->sec_resp_splitter);
4525aff1c07SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0,
4535aff1c07SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
4545aff1c07SPeter Maydell 
4555aff1c07SPeter Maydell     /* The IoTKit sets up much of the memory layout, including
4565aff1c07SPeter Maydell      * the aliases between secure and non-secure regions in the
4575aff1c07SPeter Maydell      * address space. The FPGA itself contains:
4585aff1c07SPeter Maydell      *
4595aff1c07SPeter Maydell      * 0x00000000..0x003fffff  SSRAM1
4605aff1c07SPeter Maydell      * 0x00400000..0x007fffff  alias of SSRAM1
4615aff1c07SPeter Maydell      * 0x28000000..0x283fffff  4MB SSRAM2 + SSRAM3
4625aff1c07SPeter Maydell      * 0x40100000..0x4fffffff  AHB Master Expansion 1 interface devices
4635aff1c07SPeter Maydell      * 0x80000000..0x80ffffff  16MB PSRAM
4645aff1c07SPeter Maydell      */
4655aff1c07SPeter Maydell 
4665aff1c07SPeter Maydell     /* The FPGA images have an odd combination of different RAMs,
4675aff1c07SPeter Maydell      * because in hardware they are different implementations and
4685aff1c07SPeter Maydell      * connected to different buses, giving varying performance/size
4695aff1c07SPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
4705aff1c07SPeter Maydell      * call the 16MB our "system memory", as it's the largest lump.
4715aff1c07SPeter Maydell      */
47270a2cb8eSIgor Mammedov     memory_region_add_subregion(system_memory, 0x80000000, machine->ram);
4735aff1c07SPeter Maydell 
4745aff1c07SPeter Maydell     /* The overflow IRQs for all UARTs are ORed together.
4755aff1c07SPeter Maydell      * Tx, Rx and "combined" IRQs are sent to the NVIC separately.
4765aff1c07SPeter Maydell      * Create the OR gate for this.
4775aff1c07SPeter Maydell      */
4787840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "uart-irq-orgate",
4799fc7fc4dSMarkus Armbruster                             &mms->uart_irq_orgate, TYPE_OR_IRQ);
4805325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 10,
4815aff1c07SPeter Maydell                             &error_fatal);
482ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal);
4835aff1c07SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0,
4844a30dc1cSPeter Maydell                           get_sse_irq_in(mms, 15));
4855aff1c07SPeter Maydell 
4865aff1c07SPeter Maydell     /* Most of the devices in the FPGA are behind Peripheral Protection
4875aff1c07SPeter Maydell      * Controllers. The required order for initializing things is:
4885aff1c07SPeter Maydell      *  + initialize the PPC
4895aff1c07SPeter Maydell      *  + initialize, configure and realize downstream devices
4905aff1c07SPeter Maydell      *  + connect downstream device MemoryRegions to the PPC
4915aff1c07SPeter Maydell      *  + realize the PPC
4925aff1c07SPeter Maydell      *  + map the PPC's MemoryRegions to the places in the address map
4935aff1c07SPeter Maydell      *    where the downstream devices should appear
4945aff1c07SPeter Maydell      *  + wire up the PPC's control lines to the IoTKit object
4955aff1c07SPeter Maydell      */
4965aff1c07SPeter Maydell 
4975aff1c07SPeter Maydell     const PPCInfo ppcs[] = { {
4985aff1c07SPeter Maydell             .name = "apb_ppcexp0",
4995aff1c07SPeter Maydell             .ports = {
500665670aaSPeter Maydell                 { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 },
501665670aaSPeter Maydell                 { "ssram-1", make_mpc, &mms->ssram_mpc[1], 0x58008000, 0x1000 },
502665670aaSPeter Maydell                 { "ssram-2", make_mpc, &mms->ssram_mpc[2], 0x58009000, 0x1000 },
5035aff1c07SPeter Maydell             },
5045aff1c07SPeter Maydell         }, {
5055aff1c07SPeter Maydell             .name = "apb_ppcexp1",
5065aff1c07SPeter Maydell             .ports = {
5070d49759bSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000 },
5080d49759bSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000 },
5090d49759bSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000 },
5100d49759bSPeter Maydell                 { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000 },
5110d49759bSPeter Maydell                 { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000 },
5125aff1c07SPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 },
5135aff1c07SPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 },
5145aff1c07SPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 },
5155aff1c07SPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 },
5165aff1c07SPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 },
5172e34818fSPhilippe Mathieu-Daudé                 { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 },
5182e34818fSPhilippe Mathieu-Daudé                 { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 },
5192e34818fSPhilippe Mathieu-Daudé                 { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 },
5202e34818fSPhilippe Mathieu-Daudé                 { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 },
5215aff1c07SPeter Maydell             },
5225aff1c07SPeter Maydell         }, {
5235aff1c07SPeter Maydell             .name = "apb_ppcexp2",
5245aff1c07SPeter Maydell             .ports = {
5255aff1c07SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 },
5265aff1c07SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
5275aff1c07SPeter Maydell                   0x40301000, 0x1000 },
5285aff1c07SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 },
5295aff1c07SPeter Maydell             },
5305aff1c07SPeter Maydell         }, {
5315aff1c07SPeter Maydell             .name = "ahb_ppcexp0",
5325aff1c07SPeter Maydell             .ports = {
5335aff1c07SPeter Maydell                 { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 },
5345aff1c07SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 },
5355aff1c07SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 },
5365aff1c07SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 },
5375aff1c07SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 },
538519655e6SPeter Maydell                 { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 },
5395aff1c07SPeter Maydell             },
5405aff1c07SPeter Maydell         }, {
5415aff1c07SPeter Maydell             .name = "ahb_ppcexp1",
5425aff1c07SPeter Maydell             .ports = {
54328e56f05SPeter Maydell                 { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000 },
54428e56f05SPeter Maydell                 { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000 },
54528e56f05SPeter Maydell                 { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000 },
54628e56f05SPeter Maydell                 { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000 },
5475aff1c07SPeter Maydell             },
5485aff1c07SPeter Maydell         },
5495aff1c07SPeter Maydell     };
5505aff1c07SPeter Maydell 
5515aff1c07SPeter Maydell     for (i = 0; i < ARRAY_SIZE(ppcs); i++) {
5525aff1c07SPeter Maydell         const PPCInfo *ppcinfo = &ppcs[i];
5535aff1c07SPeter Maydell         TZPPC *ppc = &mms->ppc[i];
5545aff1c07SPeter Maydell         DeviceState *ppcdev;
5555aff1c07SPeter Maydell         int port;
5565aff1c07SPeter Maydell         char *gpioname;
5575aff1c07SPeter Maydell 
5580074fce6SMarkus Armbruster         object_initialize_child(OBJECT(machine), ppcinfo->name, ppc,
5590074fce6SMarkus Armbruster                                 TYPE_TZ_PPC);
5605aff1c07SPeter Maydell         ppcdev = DEVICE(ppc);
5615aff1c07SPeter Maydell 
5625aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
5635aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
5645aff1c07SPeter Maydell             MemoryRegion *mr;
5655aff1c07SPeter Maydell             char *portname;
5665aff1c07SPeter Maydell 
5675aff1c07SPeter Maydell             if (!pinfo->devfn) {
5685aff1c07SPeter Maydell                 continue;
5695aff1c07SPeter Maydell             }
5705aff1c07SPeter Maydell 
5715aff1c07SPeter Maydell             mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size);
5725aff1c07SPeter Maydell             portname = g_strdup_printf("port[%d]", port);
5735325cc34SMarkus Armbruster             object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
5745325cc34SMarkus Armbruster                                      &error_fatal);
5755aff1c07SPeter Maydell             g_free(portname);
5765aff1c07SPeter Maydell         }
5775aff1c07SPeter Maydell 
5780074fce6SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal);
5795aff1c07SPeter Maydell 
5805aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
5815aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
5825aff1c07SPeter Maydell 
5835aff1c07SPeter Maydell             if (!pinfo->devfn) {
5845aff1c07SPeter Maydell                 continue;
5855aff1c07SPeter Maydell             }
5865aff1c07SPeter Maydell             sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr);
5875aff1c07SPeter Maydell 
5885aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name);
5895aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
5905aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
5915aff1c07SPeter Maydell                                                                "cfg_nonsec",
5925aff1c07SPeter Maydell                                                                port));
5935aff1c07SPeter Maydell             g_free(gpioname);
5945aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_ap", ppcinfo->name);
5955aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
5965aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
5975aff1c07SPeter Maydell                                                                "cfg_ap", port));
5985aff1c07SPeter Maydell             g_free(gpioname);
5995aff1c07SPeter Maydell         }
6005aff1c07SPeter Maydell 
6015aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name);
6025aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
6035aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
6045aff1c07SPeter Maydell                                                            "irq_enable", 0));
6055aff1c07SPeter Maydell         g_free(gpioname);
6065aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name);
6075aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
6085aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
6095aff1c07SPeter Maydell                                                            "irq_clear", 0));
6105aff1c07SPeter Maydell         g_free(gpioname);
6115aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name);
6125aff1c07SPeter Maydell         qdev_connect_gpio_out_named(ppcdev, "irq", 0,
6135aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(iotkitdev,
6145aff1c07SPeter Maydell                                                            gpioname, 0));
6155aff1c07SPeter Maydell         g_free(gpioname);
6165aff1c07SPeter Maydell 
6175aff1c07SPeter Maydell         qdev_connect_gpio_out(dev_splitter, i,
6185aff1c07SPeter Maydell                               qdev_get_gpio_in_named(ppcdev,
6195aff1c07SPeter Maydell                                                      "cfg_sec_resp", 0));
6205aff1c07SPeter Maydell     }
6215aff1c07SPeter Maydell 
6225aff1c07SPeter Maydell     create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000);
6235aff1c07SPeter Maydell 
6245aff1c07SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000);
6255aff1c07SPeter Maydell }
6265aff1c07SPeter Maydell 
62728e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address,
62828e56f05SPeter Maydell                                int *iregion, bool *exempt, bool *ns, bool *nsc)
62928e56f05SPeter Maydell {
63028e56f05SPeter Maydell     /*
63128e56f05SPeter Maydell      * The MPS2 TZ FPGA images have IDAUs in them which are connected to
63228e56f05SPeter Maydell      * the Master Security Controllers. Thes have the same logic as
63328e56f05SPeter Maydell      * is used by the IoTKit for the IDAU connected to the CPU, except
63428e56f05SPeter Maydell      * that MSCs don't care about the NSC attribute.
63528e56f05SPeter Maydell      */
63628e56f05SPeter Maydell     int region = extract32(address, 28, 4);
63728e56f05SPeter Maydell 
63828e56f05SPeter Maydell     *ns = !(region & 1);
63928e56f05SPeter Maydell     *nsc = false;
64028e56f05SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
64128e56f05SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
64228e56f05SPeter Maydell     *iregion = region;
64328e56f05SPeter Maydell }
64428e56f05SPeter Maydell 
6455aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data)
6465aff1c07SPeter Maydell {
6475aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
64828e56f05SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc);
6495aff1c07SPeter Maydell 
6505aff1c07SPeter Maydell     mc->init = mps2tz_common_init;
65128e56f05SPeter Maydell     iic->check = mps2_tz_idau_check;
65270a2cb8eSIgor Mammedov     mc->default_ram_size = 16 * MiB;
65370a2cb8eSIgor Mammedov     mc->default_ram_id = "mps.ram";
6545aff1c07SPeter Maydell }
6555aff1c07SPeter Maydell 
6565aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data)
6575aff1c07SPeter Maydell {
6585aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
6595aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
6605aff1c07SPeter Maydell 
6615aff1c07SPeter Maydell     mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33";
66223f92423SPeter Maydell     mc->default_cpus = 1;
66323f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
66423f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
6655aff1c07SPeter Maydell     mmc->fpga_type = FPGA_AN505;
6665aff1c07SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
667cb159db9SPeter Maydell     mmc->scc_id = 0x41045050;
66823f92423SPeter Maydell     mmc->armsse_type = TYPE_IOTKIT;
66923f92423SPeter Maydell }
67023f92423SPeter Maydell 
67123f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data)
67223f92423SPeter Maydell {
67323f92423SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
67423f92423SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
67523f92423SPeter Maydell 
67623f92423SPeter Maydell     mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33";
67723f92423SPeter Maydell     mc->default_cpus = 2;
67823f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
67923f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
68023f92423SPeter Maydell     mmc->fpga_type = FPGA_AN521;
68123f92423SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
68223f92423SPeter Maydell     mmc->scc_id = 0x41045210;
68323f92423SPeter Maydell     mmc->armsse_type = TYPE_SSE200;
6845aff1c07SPeter Maydell }
6855aff1c07SPeter Maydell 
6865aff1c07SPeter Maydell static const TypeInfo mps2tz_info = {
6875aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_MACHINE,
6885aff1c07SPeter Maydell     .parent = TYPE_MACHINE,
6895aff1c07SPeter Maydell     .abstract = true,
6905aff1c07SPeter Maydell     .instance_size = sizeof(MPS2TZMachineState),
6915aff1c07SPeter Maydell     .class_size = sizeof(MPS2TZMachineClass),
6925aff1c07SPeter Maydell     .class_init = mps2tz_class_init,
69328e56f05SPeter Maydell     .interfaces = (InterfaceInfo[]) {
69428e56f05SPeter Maydell         { TYPE_IDAU_INTERFACE },
69528e56f05SPeter Maydell         { }
69628e56f05SPeter Maydell     },
6975aff1c07SPeter Maydell };
6985aff1c07SPeter Maydell 
6995aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = {
7005aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_AN505_MACHINE,
7015aff1c07SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
7025aff1c07SPeter Maydell     .class_init = mps2tz_an505_class_init,
7035aff1c07SPeter Maydell };
7045aff1c07SPeter Maydell 
70523f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = {
70623f92423SPeter Maydell     .name = TYPE_MPS2TZ_AN521_MACHINE,
70723f92423SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
70823f92423SPeter Maydell     .class_init = mps2tz_an521_class_init,
70923f92423SPeter Maydell };
71023f92423SPeter Maydell 
7115aff1c07SPeter Maydell static void mps2tz_machine_init(void)
7125aff1c07SPeter Maydell {
7135aff1c07SPeter Maydell     type_register_static(&mps2tz_info);
7145aff1c07SPeter Maydell     type_register_static(&mps2tz_an505_info);
71523f92423SPeter Maydell     type_register_static(&mps2tz_an521_info);
7165aff1c07SPeter Maydell }
7175aff1c07SPeter Maydell 
7185aff1c07SPeter Maydell type_init(mps2tz_machine_init);
719