xref: /qemu/hw/arm/mps2-tz.c (revision cc3b66ac949e28e030eeb9b5e2950f24d894be95)
15aff1c07SPeter Maydell /*
25aff1c07SPeter Maydell  * ARM V2M MPS2 board emulation, trustzone aware FPGA images
35aff1c07SPeter Maydell  *
45aff1c07SPeter Maydell  * Copyright (c) 2017 Linaro Limited
55aff1c07SPeter Maydell  * Written by Peter Maydell
65aff1c07SPeter Maydell  *
75aff1c07SPeter Maydell  *  This program is free software; you can redistribute it and/or modify
85aff1c07SPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
95aff1c07SPeter Maydell  *  (at your option) any later version.
105aff1c07SPeter Maydell  */
115aff1c07SPeter Maydell 
125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
135aff1c07SPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
145aff1c07SPeter Maydell  * and most of the devices are in the FPGA, the details of the board
155aff1c07SPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
165aff1c07SPeter Maydell  * This source file covers the following FPGA images, for TrustZone cores:
175aff1c07SPeter Maydell  *  "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505
1823f92423SPeter Maydell  *  "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521
1925ff112aSPeter Maydell  *  "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524
20eb09d533SPeter Maydell  *  "mps2-an547" -- Single Cortex-M55 as documented in Application Note AN547
215aff1c07SPeter Maydell  *
225aff1c07SPeter Maydell  * Links to the TRM for the board itself and to the various Application
235aff1c07SPeter Maydell  * Notes which document the FPGA images can be found here:
245aff1c07SPeter Maydell  * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2
255aff1c07SPeter Maydell  *
265aff1c07SPeter Maydell  * Board TRM:
2750b52b18SPeter Maydell  * https://developer.arm.com/documentation/100112/latest/
285aff1c07SPeter Maydell  * Application Note AN505:
2950b52b18SPeter Maydell  * https://developer.arm.com/documentation/dai0505/latest/
3023f92423SPeter Maydell  * Application Note AN521:
3150b52b18SPeter Maydell  * https://developer.arm.com/documentation/dai0521/latest/
3225ff112aSPeter Maydell  * Application Note AN524:
3325ff112aSPeter Maydell  * https://developer.arm.com/documentation/dai0524/latest/
34eb09d533SPeter Maydell  * Application Note AN547:
35eb09d533SPeter Maydell  * https://developer.arm.com/-/media/Arm%20Developer%20Community/PDF/DAI0547B_SSE300_PLUS_U55_FPGA_for_mps3.pdf
365aff1c07SPeter Maydell  *
375aff1c07SPeter Maydell  * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide
385aff1c07SPeter Maydell  * (ARM ECM0601256) for the details of some of the device layout:
3950b52b18SPeter Maydell  *  https://developer.arm.com/documentation/ecm0601256/latest
4025ff112aSPeter Maydell  * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines
4123f92423SPeter Maydell  * most of the device layout:
4250b52b18SPeter Maydell  *  https://developer.arm.com/documentation/101104/latest/
43eb09d533SPeter Maydell  * and the AN547 uses the SSE-300, whose layout is in the SSE-300 TRM:
44eb09d533SPeter Maydell  *  https://developer.arm.com/documentation/101773/latest/
455aff1c07SPeter Maydell  */
465aff1c07SPeter Maydell 
475aff1c07SPeter Maydell #include "qemu/osdep.h"
48eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
4970a2cb8eSIgor Mammedov #include "qemu/cutils.h"
505aff1c07SPeter Maydell #include "qapi/error.h"
515aff1c07SPeter Maydell #include "qemu/error-report.h"
5212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
535aff1c07SPeter Maydell #include "hw/arm/armv7m.h"
545aff1c07SPeter Maydell #include "hw/or-irq.h"
555aff1c07SPeter Maydell #include "hw/boards.h"
565aff1c07SPeter Maydell #include "exec/address-spaces.h"
575aff1c07SPeter Maydell #include "sysemu/sysemu.h"
58f1dfab0dSPeter Maydell #include "sysemu/reset.h"
595aff1c07SPeter Maydell #include "hw/misc/unimp.h"
605aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
615aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
625aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h"
635aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h"
64665670aaSPeter Maydell #include "hw/misc/tz-mpc.h"
6528e56f05SPeter Maydell #include "hw/misc/tz-msc.h"
666eee5d24SPeter Maydell #include "hw/arm/armsse.h"
6728e56f05SPeter Maydell #include "hw/dma/pl080.h"
6841745d20SPeter Maydell #include "hw/rtc/pl031.h"
690d49759bSPeter Maydell #include "hw/ssi/pl022.h"
702e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
7194630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
725aff1c07SPeter Maydell #include "net/net.h"
735aff1c07SPeter Maydell #include "hw/core/split-irq.h"
74dee1515bSPeter Maydell #include "hw/qdev-clock.h"
75db1015e9SEduardo Habkost #include "qom/object.h"
76f1dfab0dSPeter Maydell #include "hw/irq.h"
775aff1c07SPeter Maydell 
78eb09d533SPeter Maydell #define MPS2TZ_NUMIRQ_MAX 96
79eb09d533SPeter Maydell #define MPS2TZ_RAM_MAX 5
804a30dc1cSPeter Maydell 
815aff1c07SPeter Maydell typedef enum MPS2TZFPGAType {
825aff1c07SPeter Maydell     FPGA_AN505,
834a30dc1cSPeter Maydell     FPGA_AN521,
8425ff112aSPeter Maydell     FPGA_AN524,
85eb09d533SPeter Maydell     FPGA_AN547,
865aff1c07SPeter Maydell } MPS2TZFPGAType;
875aff1c07SPeter Maydell 
884fec32dbSPeter Maydell /*
894fec32dbSPeter Maydell  * Define the layout of RAM in a board, including which parts are
904fec32dbSPeter Maydell  * behind which MPCs.
914fec32dbSPeter Maydell  * mrindex specifies the index into mms->ram[] to use for the backing RAM;
924fec32dbSPeter Maydell  * -1 means "use the system RAM".
934fec32dbSPeter Maydell  */
944fec32dbSPeter Maydell typedef struct RAMInfo {
954fec32dbSPeter Maydell     const char *name;
964fec32dbSPeter Maydell     uint32_t base;
974fec32dbSPeter Maydell     uint32_t size;
984fec32dbSPeter Maydell     int mpc; /* MPC number, -1 for "not behind an MPC" */
994fec32dbSPeter Maydell     int mrindex;
1004fec32dbSPeter Maydell     int flags;
1014fec32dbSPeter Maydell } RAMInfo;
1024fec32dbSPeter Maydell 
1034fec32dbSPeter Maydell /*
1044fec32dbSPeter Maydell  * Flag values:
1054fec32dbSPeter Maydell  *  IS_ALIAS: this RAM area is an alias to the upstream end of the
1064fec32dbSPeter Maydell  *    MPC specified by its .mpc value
107b89918fcSPeter Maydell  *  IS_ROM: this RAM area is read-only
1084fec32dbSPeter Maydell  */
1094fec32dbSPeter Maydell #define IS_ALIAS 1
110b89918fcSPeter Maydell #define IS_ROM 2
1114fec32dbSPeter Maydell 
112db1015e9SEduardo Habkost struct MPS2TZMachineClass {
1135aff1c07SPeter Maydell     MachineClass parent;
1145aff1c07SPeter Maydell     MPS2TZFPGAType fpga_type;
1155aff1c07SPeter Maydell     uint32_t scc_id;
116a3e24690SPeter Maydell     uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */
117ad28ca7eSPeter Maydell     uint32_t apb_periph_frq; /* APB peripheral frequency in Hz */
118f7c71b21SPeter Maydell     uint32_t len_oscclk;
119f7c71b21SPeter Maydell     const uint32_t *oscclk;
120de77e8f4SPeter Maydell     uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */
121de77e8f4SPeter Maydell     bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */
12239901aeaSPeter Maydell     bool fpgaio_has_dbgctrl; /* Does FPGAIO have DBGCTRL register? */
12311e1d412SPeter Maydell     int numirq; /* Number of external interrupts */
1248b4b5c23SPeter Maydell     int uart_overflow_irq; /* number of the combined UART overflow IRQ */
1259fe1ea11SPeter Maydell     uint32_t init_svtor; /* init-svtor setting for SSE */
126902b28aeSPeter Maydell     uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */
1274fec32dbSPeter Maydell     const RAMInfo *raminfo;
12823f92423SPeter Maydell     const char *armsse_type;
1292f12dca0SPeter Maydell     uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */
130db1015e9SEduardo Habkost };
1315aff1c07SPeter Maydell 
132db1015e9SEduardo Habkost struct MPS2TZMachineState {
1335aff1c07SPeter Maydell     MachineState parent;
1345aff1c07SPeter Maydell 
13593dbd103SPeter Maydell     ARMSSE iotkit;
1364fec32dbSPeter Maydell     MemoryRegion ram[MPS2TZ_RAM_MAX];
137a9597753SPeter Maydell     MemoryRegion eth_usb_container;
138a9597753SPeter Maydell 
1395aff1c07SPeter Maydell     MPS2SCC scc;
1405aff1c07SPeter Maydell     MPS2FPGAIO fpgaio;
1415aff1c07SPeter Maydell     TZPPC ppc[5];
1424fec32dbSPeter Maydell     TZMPC mpc[3];
1430d49759bSPeter Maydell     PL022State spi[5];
14425ff112aSPeter Maydell     ArmSbconI2CState i2c[5];
1455aff1c07SPeter Maydell     UnimplementedDeviceState i2s_audio;
146519655e6SPeter Maydell     UnimplementedDeviceState gpio[4];
1475aff1c07SPeter Maydell     UnimplementedDeviceState gfx;
14825ff112aSPeter Maydell     UnimplementedDeviceState cldc;
149a9597753SPeter Maydell     UnimplementedDeviceState usb;
15041745d20SPeter Maydell     PL031State rtc;
15128e56f05SPeter Maydell     PL080State dma[4];
15228e56f05SPeter Maydell     TZMSC msc[4];
15325ff112aSPeter Maydell     CMSDKAPBUART uart[6];
1545aff1c07SPeter Maydell     SplitIRQ sec_resp_splitter;
1555aff1c07SPeter Maydell     qemu_or_irq uart_irq_orgate;
156519655e6SPeter Maydell     DeviceState *lan9118;
15711e1d412SPeter Maydell     SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX];
158dee1515bSPeter Maydell     Clock *sysclk;
159dee1515bSPeter Maydell     Clock *s32kclk;
160f1dfab0dSPeter Maydell 
161f1dfab0dSPeter Maydell     bool remap;
162f1dfab0dSPeter Maydell     qemu_irq remap_irq;
163db1015e9SEduardo Habkost };
1645aff1c07SPeter Maydell 
1655aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz"
1665aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505")
16723f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521")
16825ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524")
169eb09d533SPeter Maydell #define TYPE_MPS3TZ_AN547_MACHINE MACHINE_TYPE_NAME("mps3-an547")
1705aff1c07SPeter Maydell 
171a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE)
1725aff1c07SPeter Maydell 
173dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */
174dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000)
1755aff1c07SPeter Maydell 
17625ff112aSPeter Maydell /*
17725ff112aSPeter Maydell  * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit
17825ff112aSPeter Maydell  * emulation of that much guest RAM, so artificially make it smaller.
17925ff112aSPeter Maydell  */
18025ff112aSPeter Maydell #if HOST_LONG_BITS == 32
18125ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB)
18225ff112aSPeter Maydell #else
18325ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB)
18425ff112aSPeter Maydell #endif
18525ff112aSPeter Maydell 
186f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = {
187f7c71b21SPeter Maydell     40000000,
188f7c71b21SPeter Maydell     24580000,
189f7c71b21SPeter Maydell     25000000,
190f7c71b21SPeter Maydell };
191f7c71b21SPeter Maydell 
19225ff112aSPeter Maydell static const uint32_t an524_oscclk[] = {
19325ff112aSPeter Maydell     24000000,
19425ff112aSPeter Maydell     32000000,
19525ff112aSPeter Maydell     50000000,
19625ff112aSPeter Maydell     50000000,
19725ff112aSPeter Maydell     24576000,
19825ff112aSPeter Maydell     23750000,
19925ff112aSPeter Maydell };
20025ff112aSPeter Maydell 
2014fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { {
2024fec32dbSPeter Maydell         .name = "ssram-0",
2034fec32dbSPeter Maydell         .base = 0x00000000,
2044fec32dbSPeter Maydell         .size = 0x00400000,
2054fec32dbSPeter Maydell         .mpc = 0,
2064fec32dbSPeter Maydell         .mrindex = 0,
2074fec32dbSPeter Maydell     }, {
2084fec32dbSPeter Maydell         .name = "ssram-1",
2094fec32dbSPeter Maydell         .base = 0x28000000,
2104fec32dbSPeter Maydell         .size = 0x00200000,
2114fec32dbSPeter Maydell         .mpc = 1,
2124fec32dbSPeter Maydell         .mrindex = 1,
2134fec32dbSPeter Maydell     }, {
2144fec32dbSPeter Maydell         .name = "ssram-2",
2154fec32dbSPeter Maydell         .base = 0x28200000,
2164fec32dbSPeter Maydell         .size = 0x00200000,
2174fec32dbSPeter Maydell         .mpc = 2,
2184fec32dbSPeter Maydell         .mrindex = 2,
2194fec32dbSPeter Maydell     }, {
2204fec32dbSPeter Maydell         .name = "ssram-0-alias",
2214fec32dbSPeter Maydell         .base = 0x00400000,
2224fec32dbSPeter Maydell         .size = 0x00400000,
2234fec32dbSPeter Maydell         .mpc = 0,
2244fec32dbSPeter Maydell         .mrindex = 3,
2254fec32dbSPeter Maydell         .flags = IS_ALIAS,
2264fec32dbSPeter Maydell     }, {
2274fec32dbSPeter Maydell         /* Use the largest bit of contiguous RAM as our "system memory" */
2284fec32dbSPeter Maydell         .name = "mps.ram",
2294fec32dbSPeter Maydell         .base = 0x80000000,
2304fec32dbSPeter Maydell         .size = 16 * MiB,
2314fec32dbSPeter Maydell         .mpc = -1,
2324fec32dbSPeter Maydell         .mrindex = -1,
2334fec32dbSPeter Maydell     }, {
2344fec32dbSPeter Maydell         .name = NULL,
2354fec32dbSPeter Maydell     },
2364fec32dbSPeter Maydell };
2374fec32dbSPeter Maydell 
238f1dfab0dSPeter Maydell /*
239f1dfab0dSPeter Maydell  * Note that the addresses and MPC numbering here should match up
240f1dfab0dSPeter Maydell  * with those used in remap_memory(), which can swap the BRAM and QSPI.
241f1dfab0dSPeter Maydell  */
24225ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { {
24325ff112aSPeter Maydell         .name = "bram",
24425ff112aSPeter Maydell         .base = 0x00000000,
24525ff112aSPeter Maydell         .size = 512 * KiB,
24625ff112aSPeter Maydell         .mpc = 0,
24725ff112aSPeter Maydell         .mrindex = 0,
24825ff112aSPeter Maydell     }, {
24925ff112aSPeter Maydell         /* We don't model QSPI flash yet; for now expose it as simple ROM */
25025ff112aSPeter Maydell         .name = "QSPI",
25125ff112aSPeter Maydell         .base = 0x28000000,
25225ff112aSPeter Maydell         .size = 8 * MiB,
25325ff112aSPeter Maydell         .mpc = 1,
254b6889c5aSPeter Maydell         .mrindex = 1,
25525ff112aSPeter Maydell         .flags = IS_ROM,
25625ff112aSPeter Maydell     }, {
25725ff112aSPeter Maydell         .name = "DDR",
25825ff112aSPeter Maydell         .base = 0x60000000,
25925ff112aSPeter Maydell         .size = MPS3_DDR_SIZE,
26025ff112aSPeter Maydell         .mpc = 2,
26125ff112aSPeter Maydell         .mrindex = -1,
26225ff112aSPeter Maydell     }, {
26325ff112aSPeter Maydell         .name = NULL,
26425ff112aSPeter Maydell     },
26525ff112aSPeter Maydell };
26625ff112aSPeter Maydell 
267eb09d533SPeter Maydell static const RAMInfo an547_raminfo[] = { {
268eb09d533SPeter Maydell         .name = "sram",
269eb09d533SPeter Maydell         .base = 0x01000000,
270eb09d533SPeter Maydell         .size = 2 * MiB,
271eb09d533SPeter Maydell         .mpc = 0,
272eb09d533SPeter Maydell         .mrindex = 1,
273eb09d533SPeter Maydell     }, {
274eb09d533SPeter Maydell         .name = "sram 2",
275eb09d533SPeter Maydell         .base = 0x21000000,
276eb09d533SPeter Maydell         .size = 4 * MiB,
277eb09d533SPeter Maydell         .mpc = -1,
278eb09d533SPeter Maydell         .mrindex = 3,
279eb09d533SPeter Maydell     }, {
280eb09d533SPeter Maydell         /* We don't model QSPI flash yet; for now expose it as simple ROM */
281eb09d533SPeter Maydell         .name = "QSPI",
282eb09d533SPeter Maydell         .base = 0x28000000,
283eb09d533SPeter Maydell         .size = 8 * MiB,
284eb09d533SPeter Maydell         .mpc = 1,
285eb09d533SPeter Maydell         .mrindex = 4,
286eb09d533SPeter Maydell         .flags = IS_ROM,
287eb09d533SPeter Maydell     }, {
288eb09d533SPeter Maydell         .name = "DDR",
289eb09d533SPeter Maydell         .base = 0x60000000,
290eb09d533SPeter Maydell         .size = MPS3_DDR_SIZE,
291eb09d533SPeter Maydell         .mpc = 2,
292eb09d533SPeter Maydell         .mrindex = -1,
293eb09d533SPeter Maydell     }, {
294eb09d533SPeter Maydell         .name = NULL,
295eb09d533SPeter Maydell     },
296eb09d533SPeter Maydell };
297eb09d533SPeter Maydell 
2984fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc)
2994fec32dbSPeter Maydell {
3004fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3014fec32dbSPeter Maydell     const RAMInfo *p;
30291c0a798SPeter Maydell     const RAMInfo *found = NULL;
3034fec32dbSPeter Maydell 
3044fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
3054fec32dbSPeter Maydell         if (p->mpc == mpc && !(p->flags & IS_ALIAS)) {
30691c0a798SPeter Maydell             /* There should only be one entry in the array for this MPC */
30791c0a798SPeter Maydell             g_assert(!found);
30891c0a798SPeter Maydell             found = p;
3094fec32dbSPeter Maydell         }
3104fec32dbSPeter Maydell     }
3114fec32dbSPeter Maydell     /* if raminfo array doesn't have an entry for each MPC this is a bug */
31291c0a798SPeter Maydell     assert(found);
31391c0a798SPeter Maydell     return found;
3144fec32dbSPeter Maydell }
3154fec32dbSPeter Maydell 
3164fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms,
3174fec32dbSPeter Maydell                                     const RAMInfo *raminfo)
3184fec32dbSPeter Maydell {
3194fec32dbSPeter Maydell     /* Return an initialized MemoryRegion for the RAMInfo. */
3204fec32dbSPeter Maydell     MemoryRegion *ram;
3214fec32dbSPeter Maydell 
3224fec32dbSPeter Maydell     if (raminfo->mrindex < 0) {
3234fec32dbSPeter Maydell         /* Means this RAMInfo is for QEMU's "system memory" */
3244fec32dbSPeter Maydell         MachineState *machine = MACHINE(mms);
325b89918fcSPeter Maydell         assert(!(raminfo->flags & IS_ROM));
3264fec32dbSPeter Maydell         return machine->ram;
3274fec32dbSPeter Maydell     }
3284fec32dbSPeter Maydell 
3294fec32dbSPeter Maydell     assert(raminfo->mrindex < MPS2TZ_RAM_MAX);
3304fec32dbSPeter Maydell     ram = &mms->ram[raminfo->mrindex];
3314fec32dbSPeter Maydell 
3324fec32dbSPeter Maydell     memory_region_init_ram(ram, NULL, raminfo->name,
3334fec32dbSPeter Maydell                            raminfo->size, &error_fatal);
334b89918fcSPeter Maydell     if (raminfo->flags & IS_ROM) {
335b89918fcSPeter Maydell         memory_region_set_readonly(ram, true);
336b89918fcSPeter Maydell     }
3374fec32dbSPeter Maydell     return ram;
3384fec32dbSPeter Maydell }
3394fec32dbSPeter Maydell 
3405aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
3415aff1c07SPeter Maydell  * located at @base in the memory map.
3425aff1c07SPeter Maydell  */
3435aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
3445aff1c07SPeter Maydell                            MemoryRegion *orig, hwaddr base)
3455aff1c07SPeter Maydell {
3465aff1c07SPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
3475aff1c07SPeter Maydell                              memory_region_size(orig));
3485aff1c07SPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
3495aff1c07SPeter Maydell }
3505aff1c07SPeter Maydell 
3514a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno)
3524a30dc1cSPeter Maydell {
353fee887a7SPeter Maydell     /*
354fee887a7SPeter Maydell      * Return a qemu_irq which will signal IRQ n to all CPUs in the
355fee887a7SPeter Maydell      * SSE.  The irqno should be as the CPU sees it, so the first
356fee887a7SPeter Maydell      * external-to-the-SSE interrupt is 32.
357fee887a7SPeter Maydell      */
358ba94ffd7SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(mms);
35911e1d412SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3604a30dc1cSPeter Maydell 
361fee887a7SPeter Maydell     assert(irqno >= 32 && irqno < (mmc->numirq + 32));
362fee887a7SPeter Maydell 
363fee887a7SPeter Maydell     /*
364fee887a7SPeter Maydell      * Convert from "CPU irq number" (as listed in the FPGA image
365fee887a7SPeter Maydell      * documentation) to the SSE external-interrupt number.
366fee887a7SPeter Maydell      */
367fee887a7SPeter Maydell     irqno -= 32;
3684a30dc1cSPeter Maydell 
369ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
3704a30dc1cSPeter Maydell         return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0);
371ba94ffd7SPeter Maydell     } else {
372ba94ffd7SPeter Maydell         return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno);
3734a30dc1cSPeter Maydell     }
3744a30dc1cSPeter Maydell }
3754a30dc1cSPeter Maydell 
376e6f79acdSPeter Maydell /* Union describing the device-specific extra data we pass to the devfn. */
377e6f79acdSPeter Maydell typedef union PPCExtraData {
37868e57951SPeter Maydell     bool i2c_internal;
379e6f79acdSPeter Maydell } PPCExtraData;
380e6f79acdSPeter Maydell 
3815aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind
3825aff1c07SPeter Maydell  * Peripheral Protection Controllers. These data structures
3835aff1c07SPeter Maydell  * define the layout of which devices sit behind which PPCs.
3845aff1c07SPeter Maydell  * The devfn for each port is a function which creates, configures
3855aff1c07SPeter Maydell  * and initializes the device, returning the MemoryRegion which
3865aff1c07SPeter Maydell  * needs to be plugged into the downstream end of the PPC port.
3875aff1c07SPeter Maydell  */
3885aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque,
38942418279SPeter Maydell                                 const char *name, hwaddr size,
390e6f79acdSPeter Maydell                                 const int *irqs,
391e6f79acdSPeter Maydell                                 const PPCExtraData *extradata);
3925aff1c07SPeter Maydell 
3935aff1c07SPeter Maydell typedef struct PPCPortInfo {
3945aff1c07SPeter Maydell     const char *name;
3955aff1c07SPeter Maydell     MakeDevFn *devfn;
3965aff1c07SPeter Maydell     void *opaque;
3975aff1c07SPeter Maydell     hwaddr addr;
3985aff1c07SPeter Maydell     hwaddr size;
39942418279SPeter Maydell     int irqs[3]; /* currently no device needs more IRQ lines than this */
400e6f79acdSPeter Maydell     PPCExtraData extradata; /* to pass device-specific info to the devfn */
4015aff1c07SPeter Maydell } PPCPortInfo;
4025aff1c07SPeter Maydell 
4035aff1c07SPeter Maydell typedef struct PPCInfo {
4045aff1c07SPeter Maydell     const char *name;
4055aff1c07SPeter Maydell     PPCPortInfo ports[TZ_NUM_PORTS];
4065aff1c07SPeter Maydell } PPCInfo;
4075aff1c07SPeter Maydell 
4085aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms,
4095aff1c07SPeter Maydell                                     void *opaque,
41042418279SPeter Maydell                                     const char *name, hwaddr size,
411e6f79acdSPeter Maydell                                     const int *irqs,
412e6f79acdSPeter Maydell                                     const PPCExtraData *extradata)
4135aff1c07SPeter Maydell {
4145aff1c07SPeter Maydell     /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE,
4155aff1c07SPeter Maydell      * and return a pointer to its MemoryRegion.
4165aff1c07SPeter Maydell      */
4175aff1c07SPeter Maydell     UnimplementedDeviceState *uds = opaque;
4185aff1c07SPeter Maydell 
4190074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE);
4205aff1c07SPeter Maydell     qdev_prop_set_string(DEVICE(uds), "name", name);
4215aff1c07SPeter Maydell     qdev_prop_set_uint64(DEVICE(uds), "size", size);
4220074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal);
4235aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0);
4245aff1c07SPeter Maydell }
4255aff1c07SPeter Maydell 
4265aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque,
42742418279SPeter Maydell                                const char *name, hwaddr size,
428e6f79acdSPeter Maydell                                const int *irqs, const PPCExtraData *extradata)
4295aff1c07SPeter Maydell {
430b22c4e8bSPeter Maydell     /* The irq[] array is tx, rx, combined, in that order */
431a3e24690SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
4325aff1c07SPeter Maydell     CMSDKAPBUART *uart = opaque;
4335aff1c07SPeter Maydell     int i = uart - &mms->uart[0];
4345aff1c07SPeter Maydell     SysBusDevice *s;
4355aff1c07SPeter Maydell     DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate);
4365aff1c07SPeter Maydell 
4370074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART);
438fc38a112SPeter Maydell     qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i));
439ad28ca7eSPeter Maydell     qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->apb_periph_frq);
4400074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal);
4415aff1c07SPeter Maydell     s = SYS_BUS_DEVICE(uart);
442b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
443b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
4445aff1c07SPeter Maydell     sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
4455aff1c07SPeter Maydell     sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
446b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2]));
4475aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0);
4485aff1c07SPeter Maydell }
4495aff1c07SPeter Maydell 
4505aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque,
45142418279SPeter Maydell                               const char *name, hwaddr size,
452e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
4535aff1c07SPeter Maydell {
4545aff1c07SPeter Maydell     MPS2SCC *scc = opaque;
4555aff1c07SPeter Maydell     DeviceState *sccdev;
4565aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
457f7c71b21SPeter Maydell     uint32_t i;
4585aff1c07SPeter Maydell 
4590074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC);
4605aff1c07SPeter Maydell     sccdev = DEVICE(scc);
461f1dfab0dSPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg0", mms->remap ? 1 : 0);
4625aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
463cb159db9SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
4645aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
465f7c71b21SPeter Maydell     qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk);
466f7c71b21SPeter Maydell     for (i = 0; i < mmc->len_oscclk; i++) {
467f7c71b21SPeter Maydell         g_autofree char *propname = g_strdup_printf("oscclk[%u]", i);
468f7c71b21SPeter Maydell         qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]);
469f7c71b21SPeter Maydell     }
4700074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal);
4715aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0);
4725aff1c07SPeter Maydell }
4735aff1c07SPeter Maydell 
4745aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque,
47542418279SPeter Maydell                                  const char *name, hwaddr size,
476e6f79acdSPeter Maydell                                  const int *irqs, const PPCExtraData *extradata)
4775aff1c07SPeter Maydell {
4785aff1c07SPeter Maydell     MPS2FPGAIO *fpgaio = opaque;
479de77e8f4SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
4805aff1c07SPeter Maydell 
4810074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO);
482de77e8f4SPeter Maydell     qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds);
483de77e8f4SPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches);
48439901aeaSPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-dbgctrl", mmc->fpgaio_has_dbgctrl);
4850074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal);
4865aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0);
4875aff1c07SPeter Maydell }
4885aff1c07SPeter Maydell 
489519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque,
49042418279SPeter Maydell                                   const char *name, hwaddr size,
491e6f79acdSPeter Maydell                                   const int *irqs,
492e6f79acdSPeter Maydell                                   const PPCExtraData *extradata)
493519655e6SPeter Maydell {
494519655e6SPeter Maydell     SysBusDevice *s;
495519655e6SPeter Maydell     NICInfo *nd = &nd_table[0];
496519655e6SPeter Maydell 
497519655e6SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
498519655e6SPeter Maydell      * except that it doesn't support the checksum-offload feature.
499519655e6SPeter Maydell      */
500519655e6SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
5013e80f690SMarkus Armbruster     mms->lan9118 = qdev_new(TYPE_LAN9118);
502519655e6SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
503519655e6SPeter Maydell 
504519655e6SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
5053c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
506b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
507519655e6SPeter Maydell     return sysbus_mmio_get_region(s, 0);
508519655e6SPeter Maydell }
509519655e6SPeter Maydell 
510a9597753SPeter Maydell static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque,
511a9597753SPeter Maydell                                   const char *name, hwaddr size,
512e6f79acdSPeter Maydell                                   const int *irqs,
513e6f79acdSPeter Maydell                                   const PPCExtraData *extradata)
514a9597753SPeter Maydell {
515a9597753SPeter Maydell     /*
516a9597753SPeter Maydell      * The AN524 makes the ethernet and USB share a PPC port.
517a9597753SPeter Maydell      * irqs[] is the ethernet IRQ.
518a9597753SPeter Maydell      */
519a9597753SPeter Maydell     SysBusDevice *s;
520a9597753SPeter Maydell     NICInfo *nd = &nd_table[0];
521a9597753SPeter Maydell 
522a9597753SPeter Maydell     memory_region_init(&mms->eth_usb_container, OBJECT(mms),
523a9597753SPeter Maydell                        "mps2-tz-eth-usb-container", 0x200000);
524a9597753SPeter Maydell 
525a9597753SPeter Maydell     /*
526a9597753SPeter Maydell      * In hardware this is a LAN9220; the LAN9118 is software compatible
527a9597753SPeter Maydell      * except that it doesn't support the checksum-offload feature.
528a9597753SPeter Maydell      */
529a9597753SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
530a9597753SPeter Maydell     mms->lan9118 = qdev_new(TYPE_LAN9118);
531a9597753SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
532a9597753SPeter Maydell 
533a9597753SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
534a9597753SPeter Maydell     sysbus_realize_and_unref(s, &error_fatal);
535a9597753SPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
536a9597753SPeter Maydell 
537a9597753SPeter Maydell     memory_region_add_subregion(&mms->eth_usb_container,
538a9597753SPeter Maydell                                 0, sysbus_mmio_get_region(s, 0));
539a9597753SPeter Maydell 
540a9597753SPeter Maydell     /* The USB OTG controller is an ISP1763; we don't have a model of it. */
541a9597753SPeter Maydell     object_initialize_child(OBJECT(mms), "usb-otg",
542a9597753SPeter Maydell                             &mms->usb, TYPE_UNIMPLEMENTED_DEVICE);
543a9597753SPeter Maydell     qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg");
544a9597753SPeter Maydell     qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000);
545a9597753SPeter Maydell     s = SYS_BUS_DEVICE(&mms->usb);
546a9597753SPeter Maydell     sysbus_realize(s, &error_fatal);
547a9597753SPeter Maydell 
548a9597753SPeter Maydell     memory_region_add_subregion(&mms->eth_usb_container,
549a9597753SPeter Maydell                                 0x100000, sysbus_mmio_get_region(s, 0));
550a9597753SPeter Maydell 
551a9597753SPeter Maydell     return &mms->eth_usb_container;
552a9597753SPeter Maydell }
553a9597753SPeter Maydell 
554665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque,
55542418279SPeter Maydell                               const char *name, hwaddr size,
556e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
557665670aaSPeter Maydell {
558665670aaSPeter Maydell     TZMPC *mpc = opaque;
5594fec32dbSPeter Maydell     int i = mpc - &mms->mpc[0];
560665670aaSPeter Maydell     MemoryRegion *upstream;
5614fec32dbSPeter Maydell     const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i);
5624fec32dbSPeter Maydell     MemoryRegion *ram = mr_for_raminfo(mms, raminfo);
563665670aaSPeter Maydell 
5644fec32dbSPeter Maydell     object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC);
5654fec32dbSPeter Maydell     object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram),
5665325cc34SMarkus Armbruster                              &error_fatal);
5670074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal);
568665670aaSPeter Maydell     /* Map the upstream end of the MPC into system memory */
569665670aaSPeter Maydell     upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
5704fec32dbSPeter Maydell     memory_region_add_subregion(get_system_memory(), raminfo->base, upstream);
571665670aaSPeter Maydell     /* and connect its interrupt to the IoTKit */
572665670aaSPeter Maydell     qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0,
573665670aaSPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
574665670aaSPeter Maydell                                                        "mpcexp_status", i));
575665670aaSPeter Maydell 
576665670aaSPeter Maydell     /* Return the register interface MR for our caller to map behind the PPC */
577665670aaSPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0);
578665670aaSPeter Maydell }
579665670aaSPeter Maydell 
580f1dfab0dSPeter Maydell static hwaddr boot_mem_base(MPS2TZMachineState *mms)
581f1dfab0dSPeter Maydell {
582f1dfab0dSPeter Maydell     /*
583f1dfab0dSPeter Maydell      * Return the canonical address of the block which will be mapped
584f1dfab0dSPeter Maydell      * at address 0x0 (i.e. where the vector table is).
585f1dfab0dSPeter Maydell      * This is usually 0, but if the AN524 alternate memory map is
586f1dfab0dSPeter Maydell      * enabled it will be the base address of the QSPI block.
587f1dfab0dSPeter Maydell      */
588f1dfab0dSPeter Maydell     return mms->remap ? 0x28000000 : 0;
589f1dfab0dSPeter Maydell }
590f1dfab0dSPeter Maydell 
591f1dfab0dSPeter Maydell static void remap_memory(MPS2TZMachineState *mms, int map)
592f1dfab0dSPeter Maydell {
593f1dfab0dSPeter Maydell     /*
594f1dfab0dSPeter Maydell      * Remap the memory for the AN524. 'map' is the value of
595f1dfab0dSPeter Maydell      * SCC CFG_REG0 bit 0, i.e. 0 for the default map and 1
596f1dfab0dSPeter Maydell      * for the "option 1" mapping where QSPI is at address 0.
597f1dfab0dSPeter Maydell      *
598f1dfab0dSPeter Maydell      * Effectively we need to swap around the "upstream" ends of
599f1dfab0dSPeter Maydell      * MPC 0 and MPC 1.
600f1dfab0dSPeter Maydell      */
601f1dfab0dSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
602f1dfab0dSPeter Maydell     int i;
603f1dfab0dSPeter Maydell 
604f1dfab0dSPeter Maydell     if (mmc->fpga_type != FPGA_AN524) {
605f1dfab0dSPeter Maydell         return;
606f1dfab0dSPeter Maydell     }
607f1dfab0dSPeter Maydell 
608f1dfab0dSPeter Maydell     memory_region_transaction_begin();
609f1dfab0dSPeter Maydell     for (i = 0; i < 2; i++) {
610f1dfab0dSPeter Maydell         TZMPC *mpc = &mms->mpc[i];
611f1dfab0dSPeter Maydell         MemoryRegion *upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
612f1dfab0dSPeter Maydell         hwaddr addr = (i ^ map) ? 0x28000000 : 0;
613f1dfab0dSPeter Maydell 
614f1dfab0dSPeter Maydell         memory_region_set_address(upstream, addr);
615f1dfab0dSPeter Maydell     }
616f1dfab0dSPeter Maydell     memory_region_transaction_commit();
617f1dfab0dSPeter Maydell }
618f1dfab0dSPeter Maydell 
619f1dfab0dSPeter Maydell static void remap_irq_fn(void *opaque, int n, int level)
620f1dfab0dSPeter Maydell {
621f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = opaque;
622f1dfab0dSPeter Maydell 
623f1dfab0dSPeter Maydell     remap_memory(mms, level);
624f1dfab0dSPeter Maydell }
625f1dfab0dSPeter Maydell 
62628e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque,
62742418279SPeter Maydell                               const char *name, hwaddr size,
628e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
62928e56f05SPeter Maydell {
630b22c4e8bSPeter Maydell     /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */
63128e56f05SPeter Maydell     PL080State *dma = opaque;
63228e56f05SPeter Maydell     int i = dma - &mms->dma[0];
63328e56f05SPeter Maydell     SysBusDevice *s;
63428e56f05SPeter Maydell     char *mscname = g_strdup_printf("%s-msc", name);
63528e56f05SPeter Maydell     TZMSC *msc = &mms->msc[i];
63628e56f05SPeter Maydell     DeviceState *iotkitdev = DEVICE(&mms->iotkit);
63728e56f05SPeter Maydell     MemoryRegion *msc_upstream;
63828e56f05SPeter Maydell     MemoryRegion *msc_downstream;
63928e56f05SPeter Maydell 
64028e56f05SPeter Maydell     /*
64128e56f05SPeter Maydell      * Each DMA device is a PL081 whose transaction master interface
64228e56f05SPeter Maydell      * is guarded by a Master Security Controller. The downstream end of
64328e56f05SPeter Maydell      * the MSC connects to the IoTKit AHB Slave Expansion port, so the
64428e56f05SPeter Maydell      * DMA devices can see all devices and memory that the CPU does.
64528e56f05SPeter Maydell      */
6460074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC);
64728e56f05SPeter Maydell     msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0);
6485325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "downstream",
6495325cc34SMarkus Armbruster                              OBJECT(msc_downstream), &error_fatal);
6505325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal);
6510074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal);
65228e56f05SPeter Maydell 
65328e56f05SPeter Maydell     qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0,
65428e56f05SPeter Maydell                                 qdev_get_gpio_in_named(iotkitdev,
65528e56f05SPeter Maydell                                                        "mscexp_status", i));
65628e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i,
65728e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
65828e56f05SPeter Maydell                                                        "irq_clear", 0));
65928e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i,
66028e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
66128e56f05SPeter Maydell                                                        "cfg_nonsec", 0));
66228e56f05SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter),
66328e56f05SPeter Maydell                           ARRAY_SIZE(mms->ppc) + i,
66428e56f05SPeter Maydell                           qdev_get_gpio_in_named(DEVICE(msc),
66528e56f05SPeter Maydell                                                  "cfg_sec_resp", 0));
66628e56f05SPeter Maydell     msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0);
66728e56f05SPeter Maydell 
6680074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081);
6695325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream),
6705325cc34SMarkus Armbruster                              &error_fatal);
6710074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal);
67228e56f05SPeter Maydell 
67328e56f05SPeter Maydell     s = SYS_BUS_DEVICE(dma);
67428e56f05SPeter Maydell     /* Wire up DMACINTR, DMACINTERR, DMACINTTC */
675b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
676b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
677b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2]));
67828e56f05SPeter Maydell 
6797081e9b6SPeter Maydell     g_free(mscname);
68028e56f05SPeter Maydell     return sysbus_mmio_get_region(s, 0);
68128e56f05SPeter Maydell }
68228e56f05SPeter Maydell 
6830d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque,
68442418279SPeter Maydell                               const char *name, hwaddr size,
685e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
6860d49759bSPeter Maydell {
6870d49759bSPeter Maydell     /*
6880d49759bSPeter Maydell      * The AN505 has five PL022 SPI controllers.
6890d49759bSPeter Maydell      * One of these should have the LCD controller behind it; the others
6900d49759bSPeter Maydell      * are connected only to the FPGA's "general purpose SPI connector"
6910d49759bSPeter Maydell      * or "shield" expansion connectors.
6920d49759bSPeter Maydell      * Note that if we do implement devices behind SPI, the chip select
6930d49759bSPeter Maydell      * lines are set via the "MISC" register in the MPS2 FPGAIO device.
6940d49759bSPeter Maydell      */
6950d49759bSPeter Maydell     PL022State *spi = opaque;
6960d49759bSPeter Maydell     SysBusDevice *s;
6970d49759bSPeter Maydell 
6980074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022);
6990074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal);
7000d49759bSPeter Maydell     s = SYS_BUS_DEVICE(spi);
701b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
7020d49759bSPeter Maydell     return sysbus_mmio_get_region(s, 0);
7030d49759bSPeter Maydell }
7040d49759bSPeter Maydell 
7052e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque,
70642418279SPeter Maydell                               const char *name, hwaddr size,
707e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
7082e34818fSPhilippe Mathieu-Daudé {
7092e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState *i2c = opaque;
7102e34818fSPhilippe Mathieu-Daudé     SysBusDevice *s;
7112e34818fSPhilippe Mathieu-Daudé 
7122e34818fSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C);
7132e34818fSPhilippe Mathieu-Daudé     s = SYS_BUS_DEVICE(i2c);
7142e34818fSPhilippe Mathieu-Daudé     sysbus_realize(s, &error_fatal);
71568e57951SPeter Maydell 
71668e57951SPeter Maydell     /*
71768e57951SPeter Maydell      * If this is an internal-use-only i2c bus, mark it full
71868e57951SPeter Maydell      * so that user-created i2c devices are not plugged into it.
71968e57951SPeter Maydell      * If we implement models of any on-board i2c devices that
72068e57951SPeter Maydell      * plug in to one of the internal-use-only buses, then we will
72168e57951SPeter Maydell      * need to create and plugging those in here before we mark the
72268e57951SPeter Maydell      * bus as full.
72368e57951SPeter Maydell      */
72468e57951SPeter Maydell     if (extradata->i2c_internal) {
72568e57951SPeter Maydell         BusState *qbus = qdev_get_child_bus(DEVICE(i2c), "i2c");
72668e57951SPeter Maydell         qbus_mark_full(qbus);
72768e57951SPeter Maydell     }
72868e57951SPeter Maydell 
7292e34818fSPhilippe Mathieu-Daudé     return sysbus_mmio_get_region(s, 0);
7302e34818fSPhilippe Mathieu-Daudé }
7312e34818fSPhilippe Mathieu-Daudé 
73241745d20SPeter Maydell static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque,
73341745d20SPeter Maydell                               const char *name, hwaddr size,
734e6f79acdSPeter Maydell                               const int *irqs, const PPCExtraData *extradata)
73541745d20SPeter Maydell {
73641745d20SPeter Maydell     PL031State *pl031 = opaque;
73741745d20SPeter Maydell     SysBusDevice *s;
73841745d20SPeter Maydell 
73941745d20SPeter Maydell     object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031);
74041745d20SPeter Maydell     s = SYS_BUS_DEVICE(pl031);
74141745d20SPeter Maydell     sysbus_realize(s, &error_fatal);
74241745d20SPeter Maydell     /*
74341745d20SPeter Maydell      * The board docs don't give an IRQ number for the PL031, so
74441745d20SPeter Maydell      * presumably it is not connected.
74541745d20SPeter Maydell      */
74641745d20SPeter Maydell     return sysbus_mmio_get_region(s, 0);
74741745d20SPeter Maydell }
74841745d20SPeter Maydell 
7494fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms)
7504fec32dbSPeter Maydell {
7514fec32dbSPeter Maydell     /*
7524fec32dbSPeter Maydell      * Handle the RAMs which are either not behind MPCs or which are
7534fec32dbSPeter Maydell      * aliases to another MPC.
7544fec32dbSPeter Maydell      */
7554fec32dbSPeter Maydell     const RAMInfo *p;
7564fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
7574fec32dbSPeter Maydell 
7584fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
7594fec32dbSPeter Maydell         if (p->flags & IS_ALIAS) {
7604fec32dbSPeter Maydell             SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]);
7614fec32dbSPeter Maydell             MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1);
7624fec32dbSPeter Maydell             make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base);
7634fec32dbSPeter Maydell         } else if (p->mpc == -1) {
7644fec32dbSPeter Maydell             /* RAM not behind an MPC */
7654fec32dbSPeter Maydell             MemoryRegion *mr = mr_for_raminfo(mms, p);
7664fec32dbSPeter Maydell             memory_region_add_subregion(get_system_memory(), p->base, mr);
7674fec32dbSPeter Maydell         }
7684fec32dbSPeter Maydell     }
7694fec32dbSPeter Maydell }
7704fec32dbSPeter Maydell 
771a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms)
772a113aef9SPeter Maydell {
773a113aef9SPeter Maydell     /* Return the size of the RAM block at guest address zero */
774a113aef9SPeter Maydell     const RAMInfo *p;
775a113aef9SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
776a113aef9SPeter Maydell 
7772f12dca0SPeter Maydell     /*
7782f12dca0SPeter Maydell      * Use a per-board specification (for when the boot RAM is in
7792f12dca0SPeter Maydell      * the SSE and so doesn't have a RAMInfo list entry)
7802f12dca0SPeter Maydell      */
7812f12dca0SPeter Maydell     if (mmc->boot_ram_size) {
7822f12dca0SPeter Maydell         return mmc->boot_ram_size;
7832f12dca0SPeter Maydell     }
7842f12dca0SPeter Maydell 
785a113aef9SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
786f1dfab0dSPeter Maydell         if (p->base == boot_mem_base(mms)) {
787a113aef9SPeter Maydell             return p->size;
788a113aef9SPeter Maydell         }
789a113aef9SPeter Maydell     }
790a113aef9SPeter Maydell     g_assert_not_reached();
791a113aef9SPeter Maydell }
792a113aef9SPeter Maydell 
7935aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine)
7945aff1c07SPeter Maydell {
7955aff1c07SPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
7964a30dc1cSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
7975aff1c07SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(machine);
7985aff1c07SPeter Maydell     MemoryRegion *system_memory = get_system_memory();
7995aff1c07SPeter Maydell     DeviceState *iotkitdev;
8005aff1c07SPeter Maydell     DeviceState *dev_splitter;
801ef29e382SPeter Maydell     const PPCInfo *ppcs;
802ef29e382SPeter Maydell     int num_ppcs;
8035aff1c07SPeter Maydell     int i;
8045aff1c07SPeter Maydell 
8055aff1c07SPeter Maydell     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
8065aff1c07SPeter Maydell         error_report("This board can only be used with CPU %s",
8075aff1c07SPeter Maydell                      mc->default_cpu_type);
8085aff1c07SPeter Maydell         exit(1);
8095aff1c07SPeter Maydell     }
8105aff1c07SPeter Maydell 
81170a2cb8eSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
81270a2cb8eSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
81370a2cb8eSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
81470a2cb8eSIgor Mammedov         g_free(sz);
81570a2cb8eSIgor Mammedov         exit(EXIT_FAILURE);
81670a2cb8eSIgor Mammedov     }
81770a2cb8eSIgor Mammedov 
818dee1515bSPeter Maydell     /* These clocks don't need migration because they are fixed-frequency */
819dee1515bSPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
820a3e24690SPeter Maydell     clock_set_hz(mms->sysclk, mmc->sysclk_frq);
821dee1515bSPeter Maydell     mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK");
822dee1515bSPeter Maydell     clock_set_hz(mms->s32kclk, S32KCLK_FRQ);
823dee1515bSPeter Maydell 
8240074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit,
8250074fce6SMarkus Armbruster                             mmc->armsse_type);
8265aff1c07SPeter Maydell     iotkitdev = DEVICE(&mms->iotkit);
8275325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->iotkit), "memory",
8285325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
82911e1d412SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq);
8309fe1ea11SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor);
831902b28aeSPeter Maydell     qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width);
832dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
833dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
8340074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
8355aff1c07SPeter Maydell 
8364a30dc1cSPeter Maydell     /*
837ba94ffd7SPeter Maydell      * If this board has more than one CPU, then we need to create splitters
838ba94ffd7SPeter Maydell      * to feed the IRQ inputs for each CPU in the SSE from each device in the
839ba94ffd7SPeter Maydell      * board. If there is only one CPU, we can just wire the device IRQ
840ba94ffd7SPeter Maydell      * directly to the SSE's IRQ input.
8414a30dc1cSPeter Maydell      */
84211e1d412SPeter Maydell     assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX);
843ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
84411e1d412SPeter Maydell         for (i = 0; i < mmc->numirq; i++) {
8454a30dc1cSPeter Maydell             char *name = g_strdup_printf("mps2-irq-splitter%d", i);
8464a30dc1cSPeter Maydell             SplitIRQ *splitter = &mms->cpu_irq_splitter[i];
8474a30dc1cSPeter Maydell 
8489fc7fc4dSMarkus Armbruster             object_initialize_child_with_props(OBJECT(machine), name,
8494a30dc1cSPeter Maydell                                                splitter, sizeof(*splitter),
8509fc7fc4dSMarkus Armbruster                                                TYPE_SPLIT_IRQ, &error_fatal,
8519fc7fc4dSMarkus Armbruster                                                NULL);
8524a30dc1cSPeter Maydell             g_free(name);
8534a30dc1cSPeter Maydell 
8545325cc34SMarkus Armbruster             object_property_set_int(OBJECT(splitter), "num-lines", 2,
8554a30dc1cSPeter Maydell                                     &error_fatal);
856ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(splitter), NULL, &error_fatal);
8574a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 0,
8584a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
8594a30dc1cSPeter Maydell                                                          "EXP_IRQ", i));
8604a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 1,
8614a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
8624a30dc1cSPeter Maydell                                                          "EXP_CPU1_IRQ", i));
8634a30dc1cSPeter Maydell         }
8644a30dc1cSPeter Maydell     }
8654a30dc1cSPeter Maydell 
8665aff1c07SPeter Maydell     /* The sec_resp_cfg output from the IoTKit must be split into multiple
86728e56f05SPeter Maydell      * lines, one for each of the PPCs we create here, plus one per MSC.
8685aff1c07SPeter Maydell      */
8697840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(machine), "sec-resp-splitter",
8709fc7fc4dSMarkus Armbruster                             &mms->sec_resp_splitter, TYPE_SPLIT_IRQ);
8715325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines",
87228e56f05SPeter Maydell                             ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc),
8735325cc34SMarkus Armbruster                             &error_fatal);
874ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal);
8755aff1c07SPeter Maydell     dev_splitter = DEVICE(&mms->sec_resp_splitter);
8765aff1c07SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0,
8775aff1c07SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
8785aff1c07SPeter Maydell 
8794fec32dbSPeter Maydell     /*
8804fec32dbSPeter Maydell      * The IoTKit sets up much of the memory layout, including
8815aff1c07SPeter Maydell      * the aliases between secure and non-secure regions in the
8824fec32dbSPeter Maydell      * address space, and also most of the devices in the system.
8834fec32dbSPeter Maydell      * The FPGA itself contains various RAMs and some additional devices.
8844fec32dbSPeter Maydell      * The FPGA images have an odd combination of different RAMs,
8855aff1c07SPeter Maydell      * because in hardware they are different implementations and
8865aff1c07SPeter Maydell      * connected to different buses, giving varying performance/size
8875aff1c07SPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
8884fec32dbSPeter Maydell      * call the largest lump our "system memory".
8895aff1c07SPeter Maydell      */
8905aff1c07SPeter Maydell 
8918cf68ed9SPeter Maydell     /*
8928cf68ed9SPeter Maydell      * The overflow IRQs for all UARTs are ORed together.
8935aff1c07SPeter Maydell      * Tx, Rx and "combined" IRQs are sent to the NVIC separately.
8948cf68ed9SPeter Maydell      * Create the OR gate for this: it has one input for the TX overflow
8958cf68ed9SPeter Maydell      * and one for the RX overflow for each UART we might have.
8968cf68ed9SPeter Maydell      * (If the board has fewer than the maximum possible number of UARTs
8978cf68ed9SPeter Maydell      * those inputs are never wired up and are treated as always-zero.)
8985aff1c07SPeter Maydell      */
8997840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "uart-irq-orgate",
9009fc7fc4dSMarkus Armbruster                             &mms->uart_irq_orgate, TYPE_OR_IRQ);
9018cf68ed9SPeter Maydell     object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines",
9028cf68ed9SPeter Maydell                             2 * ARRAY_SIZE(mms->uart),
9035aff1c07SPeter Maydell                             &error_fatal);
904ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal);
9055aff1c07SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0,
9068b4b5c23SPeter Maydell                           get_sse_irq_in(mms, mmc->uart_overflow_irq));
9075aff1c07SPeter Maydell 
9085aff1c07SPeter Maydell     /* Most of the devices in the FPGA are behind Peripheral Protection
9095aff1c07SPeter Maydell      * Controllers. The required order for initializing things is:
9105aff1c07SPeter Maydell      *  + initialize the PPC
9115aff1c07SPeter Maydell      *  + initialize, configure and realize downstream devices
9125aff1c07SPeter Maydell      *  + connect downstream device MemoryRegions to the PPC
9135aff1c07SPeter Maydell      *  + realize the PPC
9145aff1c07SPeter Maydell      *  + map the PPC's MemoryRegions to the places in the address map
9155aff1c07SPeter Maydell      *    where the downstream devices should appear
9165aff1c07SPeter Maydell      *  + wire up the PPC's control lines to the IoTKit object
9175aff1c07SPeter Maydell      */
9185aff1c07SPeter Maydell 
919ef29e382SPeter Maydell     const PPCInfo an505_ppcs[] = { {
9205aff1c07SPeter Maydell             .name = "apb_ppcexp0",
9215aff1c07SPeter Maydell             .ports = {
9224fec32dbSPeter Maydell                 { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
9234fec32dbSPeter Maydell                 { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
9244fec32dbSPeter Maydell                 { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
9255aff1c07SPeter Maydell             },
9265aff1c07SPeter Maydell         }, {
9275aff1c07SPeter Maydell             .name = "apb_ppcexp1",
9285aff1c07SPeter Maydell             .ports = {
929b22c4e8bSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } },
930b22c4e8bSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } },
931b22c4e8bSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } },
932b22c4e8bSPeter Maydell                 { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } },
933b22c4e8bSPeter Maydell                 { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } },
934b22c4e8bSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } },
935b22c4e8bSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } },
936b22c4e8bSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } },
937b22c4e8bSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } },
938b22c4e8bSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } },
93968e57951SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000, {},
94068e57951SPeter Maydell                   { .i2c_internal = true /* touchscreen */ } },
94168e57951SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000, {},
94268e57951SPeter Maydell                   { .i2c_internal = true /* audio conf */ } },
94368e57951SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000, {},
94468e57951SPeter Maydell                   { .i2c_internal = false /* shield 0 */ } },
94568e57951SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000, {},
94668e57951SPeter Maydell                   { .i2c_internal = false /* shield 1 */ } },
9475aff1c07SPeter Maydell             },
9485aff1c07SPeter Maydell         }, {
9495aff1c07SPeter Maydell             .name = "apb_ppcexp2",
9505aff1c07SPeter Maydell             .ports = {
9515aff1c07SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 },
9525aff1c07SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
9535aff1c07SPeter Maydell                   0x40301000, 0x1000 },
9545aff1c07SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 },
9555aff1c07SPeter Maydell             },
9565aff1c07SPeter Maydell         }, {
9575aff1c07SPeter Maydell             .name = "ahb_ppcexp0",
9585aff1c07SPeter Maydell             .ports = {
9595aff1c07SPeter Maydell                 { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 },
9605aff1c07SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 },
9615aff1c07SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 },
9625aff1c07SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 },
9635aff1c07SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 },
964b22c4e8bSPeter Maydell                 { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } },
9655aff1c07SPeter Maydell             },
9665aff1c07SPeter Maydell         }, {
9675aff1c07SPeter Maydell             .name = "ahb_ppcexp1",
9685aff1c07SPeter Maydell             .ports = {
969b22c4e8bSPeter Maydell                 { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } },
970b22c4e8bSPeter Maydell                 { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } },
971b22c4e8bSPeter Maydell                 { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } },
972b22c4e8bSPeter Maydell                 { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } },
9735aff1c07SPeter Maydell             },
9745aff1c07SPeter Maydell         },
9755aff1c07SPeter Maydell     };
9765aff1c07SPeter Maydell 
97725ff112aSPeter Maydell     const PPCInfo an524_ppcs[] = { {
97825ff112aSPeter Maydell             .name = "apb_ppcexp0",
97925ff112aSPeter Maydell             .ports = {
98025ff112aSPeter Maydell                 { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
98125ff112aSPeter Maydell                 { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
98225ff112aSPeter Maydell                 { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
98325ff112aSPeter Maydell             },
98425ff112aSPeter Maydell         }, {
98525ff112aSPeter Maydell             .name = "apb_ppcexp1",
98625ff112aSPeter Maydell             .ports = {
98768e57951SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000, {},
98868e57951SPeter Maydell                   { .i2c_internal = true /* touchscreen */ } },
98968e57951SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000, {},
99068e57951SPeter Maydell                   { .i2c_internal = true /* audio conf */ } },
99125ff112aSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } },
99225ff112aSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } },
99325ff112aSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } },
99468e57951SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000, {},
99568e57951SPeter Maydell                   { .i2c_internal = false /* shield 0 */ } },
99668e57951SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000, {},
99768e57951SPeter Maydell                   { .i2c_internal = false /* shield 1 */ } },
99825ff112aSPeter Maydell                 { /* port 7 reserved */ },
99968e57951SPeter Maydell                 { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000, {},
100068e57951SPeter Maydell                   { .i2c_internal = true /* DDR4 EEPROM */ } },
100125ff112aSPeter Maydell             },
100225ff112aSPeter Maydell         }, {
100325ff112aSPeter Maydell             .name = "apb_ppcexp2",
100425ff112aSPeter Maydell             .ports = {
100525ff112aSPeter Maydell                 { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 },
100625ff112aSPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
100725ff112aSPeter Maydell                   0x41301000, 0x1000 },
100825ff112aSPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 },
100925ff112aSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } },
101025ff112aSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } },
101125ff112aSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } },
101225ff112aSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } },
101325ff112aSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } },
101425ff112aSPeter Maydell                 { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } },
101525ff112aSPeter Maydell 
101625ff112aSPeter Maydell                 { /* port 9 reserved */ },
101725ff112aSPeter Maydell                 { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 },
101841745d20SPeter Maydell                 { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 },
101925ff112aSPeter Maydell             },
102025ff112aSPeter Maydell         }, {
102125ff112aSPeter Maydell             .name = "ahb_ppcexp0",
102225ff112aSPeter Maydell             .ports = {
102325ff112aSPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 },
102425ff112aSPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 },
102525ff112aSPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 },
102625ff112aSPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 },
1027a9597753SPeter Maydell                 { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } },
102825ff112aSPeter Maydell             },
102925ff112aSPeter Maydell         },
103025ff112aSPeter Maydell     };
103125ff112aSPeter Maydell 
1032eb09d533SPeter Maydell     const PPCInfo an547_ppcs[] = { {
1033eb09d533SPeter Maydell             .name = "apb_ppcexp0",
1034eb09d533SPeter Maydell             .ports = {
1035eb09d533SPeter Maydell                 { "ssram-mpc", make_mpc, &mms->mpc[0], 0x57000000, 0x1000 },
1036eb09d533SPeter Maydell                 { "qspi-mpc", make_mpc, &mms->mpc[1], 0x57001000, 0x1000 },
1037eb09d533SPeter Maydell                 { "ddr-mpc", make_mpc, &mms->mpc[2], 0x57002000, 0x1000 },
1038eb09d533SPeter Maydell             },
1039eb09d533SPeter Maydell         }, {
1040eb09d533SPeter Maydell             .name = "apb_ppcexp1",
1041eb09d533SPeter Maydell             .ports = {
104268e57951SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000, {},
104368e57951SPeter Maydell                   { .i2c_internal = true /* touchscreen */ } },
104468e57951SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000, {},
104568e57951SPeter Maydell                   { .i2c_internal = true /* audio conf */ } },
1046eb09d533SPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x49202000, 0x1000, { 53 } },
1047eb09d533SPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x49203000, 0x1000, { 54 } },
1048eb09d533SPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x49204000, 0x1000, { 55 } },
104968e57951SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000, {},
105068e57951SPeter Maydell                   { .i2c_internal = false /* shield 0 */ } },
105168e57951SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000, {},
105268e57951SPeter Maydell                   { .i2c_internal = false /* shield 1 */ } },
1053eb09d533SPeter Maydell                 { /* port 7 reserved */ },
105468e57951SPeter Maydell                 { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000, {},
105568e57951SPeter Maydell                   { .i2c_internal = true /* DDR4 EEPROM */ } },
1056eb09d533SPeter Maydell             },
1057eb09d533SPeter Maydell         }, {
1058eb09d533SPeter Maydell             .name = "apb_ppcexp2",
1059eb09d533SPeter Maydell             .ports = {
1060eb09d533SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x49300000, 0x1000 },
1061eb09d533SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 0x49301000, 0x1000 },
1062eb09d533SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x49302000, 0x1000 },
1063eb09d533SPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x49303000, 0x1000, { 33, 34, 43 } },
1064eb09d533SPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x49304000, 0x1000, { 35, 36, 44 } },
1065eb09d533SPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x49305000, 0x1000, { 37, 38, 45 } },
1066eb09d533SPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x49306000, 0x1000, { 39, 40, 46 } },
1067eb09d533SPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x49307000, 0x1000, { 41, 42, 47 } },
1068eb09d533SPeter Maydell                 { "uart5", make_uart, &mms->uart[5], 0x49308000, 0x1000, { 125, 126, 127 } },
1069eb09d533SPeter Maydell 
1070eb09d533SPeter Maydell                 { /* port 9 reserved */ },
1071eb09d533SPeter Maydell                 { "clcd", make_unimp_dev, &mms->cldc, 0x4930a000, 0x1000 },
1072eb09d533SPeter Maydell                 { "rtc", make_rtc, &mms->rtc, 0x4930b000, 0x1000 },
1073eb09d533SPeter Maydell             },
1074eb09d533SPeter Maydell         }, {
1075eb09d533SPeter Maydell             .name = "ahb_ppcexp0",
1076eb09d533SPeter Maydell             .ports = {
1077eb09d533SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 },
1078eb09d533SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 },
1079eb09d533SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 },
1080eb09d533SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 },
1081*cc3b66acSJimmy Brisson                 { /* port 4 USER AHB interface 0 */ },
1082*cc3b66acSJimmy Brisson                 { /* port 5 USER AHB interface 1 */ },
1083*cc3b66acSJimmy Brisson                 { /* port 6 USER AHB interface 2 */ },
1084*cc3b66acSJimmy Brisson                 { /* port 7 USER AHB interface 3 */ },
1085eb09d533SPeter Maydell                 { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 49 } },
1086eb09d533SPeter Maydell             },
1087eb09d533SPeter Maydell         },
1088eb09d533SPeter Maydell     };
1089eb09d533SPeter Maydell 
1090ef29e382SPeter Maydell     switch (mmc->fpga_type) {
1091ef29e382SPeter Maydell     case FPGA_AN505:
1092ef29e382SPeter Maydell     case FPGA_AN521:
1093ef29e382SPeter Maydell         ppcs = an505_ppcs;
1094ef29e382SPeter Maydell         num_ppcs = ARRAY_SIZE(an505_ppcs);
1095ef29e382SPeter Maydell         break;
109625ff112aSPeter Maydell     case FPGA_AN524:
109725ff112aSPeter Maydell         ppcs = an524_ppcs;
109825ff112aSPeter Maydell         num_ppcs = ARRAY_SIZE(an524_ppcs);
109925ff112aSPeter Maydell         break;
1100eb09d533SPeter Maydell     case FPGA_AN547:
1101eb09d533SPeter Maydell         ppcs = an547_ppcs;
1102eb09d533SPeter Maydell         num_ppcs = ARRAY_SIZE(an547_ppcs);
1103eb09d533SPeter Maydell         break;
1104ef29e382SPeter Maydell     default:
1105ef29e382SPeter Maydell         g_assert_not_reached();
1106ef29e382SPeter Maydell     }
1107ef29e382SPeter Maydell 
1108ef29e382SPeter Maydell     for (i = 0; i < num_ppcs; i++) {
11095aff1c07SPeter Maydell         const PPCInfo *ppcinfo = &ppcs[i];
11105aff1c07SPeter Maydell         TZPPC *ppc = &mms->ppc[i];
11115aff1c07SPeter Maydell         DeviceState *ppcdev;
11125aff1c07SPeter Maydell         int port;
11135aff1c07SPeter Maydell         char *gpioname;
11145aff1c07SPeter Maydell 
11150074fce6SMarkus Armbruster         object_initialize_child(OBJECT(machine), ppcinfo->name, ppc,
11160074fce6SMarkus Armbruster                                 TYPE_TZ_PPC);
11175aff1c07SPeter Maydell         ppcdev = DEVICE(ppc);
11185aff1c07SPeter Maydell 
11195aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
11205aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
11215aff1c07SPeter Maydell             MemoryRegion *mr;
11225aff1c07SPeter Maydell             char *portname;
11235aff1c07SPeter Maydell 
11245aff1c07SPeter Maydell             if (!pinfo->devfn) {
11255aff1c07SPeter Maydell                 continue;
11265aff1c07SPeter Maydell             }
11275aff1c07SPeter Maydell 
112842418279SPeter Maydell             mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size,
1129e6f79acdSPeter Maydell                               pinfo->irqs, &pinfo->extradata);
11305aff1c07SPeter Maydell             portname = g_strdup_printf("port[%d]", port);
11315325cc34SMarkus Armbruster             object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
11325325cc34SMarkus Armbruster                                      &error_fatal);
11335aff1c07SPeter Maydell             g_free(portname);
11345aff1c07SPeter Maydell         }
11355aff1c07SPeter Maydell 
11360074fce6SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal);
11375aff1c07SPeter Maydell 
11385aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
11395aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
11405aff1c07SPeter Maydell 
11415aff1c07SPeter Maydell             if (!pinfo->devfn) {
11425aff1c07SPeter Maydell                 continue;
11435aff1c07SPeter Maydell             }
11445aff1c07SPeter Maydell             sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr);
11455aff1c07SPeter Maydell 
11465aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name);
11475aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
11485aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
11495aff1c07SPeter Maydell                                                                "cfg_nonsec",
11505aff1c07SPeter Maydell                                                                port));
11515aff1c07SPeter Maydell             g_free(gpioname);
11525aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_ap", ppcinfo->name);
11535aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
11545aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
11555aff1c07SPeter Maydell                                                                "cfg_ap", port));
11565aff1c07SPeter Maydell             g_free(gpioname);
11575aff1c07SPeter Maydell         }
11585aff1c07SPeter Maydell 
11595aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name);
11605aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
11615aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
11625aff1c07SPeter Maydell                                                            "irq_enable", 0));
11635aff1c07SPeter Maydell         g_free(gpioname);
11645aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name);
11655aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
11665aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
11675aff1c07SPeter Maydell                                                            "irq_clear", 0));
11685aff1c07SPeter Maydell         g_free(gpioname);
11695aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name);
11705aff1c07SPeter Maydell         qdev_connect_gpio_out_named(ppcdev, "irq", 0,
11715aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(iotkitdev,
11725aff1c07SPeter Maydell                                                            gpioname, 0));
11735aff1c07SPeter Maydell         g_free(gpioname);
11745aff1c07SPeter Maydell 
11755aff1c07SPeter Maydell         qdev_connect_gpio_out(dev_splitter, i,
11765aff1c07SPeter Maydell                               qdev_get_gpio_in_named(ppcdev,
11775aff1c07SPeter Maydell                                                      "cfg_sec_resp", 0));
11785aff1c07SPeter Maydell     }
11795aff1c07SPeter Maydell 
11805aff1c07SPeter Maydell     create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000);
11815aff1c07SPeter Maydell 
1182eb09d533SPeter Maydell     if (mmc->fpga_type == FPGA_AN547) {
1183eb09d533SPeter Maydell         create_unimplemented_device("U55 timing adapter 0", 0x48102000, 0x1000);
1184eb09d533SPeter Maydell         create_unimplemented_device("U55 timing adapter 1", 0x48103000, 0x1000);
1185eb09d533SPeter Maydell     }
1186eb09d533SPeter Maydell 
11874fec32dbSPeter Maydell     create_non_mpc_ram(mms);
11884fec32dbSPeter Maydell 
1189f1dfab0dSPeter Maydell     if (mmc->fpga_type == FPGA_AN524) {
1190f1dfab0dSPeter Maydell         /*
1191f1dfab0dSPeter Maydell          * Connect the line from the SCC so that we can remap when the
1192f1dfab0dSPeter Maydell          * guest updates that register.
1193f1dfab0dSPeter Maydell          */
1194f1dfab0dSPeter Maydell         mms->remap_irq = qemu_allocate_irq(remap_irq_fn, mms, 0);
1195f1dfab0dSPeter Maydell         qdev_connect_gpio_out_named(DEVICE(&mms->scc), "remap", 0,
1196f1dfab0dSPeter Maydell                                     mms->remap_irq);
1197f1dfab0dSPeter Maydell     }
1198f1dfab0dSPeter Maydell 
1199a113aef9SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
1200a113aef9SPeter Maydell                        boot_ram_size(mms));
12015aff1c07SPeter Maydell }
12025aff1c07SPeter Maydell 
120328e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address,
120428e56f05SPeter Maydell                                int *iregion, bool *exempt, bool *ns, bool *nsc)
120528e56f05SPeter Maydell {
120628e56f05SPeter Maydell     /*
120728e56f05SPeter Maydell      * The MPS2 TZ FPGA images have IDAUs in them which are connected to
120828e56f05SPeter Maydell      * the Master Security Controllers. Thes have the same logic as
120928e56f05SPeter Maydell      * is used by the IoTKit for the IDAU connected to the CPU, except
121028e56f05SPeter Maydell      * that MSCs don't care about the NSC attribute.
121128e56f05SPeter Maydell      */
121228e56f05SPeter Maydell     int region = extract32(address, 28, 4);
121328e56f05SPeter Maydell 
121428e56f05SPeter Maydell     *ns = !(region & 1);
121528e56f05SPeter Maydell     *nsc = false;
121628e56f05SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
121728e56f05SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
121828e56f05SPeter Maydell     *iregion = region;
121928e56f05SPeter Maydell }
122028e56f05SPeter Maydell 
1221f1dfab0dSPeter Maydell static char *mps2_get_remap(Object *obj, Error **errp)
1222f1dfab0dSPeter Maydell {
1223f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(obj);
1224f1dfab0dSPeter Maydell     const char *val = mms->remap ? "QSPI" : "BRAM";
1225f1dfab0dSPeter Maydell     return g_strdup(val);
1226f1dfab0dSPeter Maydell }
1227f1dfab0dSPeter Maydell 
1228f1dfab0dSPeter Maydell static void mps2_set_remap(Object *obj, const char *value, Error **errp)
1229f1dfab0dSPeter Maydell {
1230f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(obj);
1231f1dfab0dSPeter Maydell 
1232f1dfab0dSPeter Maydell     if (!strcmp(value, "BRAM")) {
1233f1dfab0dSPeter Maydell         mms->remap = false;
1234f1dfab0dSPeter Maydell     } else if (!strcmp(value, "QSPI")) {
1235f1dfab0dSPeter Maydell         mms->remap = true;
1236f1dfab0dSPeter Maydell     } else {
1237f1dfab0dSPeter Maydell         error_setg(errp, "Invalid remap value");
1238f1dfab0dSPeter Maydell         error_append_hint(errp, "Valid values are BRAM and QSPI.\n");
1239f1dfab0dSPeter Maydell     }
1240f1dfab0dSPeter Maydell }
1241f1dfab0dSPeter Maydell 
1242f1dfab0dSPeter Maydell static void mps2_machine_reset(MachineState *machine)
1243f1dfab0dSPeter Maydell {
1244f1dfab0dSPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
1245f1dfab0dSPeter Maydell 
1246f1dfab0dSPeter Maydell     /*
1247f1dfab0dSPeter Maydell      * Set the initial memory mapping before triggering the reset of
1248f1dfab0dSPeter Maydell      * the rest of the system, so that the guest image loader and CPU
1249f1dfab0dSPeter Maydell      * reset see the correct mapping.
1250f1dfab0dSPeter Maydell      */
1251f1dfab0dSPeter Maydell     remap_memory(mms, mms->remap);
1252f1dfab0dSPeter Maydell     qemu_devices_reset();
1253f1dfab0dSPeter Maydell }
1254f1dfab0dSPeter Maydell 
12555aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data)
12565aff1c07SPeter Maydell {
12575aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
125828e56f05SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc);
12595aff1c07SPeter Maydell 
12605aff1c07SPeter Maydell     mc->init = mps2tz_common_init;
1261f1dfab0dSPeter Maydell     mc->reset = mps2_machine_reset;
126228e56f05SPeter Maydell     iic->check = mps2_tz_idau_check;
126318a8c3b3SPeter Maydell }
126418a8c3b3SPeter Maydell 
126518a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc)
126618a8c3b3SPeter Maydell {
126718a8c3b3SPeter Maydell     /*
126818a8c3b3SPeter Maydell      * Set mc->default_ram_size and default_ram_id from the
126918a8c3b3SPeter Maydell      * information in mmc->raminfo.
127018a8c3b3SPeter Maydell      */
127118a8c3b3SPeter Maydell     MachineClass *mc = MACHINE_CLASS(mmc);
127218a8c3b3SPeter Maydell     const RAMInfo *p;
127318a8c3b3SPeter Maydell 
127418a8c3b3SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
127518a8c3b3SPeter Maydell         if (p->mrindex < 0) {
127618a8c3b3SPeter Maydell             /* Found the entry for "system memory" */
127718a8c3b3SPeter Maydell             mc->default_ram_size = p->size;
127818a8c3b3SPeter Maydell             mc->default_ram_id = p->name;
127918a8c3b3SPeter Maydell             return;
128018a8c3b3SPeter Maydell         }
128118a8c3b3SPeter Maydell     }
128218a8c3b3SPeter Maydell     g_assert_not_reached();
12835aff1c07SPeter Maydell }
12845aff1c07SPeter Maydell 
12855aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data)
12865aff1c07SPeter Maydell {
12875aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
12885aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
12895aff1c07SPeter Maydell 
12905aff1c07SPeter Maydell     mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33";
129123f92423SPeter Maydell     mc->default_cpus = 1;
129223f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
129323f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
12945aff1c07SPeter Maydell     mmc->fpga_type = FPGA_AN505;
12955aff1c07SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
1296cb159db9SPeter Maydell     mmc->scc_id = 0x41045050;
1297a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
1298ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
1299f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk;
1300f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
1301de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
1302de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
130339901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
130411e1d412SPeter Maydell     mmc->numirq = 92;
13058b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
13069fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
1307902b28aeSPeter Maydell     mmc->sram_addr_width = 15;
13084fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo;
130923f92423SPeter Maydell     mmc->armsse_type = TYPE_IOTKIT;
13102f12dca0SPeter Maydell     mmc->boot_ram_size = 0;
131118a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
131223f92423SPeter Maydell }
131323f92423SPeter Maydell 
131423f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data)
131523f92423SPeter Maydell {
131623f92423SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
131723f92423SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
131823f92423SPeter Maydell 
131923f92423SPeter Maydell     mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33";
132023f92423SPeter Maydell     mc->default_cpus = 2;
132123f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
132223f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
132323f92423SPeter Maydell     mmc->fpga_type = FPGA_AN521;
132423f92423SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
132523f92423SPeter Maydell     mmc->scc_id = 0x41045210;
1326a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
1327ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
1328f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */
1329f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
1330de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
1331de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
133239901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
133311e1d412SPeter Maydell     mmc->numirq = 92;
13348b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
13359fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
1336902b28aeSPeter Maydell     mmc->sram_addr_width = 15;
13374fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */
133823f92423SPeter Maydell     mmc->armsse_type = TYPE_SSE200;
13392f12dca0SPeter Maydell     mmc->boot_ram_size = 0;
134018a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
13415aff1c07SPeter Maydell }
13425aff1c07SPeter Maydell 
134325ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data)
134425ff112aSPeter Maydell {
134525ff112aSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
134625ff112aSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
134725ff112aSPeter Maydell 
134825ff112aSPeter Maydell     mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33";
134925ff112aSPeter Maydell     mc->default_cpus = 2;
135025ff112aSPeter Maydell     mc->min_cpus = mc->default_cpus;
135125ff112aSPeter Maydell     mc->max_cpus = mc->default_cpus;
135225ff112aSPeter Maydell     mmc->fpga_type = FPGA_AN524;
135325ff112aSPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
135425ff112aSPeter Maydell     mmc->scc_id = 0x41045240;
135525ff112aSPeter Maydell     mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */
1356ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
135725ff112aSPeter Maydell     mmc->oscclk = an524_oscclk;
135825ff112aSPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an524_oscclk);
135925ff112aSPeter Maydell     mmc->fpgaio_num_leds = 10;
136025ff112aSPeter Maydell     mmc->fpgaio_has_switches = true;
136139901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
136225ff112aSPeter Maydell     mmc->numirq = 95;
13638b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
13649fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
1365902b28aeSPeter Maydell     mmc->sram_addr_width = 15;
136625ff112aSPeter Maydell     mmc->raminfo = an524_raminfo;
136725ff112aSPeter Maydell     mmc->armsse_type = TYPE_SSE200;
13682f12dca0SPeter Maydell     mmc->boot_ram_size = 0;
136925ff112aSPeter Maydell     mps2tz_set_default_ram_info(mmc);
1370f1dfab0dSPeter Maydell 
1371f1dfab0dSPeter Maydell     object_class_property_add_str(oc, "remap", mps2_get_remap, mps2_set_remap);
1372f1dfab0dSPeter Maydell     object_class_property_set_description(oc, "remap",
1373f1dfab0dSPeter Maydell                                           "Set memory mapping. Valid values "
1374f1dfab0dSPeter Maydell                                           "are BRAM (default) and QSPI.");
137525ff112aSPeter Maydell }
137625ff112aSPeter Maydell 
1377eb09d533SPeter Maydell static void mps3tz_an547_class_init(ObjectClass *oc, void *data)
1378eb09d533SPeter Maydell {
1379eb09d533SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
1380eb09d533SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
1381eb09d533SPeter Maydell 
1382eb09d533SPeter Maydell     mc->desc = "ARM MPS3 with AN547 FPGA image for Cortex-M55";
1383eb09d533SPeter Maydell     mc->default_cpus = 1;
1384eb09d533SPeter Maydell     mc->min_cpus = mc->default_cpus;
1385eb09d533SPeter Maydell     mc->max_cpus = mc->default_cpus;
1386eb09d533SPeter Maydell     mmc->fpga_type = FPGA_AN547;
1387eb09d533SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m55");
1388eb09d533SPeter Maydell     mmc->scc_id = 0x41055470;
1389eb09d533SPeter Maydell     mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */
1390eb09d533SPeter Maydell     mmc->apb_periph_frq = 25 * 1000 * 1000; /* 25MHz */
1391eb09d533SPeter Maydell     mmc->oscclk = an524_oscclk; /* same as AN524 */
1392eb09d533SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an524_oscclk);
1393eb09d533SPeter Maydell     mmc->fpgaio_num_leds = 10;
1394eb09d533SPeter Maydell     mmc->fpgaio_has_switches = true;
1395eb09d533SPeter Maydell     mmc->fpgaio_has_dbgctrl = true;
1396eb09d533SPeter Maydell     mmc->numirq = 96;
1397eb09d533SPeter Maydell     mmc->uart_overflow_irq = 48;
1398eb09d533SPeter Maydell     mmc->init_svtor = 0x00000000;
1399902b28aeSPeter Maydell     mmc->sram_addr_width = 21;
1400eb09d533SPeter Maydell     mmc->raminfo = an547_raminfo;
1401eb09d533SPeter Maydell     mmc->armsse_type = TYPE_SSE300;
14022f12dca0SPeter Maydell     mmc->boot_ram_size = 512 * KiB;
1403eb09d533SPeter Maydell     mps2tz_set_default_ram_info(mmc);
1404eb09d533SPeter Maydell }
1405eb09d533SPeter Maydell 
14065aff1c07SPeter Maydell static const TypeInfo mps2tz_info = {
14075aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_MACHINE,
14085aff1c07SPeter Maydell     .parent = TYPE_MACHINE,
14095aff1c07SPeter Maydell     .abstract = true,
14105aff1c07SPeter Maydell     .instance_size = sizeof(MPS2TZMachineState),
14115aff1c07SPeter Maydell     .class_size = sizeof(MPS2TZMachineClass),
14125aff1c07SPeter Maydell     .class_init = mps2tz_class_init,
141328e56f05SPeter Maydell     .interfaces = (InterfaceInfo[]) {
141428e56f05SPeter Maydell         { TYPE_IDAU_INTERFACE },
141528e56f05SPeter Maydell         { }
141628e56f05SPeter Maydell     },
14175aff1c07SPeter Maydell };
14185aff1c07SPeter Maydell 
14195aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = {
14205aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_AN505_MACHINE,
14215aff1c07SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
14225aff1c07SPeter Maydell     .class_init = mps2tz_an505_class_init,
14235aff1c07SPeter Maydell };
14245aff1c07SPeter Maydell 
142523f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = {
142623f92423SPeter Maydell     .name = TYPE_MPS2TZ_AN521_MACHINE,
142723f92423SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
142823f92423SPeter Maydell     .class_init = mps2tz_an521_class_init,
142923f92423SPeter Maydell };
143023f92423SPeter Maydell 
143125ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = {
143225ff112aSPeter Maydell     .name = TYPE_MPS3TZ_AN524_MACHINE,
143325ff112aSPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
143425ff112aSPeter Maydell     .class_init = mps3tz_an524_class_init,
143525ff112aSPeter Maydell };
143625ff112aSPeter Maydell 
1437eb09d533SPeter Maydell static const TypeInfo mps3tz_an547_info = {
1438eb09d533SPeter Maydell     .name = TYPE_MPS3TZ_AN547_MACHINE,
1439eb09d533SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
1440eb09d533SPeter Maydell     .class_init = mps3tz_an547_class_init,
1441eb09d533SPeter Maydell };
1442eb09d533SPeter Maydell 
14435aff1c07SPeter Maydell static void mps2tz_machine_init(void)
14445aff1c07SPeter Maydell {
14455aff1c07SPeter Maydell     type_register_static(&mps2tz_info);
14465aff1c07SPeter Maydell     type_register_static(&mps2tz_an505_info);
144723f92423SPeter Maydell     type_register_static(&mps2tz_an521_info);
144825ff112aSPeter Maydell     type_register_static(&mps3tz_an524_info);
1449eb09d533SPeter Maydell     type_register_static(&mps3tz_an547_info);
14505aff1c07SPeter Maydell }
14515aff1c07SPeter Maydell 
14525aff1c07SPeter Maydell type_init(mps2tz_machine_init);
1453