15aff1c07SPeter Maydell /* 25aff1c07SPeter Maydell * ARM V2M MPS2 board emulation, trustzone aware FPGA images 35aff1c07SPeter Maydell * 45aff1c07SPeter Maydell * Copyright (c) 2017 Linaro Limited 55aff1c07SPeter Maydell * Written by Peter Maydell 65aff1c07SPeter Maydell * 75aff1c07SPeter Maydell * This program is free software; you can redistribute it and/or modify 85aff1c07SPeter Maydell * it under the terms of the GNU General Public License version 2 or 95aff1c07SPeter Maydell * (at your option) any later version. 105aff1c07SPeter Maydell */ 115aff1c07SPeter Maydell 125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 135aff1c07SPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 145aff1c07SPeter Maydell * and most of the devices are in the FPGA, the details of the board 155aff1c07SPeter Maydell * as seen by the guest depend significantly on the FPGA image. 165aff1c07SPeter Maydell * This source file covers the following FPGA images, for TrustZone cores: 175aff1c07SPeter Maydell * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 1823f92423SPeter Maydell * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 1925ff112aSPeter Maydell * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 20eb09d533SPeter Maydell * "mps2-an547" -- Single Cortex-M55 as documented in Application Note AN547 215aff1c07SPeter Maydell * 225aff1c07SPeter Maydell * Links to the TRM for the board itself and to the various Application 235aff1c07SPeter Maydell * Notes which document the FPGA images can be found here: 245aff1c07SPeter Maydell * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 255aff1c07SPeter Maydell * 265aff1c07SPeter Maydell * Board TRM: 2750b52b18SPeter Maydell * https://developer.arm.com/documentation/100112/latest/ 285aff1c07SPeter Maydell * Application Note AN505: 2950b52b18SPeter Maydell * https://developer.arm.com/documentation/dai0505/latest/ 3023f92423SPeter Maydell * Application Note AN521: 3150b52b18SPeter Maydell * https://developer.arm.com/documentation/dai0521/latest/ 3225ff112aSPeter Maydell * Application Note AN524: 3325ff112aSPeter Maydell * https://developer.arm.com/documentation/dai0524/latest/ 34eb09d533SPeter Maydell * Application Note AN547: 35eb09d533SPeter Maydell * https://developer.arm.com/-/media/Arm%20Developer%20Community/PDF/DAI0547B_SSE300_PLUS_U55_FPGA_for_mps3.pdf 365aff1c07SPeter Maydell * 375aff1c07SPeter Maydell * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide 385aff1c07SPeter Maydell * (ARM ECM0601256) for the details of some of the device layout: 3950b52b18SPeter Maydell * https://developer.arm.com/documentation/ecm0601256/latest 4025ff112aSPeter Maydell * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines 4123f92423SPeter Maydell * most of the device layout: 4250b52b18SPeter Maydell * https://developer.arm.com/documentation/101104/latest/ 43eb09d533SPeter Maydell * and the AN547 uses the SSE-300, whose layout is in the SSE-300 TRM: 44eb09d533SPeter Maydell * https://developer.arm.com/documentation/101773/latest/ 455aff1c07SPeter Maydell */ 465aff1c07SPeter Maydell 475aff1c07SPeter Maydell #include "qemu/osdep.h" 48eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 4970a2cb8eSIgor Mammedov #include "qemu/cutils.h" 505aff1c07SPeter Maydell #include "qapi/error.h" 515aff1c07SPeter Maydell #include "qemu/error-report.h" 5212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 535aff1c07SPeter Maydell #include "hw/arm/armv7m.h" 545aff1c07SPeter Maydell #include "hw/or-irq.h" 555aff1c07SPeter Maydell #include "hw/boards.h" 565aff1c07SPeter Maydell #include "exec/address-spaces.h" 575aff1c07SPeter Maydell #include "sysemu/sysemu.h" 58f1dfab0dSPeter Maydell #include "sysemu/reset.h" 595aff1c07SPeter Maydell #include "hw/misc/unimp.h" 605aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 615aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 625aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h" 635aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h" 64665670aaSPeter Maydell #include "hw/misc/tz-mpc.h" 6528e56f05SPeter Maydell #include "hw/misc/tz-msc.h" 666eee5d24SPeter Maydell #include "hw/arm/armsse.h" 6728e56f05SPeter Maydell #include "hw/dma/pl080.h" 6841745d20SPeter Maydell #include "hw/rtc/pl031.h" 690d49759bSPeter Maydell #include "hw/ssi/pl022.h" 702e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 7194630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 725aff1c07SPeter Maydell #include "net/net.h" 735aff1c07SPeter Maydell #include "hw/core/split-irq.h" 74dee1515bSPeter Maydell #include "hw/qdev-clock.h" 75db1015e9SEduardo Habkost #include "qom/object.h" 76f1dfab0dSPeter Maydell #include "hw/irq.h" 775aff1c07SPeter Maydell 78eb09d533SPeter Maydell #define MPS2TZ_NUMIRQ_MAX 96 79eb09d533SPeter Maydell #define MPS2TZ_RAM_MAX 5 804a30dc1cSPeter Maydell 815aff1c07SPeter Maydell typedef enum MPS2TZFPGAType { 825aff1c07SPeter Maydell FPGA_AN505, 834a30dc1cSPeter Maydell FPGA_AN521, 8425ff112aSPeter Maydell FPGA_AN524, 85eb09d533SPeter Maydell FPGA_AN547, 865aff1c07SPeter Maydell } MPS2TZFPGAType; 875aff1c07SPeter Maydell 884fec32dbSPeter Maydell /* 894fec32dbSPeter Maydell * Define the layout of RAM in a board, including which parts are 904fec32dbSPeter Maydell * behind which MPCs. 914fec32dbSPeter Maydell * mrindex specifies the index into mms->ram[] to use for the backing RAM; 924fec32dbSPeter Maydell * -1 means "use the system RAM". 934fec32dbSPeter Maydell */ 944fec32dbSPeter Maydell typedef struct RAMInfo { 954fec32dbSPeter Maydell const char *name; 964fec32dbSPeter Maydell uint32_t base; 974fec32dbSPeter Maydell uint32_t size; 984fec32dbSPeter Maydell int mpc; /* MPC number, -1 for "not behind an MPC" */ 994fec32dbSPeter Maydell int mrindex; 1004fec32dbSPeter Maydell int flags; 1014fec32dbSPeter Maydell } RAMInfo; 1024fec32dbSPeter Maydell 1034fec32dbSPeter Maydell /* 1044fec32dbSPeter Maydell * Flag values: 1054fec32dbSPeter Maydell * IS_ALIAS: this RAM area is an alias to the upstream end of the 1064fec32dbSPeter Maydell * MPC specified by its .mpc value 107b89918fcSPeter Maydell * IS_ROM: this RAM area is read-only 1084fec32dbSPeter Maydell */ 1094fec32dbSPeter Maydell #define IS_ALIAS 1 110b89918fcSPeter Maydell #define IS_ROM 2 1114fec32dbSPeter Maydell 112db1015e9SEduardo Habkost struct MPS2TZMachineClass { 1135aff1c07SPeter Maydell MachineClass parent; 1145aff1c07SPeter Maydell MPS2TZFPGAType fpga_type; 1155aff1c07SPeter Maydell uint32_t scc_id; 116a3e24690SPeter Maydell uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ 117ad28ca7eSPeter Maydell uint32_t apb_periph_frq; /* APB peripheral frequency in Hz */ 118f7c71b21SPeter Maydell uint32_t len_oscclk; 119f7c71b21SPeter Maydell const uint32_t *oscclk; 120de77e8f4SPeter Maydell uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ 121de77e8f4SPeter Maydell bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ 12239901aeaSPeter Maydell bool fpgaio_has_dbgctrl; /* Does FPGAIO have DBGCTRL register? */ 12311e1d412SPeter Maydell int numirq; /* Number of external interrupts */ 1248b4b5c23SPeter Maydell int uart_overflow_irq; /* number of the combined UART overflow IRQ */ 1259fe1ea11SPeter Maydell uint32_t init_svtor; /* init-svtor setting for SSE */ 1264fec32dbSPeter Maydell const RAMInfo *raminfo; 12723f92423SPeter Maydell const char *armsse_type; 128db1015e9SEduardo Habkost }; 1295aff1c07SPeter Maydell 130db1015e9SEduardo Habkost struct MPS2TZMachineState { 1315aff1c07SPeter Maydell MachineState parent; 1325aff1c07SPeter Maydell 13393dbd103SPeter Maydell ARMSSE iotkit; 1344fec32dbSPeter Maydell MemoryRegion ram[MPS2TZ_RAM_MAX]; 135a9597753SPeter Maydell MemoryRegion eth_usb_container; 136a9597753SPeter Maydell 1375aff1c07SPeter Maydell MPS2SCC scc; 1385aff1c07SPeter Maydell MPS2FPGAIO fpgaio; 1395aff1c07SPeter Maydell TZPPC ppc[5]; 1404fec32dbSPeter Maydell TZMPC mpc[3]; 1410d49759bSPeter Maydell PL022State spi[5]; 14225ff112aSPeter Maydell ArmSbconI2CState i2c[5]; 1435aff1c07SPeter Maydell UnimplementedDeviceState i2s_audio; 144519655e6SPeter Maydell UnimplementedDeviceState gpio[4]; 1455aff1c07SPeter Maydell UnimplementedDeviceState gfx; 14625ff112aSPeter Maydell UnimplementedDeviceState cldc; 147a9597753SPeter Maydell UnimplementedDeviceState usb; 14841745d20SPeter Maydell PL031State rtc; 14928e56f05SPeter Maydell PL080State dma[4]; 15028e56f05SPeter Maydell TZMSC msc[4]; 15125ff112aSPeter Maydell CMSDKAPBUART uart[6]; 1525aff1c07SPeter Maydell SplitIRQ sec_resp_splitter; 1535aff1c07SPeter Maydell qemu_or_irq uart_irq_orgate; 154519655e6SPeter Maydell DeviceState *lan9118; 15511e1d412SPeter Maydell SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; 156dee1515bSPeter Maydell Clock *sysclk; 157dee1515bSPeter Maydell Clock *s32kclk; 158f1dfab0dSPeter Maydell 159f1dfab0dSPeter Maydell bool remap; 160f1dfab0dSPeter Maydell qemu_irq remap_irq; 161db1015e9SEduardo Habkost }; 1625aff1c07SPeter Maydell 1635aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz" 1645aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") 16523f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") 16625ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") 167eb09d533SPeter Maydell #define TYPE_MPS3TZ_AN547_MACHINE MACHINE_TYPE_NAME("mps3-an547") 1685aff1c07SPeter Maydell 169a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) 1705aff1c07SPeter Maydell 171dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */ 172dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000) 1735aff1c07SPeter Maydell 17425ff112aSPeter Maydell /* 17525ff112aSPeter Maydell * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit 17625ff112aSPeter Maydell * emulation of that much guest RAM, so artificially make it smaller. 17725ff112aSPeter Maydell */ 17825ff112aSPeter Maydell #if HOST_LONG_BITS == 32 17925ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB) 18025ff112aSPeter Maydell #else 18125ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB) 18225ff112aSPeter Maydell #endif 18325ff112aSPeter Maydell 184f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = { 185f7c71b21SPeter Maydell 40000000, 186f7c71b21SPeter Maydell 24580000, 187f7c71b21SPeter Maydell 25000000, 188f7c71b21SPeter Maydell }; 189f7c71b21SPeter Maydell 19025ff112aSPeter Maydell static const uint32_t an524_oscclk[] = { 19125ff112aSPeter Maydell 24000000, 19225ff112aSPeter Maydell 32000000, 19325ff112aSPeter Maydell 50000000, 19425ff112aSPeter Maydell 50000000, 19525ff112aSPeter Maydell 24576000, 19625ff112aSPeter Maydell 23750000, 19725ff112aSPeter Maydell }; 19825ff112aSPeter Maydell 1994fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { { 2004fec32dbSPeter Maydell .name = "ssram-0", 2014fec32dbSPeter Maydell .base = 0x00000000, 2024fec32dbSPeter Maydell .size = 0x00400000, 2034fec32dbSPeter Maydell .mpc = 0, 2044fec32dbSPeter Maydell .mrindex = 0, 2054fec32dbSPeter Maydell }, { 2064fec32dbSPeter Maydell .name = "ssram-1", 2074fec32dbSPeter Maydell .base = 0x28000000, 2084fec32dbSPeter Maydell .size = 0x00200000, 2094fec32dbSPeter Maydell .mpc = 1, 2104fec32dbSPeter Maydell .mrindex = 1, 2114fec32dbSPeter Maydell }, { 2124fec32dbSPeter Maydell .name = "ssram-2", 2134fec32dbSPeter Maydell .base = 0x28200000, 2144fec32dbSPeter Maydell .size = 0x00200000, 2154fec32dbSPeter Maydell .mpc = 2, 2164fec32dbSPeter Maydell .mrindex = 2, 2174fec32dbSPeter Maydell }, { 2184fec32dbSPeter Maydell .name = "ssram-0-alias", 2194fec32dbSPeter Maydell .base = 0x00400000, 2204fec32dbSPeter Maydell .size = 0x00400000, 2214fec32dbSPeter Maydell .mpc = 0, 2224fec32dbSPeter Maydell .mrindex = 3, 2234fec32dbSPeter Maydell .flags = IS_ALIAS, 2244fec32dbSPeter Maydell }, { 2254fec32dbSPeter Maydell /* Use the largest bit of contiguous RAM as our "system memory" */ 2264fec32dbSPeter Maydell .name = "mps.ram", 2274fec32dbSPeter Maydell .base = 0x80000000, 2284fec32dbSPeter Maydell .size = 16 * MiB, 2294fec32dbSPeter Maydell .mpc = -1, 2304fec32dbSPeter Maydell .mrindex = -1, 2314fec32dbSPeter Maydell }, { 2324fec32dbSPeter Maydell .name = NULL, 2334fec32dbSPeter Maydell }, 2344fec32dbSPeter Maydell }; 2354fec32dbSPeter Maydell 236f1dfab0dSPeter Maydell /* 237f1dfab0dSPeter Maydell * Note that the addresses and MPC numbering here should match up 238f1dfab0dSPeter Maydell * with those used in remap_memory(), which can swap the BRAM and QSPI. 239f1dfab0dSPeter Maydell */ 24025ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { { 24125ff112aSPeter Maydell .name = "bram", 24225ff112aSPeter Maydell .base = 0x00000000, 24325ff112aSPeter Maydell .size = 512 * KiB, 24425ff112aSPeter Maydell .mpc = 0, 24525ff112aSPeter Maydell .mrindex = 0, 24625ff112aSPeter Maydell }, { 24725ff112aSPeter Maydell /* We don't model QSPI flash yet; for now expose it as simple ROM */ 24825ff112aSPeter Maydell .name = "QSPI", 24925ff112aSPeter Maydell .base = 0x28000000, 25025ff112aSPeter Maydell .size = 8 * MiB, 25125ff112aSPeter Maydell .mpc = 1, 252*b6889c5aSPeter Maydell .mrindex = 1, 25325ff112aSPeter Maydell .flags = IS_ROM, 25425ff112aSPeter Maydell }, { 25525ff112aSPeter Maydell .name = "DDR", 25625ff112aSPeter Maydell .base = 0x60000000, 25725ff112aSPeter Maydell .size = MPS3_DDR_SIZE, 25825ff112aSPeter Maydell .mpc = 2, 25925ff112aSPeter Maydell .mrindex = -1, 26025ff112aSPeter Maydell }, { 26125ff112aSPeter Maydell .name = NULL, 26225ff112aSPeter Maydell }, 26325ff112aSPeter Maydell }; 26425ff112aSPeter Maydell 265eb09d533SPeter Maydell static const RAMInfo an547_raminfo[] = { { 266eb09d533SPeter Maydell .name = "itcm", 267eb09d533SPeter Maydell .base = 0x00000000, 268eb09d533SPeter Maydell .size = 512 * KiB, 269eb09d533SPeter Maydell .mpc = -1, 270eb09d533SPeter Maydell .mrindex = 0, 271eb09d533SPeter Maydell }, { 272eb09d533SPeter Maydell .name = "sram", 273eb09d533SPeter Maydell .base = 0x01000000, 274eb09d533SPeter Maydell .size = 2 * MiB, 275eb09d533SPeter Maydell .mpc = 0, 276eb09d533SPeter Maydell .mrindex = 1, 277eb09d533SPeter Maydell }, { 278eb09d533SPeter Maydell .name = "dtcm", 279eb09d533SPeter Maydell .base = 0x20000000, 280eb09d533SPeter Maydell .size = 4 * 128 * KiB, 281eb09d533SPeter Maydell .mpc = -1, 282eb09d533SPeter Maydell .mrindex = 2, 283eb09d533SPeter Maydell }, { 284eb09d533SPeter Maydell .name = "sram 2", 285eb09d533SPeter Maydell .base = 0x21000000, 286eb09d533SPeter Maydell .size = 4 * MiB, 287eb09d533SPeter Maydell .mpc = -1, 288eb09d533SPeter Maydell .mrindex = 3, 289eb09d533SPeter Maydell }, { 290eb09d533SPeter Maydell /* We don't model QSPI flash yet; for now expose it as simple ROM */ 291eb09d533SPeter Maydell .name = "QSPI", 292eb09d533SPeter Maydell .base = 0x28000000, 293eb09d533SPeter Maydell .size = 8 * MiB, 294eb09d533SPeter Maydell .mpc = 1, 295eb09d533SPeter Maydell .mrindex = 4, 296eb09d533SPeter Maydell .flags = IS_ROM, 297eb09d533SPeter Maydell }, { 298eb09d533SPeter Maydell .name = "DDR", 299eb09d533SPeter Maydell .base = 0x60000000, 300eb09d533SPeter Maydell .size = MPS3_DDR_SIZE, 301eb09d533SPeter Maydell .mpc = 2, 302eb09d533SPeter Maydell .mrindex = -1, 303eb09d533SPeter Maydell }, { 304eb09d533SPeter Maydell .name = NULL, 305eb09d533SPeter Maydell }, 306eb09d533SPeter Maydell }; 307eb09d533SPeter Maydell 3084fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) 3094fec32dbSPeter Maydell { 3104fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3114fec32dbSPeter Maydell const RAMInfo *p; 31291c0a798SPeter Maydell const RAMInfo *found = NULL; 3134fec32dbSPeter Maydell 3144fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 3154fec32dbSPeter Maydell if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { 31691c0a798SPeter Maydell /* There should only be one entry in the array for this MPC */ 31791c0a798SPeter Maydell g_assert(!found); 31891c0a798SPeter Maydell found = p; 3194fec32dbSPeter Maydell } 3204fec32dbSPeter Maydell } 3214fec32dbSPeter Maydell /* if raminfo array doesn't have an entry for each MPC this is a bug */ 32291c0a798SPeter Maydell assert(found); 32391c0a798SPeter Maydell return found; 3244fec32dbSPeter Maydell } 3254fec32dbSPeter Maydell 3264fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, 3274fec32dbSPeter Maydell const RAMInfo *raminfo) 3284fec32dbSPeter Maydell { 3294fec32dbSPeter Maydell /* Return an initialized MemoryRegion for the RAMInfo. */ 3304fec32dbSPeter Maydell MemoryRegion *ram; 3314fec32dbSPeter Maydell 3324fec32dbSPeter Maydell if (raminfo->mrindex < 0) { 3334fec32dbSPeter Maydell /* Means this RAMInfo is for QEMU's "system memory" */ 3344fec32dbSPeter Maydell MachineState *machine = MACHINE(mms); 335b89918fcSPeter Maydell assert(!(raminfo->flags & IS_ROM)); 3364fec32dbSPeter Maydell return machine->ram; 3374fec32dbSPeter Maydell } 3384fec32dbSPeter Maydell 3394fec32dbSPeter Maydell assert(raminfo->mrindex < MPS2TZ_RAM_MAX); 3404fec32dbSPeter Maydell ram = &mms->ram[raminfo->mrindex]; 3414fec32dbSPeter Maydell 3424fec32dbSPeter Maydell memory_region_init_ram(ram, NULL, raminfo->name, 3434fec32dbSPeter Maydell raminfo->size, &error_fatal); 344b89918fcSPeter Maydell if (raminfo->flags & IS_ROM) { 345b89918fcSPeter Maydell memory_region_set_readonly(ram, true); 346b89918fcSPeter Maydell } 3474fec32dbSPeter Maydell return ram; 3484fec32dbSPeter Maydell } 3494fec32dbSPeter Maydell 3505aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 3515aff1c07SPeter Maydell * located at @base in the memory map. 3525aff1c07SPeter Maydell */ 3535aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 3545aff1c07SPeter Maydell MemoryRegion *orig, hwaddr base) 3555aff1c07SPeter Maydell { 3565aff1c07SPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 3575aff1c07SPeter Maydell memory_region_size(orig)); 3585aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 3595aff1c07SPeter Maydell } 3605aff1c07SPeter Maydell 3614a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) 3624a30dc1cSPeter Maydell { 363fee887a7SPeter Maydell /* 364fee887a7SPeter Maydell * Return a qemu_irq which will signal IRQ n to all CPUs in the 365fee887a7SPeter Maydell * SSE. The irqno should be as the CPU sees it, so the first 366fee887a7SPeter Maydell * external-to-the-SSE interrupt is 32. 367fee887a7SPeter Maydell */ 368ba94ffd7SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(mms); 36911e1d412SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3704a30dc1cSPeter Maydell 371fee887a7SPeter Maydell assert(irqno >= 32 && irqno < (mmc->numirq + 32)); 372fee887a7SPeter Maydell 373fee887a7SPeter Maydell /* 374fee887a7SPeter Maydell * Convert from "CPU irq number" (as listed in the FPGA image 375fee887a7SPeter Maydell * documentation) to the SSE external-interrupt number. 376fee887a7SPeter Maydell */ 377fee887a7SPeter Maydell irqno -= 32; 3784a30dc1cSPeter Maydell 379ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 3804a30dc1cSPeter Maydell return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); 381ba94ffd7SPeter Maydell } else { 382ba94ffd7SPeter Maydell return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); 3834a30dc1cSPeter Maydell } 3844a30dc1cSPeter Maydell } 3854a30dc1cSPeter Maydell 3865aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind 3875aff1c07SPeter Maydell * Peripheral Protection Controllers. These data structures 3885aff1c07SPeter Maydell * define the layout of which devices sit behind which PPCs. 3895aff1c07SPeter Maydell * The devfn for each port is a function which creates, configures 3905aff1c07SPeter Maydell * and initializes the device, returning the MemoryRegion which 3915aff1c07SPeter Maydell * needs to be plugged into the downstream end of the PPC port. 3925aff1c07SPeter Maydell */ 3935aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, 39442418279SPeter Maydell const char *name, hwaddr size, 39542418279SPeter Maydell const int *irqs); 3965aff1c07SPeter Maydell 3975aff1c07SPeter Maydell typedef struct PPCPortInfo { 3985aff1c07SPeter Maydell const char *name; 3995aff1c07SPeter Maydell MakeDevFn *devfn; 4005aff1c07SPeter Maydell void *opaque; 4015aff1c07SPeter Maydell hwaddr addr; 4025aff1c07SPeter Maydell hwaddr size; 40342418279SPeter Maydell int irqs[3]; /* currently no device needs more IRQ lines than this */ 4045aff1c07SPeter Maydell } PPCPortInfo; 4055aff1c07SPeter Maydell 4065aff1c07SPeter Maydell typedef struct PPCInfo { 4075aff1c07SPeter Maydell const char *name; 4085aff1c07SPeter Maydell PPCPortInfo ports[TZ_NUM_PORTS]; 4095aff1c07SPeter Maydell } PPCInfo; 4105aff1c07SPeter Maydell 4115aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, 4125aff1c07SPeter Maydell void *opaque, 41342418279SPeter Maydell const char *name, hwaddr size, 41442418279SPeter Maydell const int *irqs) 4155aff1c07SPeter Maydell { 4165aff1c07SPeter Maydell /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, 4175aff1c07SPeter Maydell * and return a pointer to its MemoryRegion. 4185aff1c07SPeter Maydell */ 4195aff1c07SPeter Maydell UnimplementedDeviceState *uds = opaque; 4205aff1c07SPeter Maydell 4210074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE); 4225aff1c07SPeter Maydell qdev_prop_set_string(DEVICE(uds), "name", name); 4235aff1c07SPeter Maydell qdev_prop_set_uint64(DEVICE(uds), "size", size); 4240074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal); 4255aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); 4265aff1c07SPeter Maydell } 4275aff1c07SPeter Maydell 4285aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, 42942418279SPeter Maydell const char *name, hwaddr size, 43042418279SPeter Maydell const int *irqs) 4315aff1c07SPeter Maydell { 432b22c4e8bSPeter Maydell /* The irq[] array is tx, rx, combined, in that order */ 433a3e24690SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 4345aff1c07SPeter Maydell CMSDKAPBUART *uart = opaque; 4355aff1c07SPeter Maydell int i = uart - &mms->uart[0]; 4365aff1c07SPeter Maydell SysBusDevice *s; 4375aff1c07SPeter Maydell DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); 4385aff1c07SPeter Maydell 4390074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); 440fc38a112SPeter Maydell qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); 441ad28ca7eSPeter Maydell qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->apb_periph_frq); 4420074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); 4435aff1c07SPeter Maydell s = SYS_BUS_DEVICE(uart); 444b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 445b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 4465aff1c07SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 4475aff1c07SPeter Maydell sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 448b22c4e8bSPeter Maydell sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); 4495aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); 4505aff1c07SPeter Maydell } 4515aff1c07SPeter Maydell 4525aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, 45342418279SPeter Maydell const char *name, hwaddr size, 45442418279SPeter Maydell const int *irqs) 4555aff1c07SPeter Maydell { 4565aff1c07SPeter Maydell MPS2SCC *scc = opaque; 4575aff1c07SPeter Maydell DeviceState *sccdev; 4585aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 459f7c71b21SPeter Maydell uint32_t i; 4605aff1c07SPeter Maydell 4610074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); 4625aff1c07SPeter Maydell sccdev = DEVICE(scc); 463f1dfab0dSPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg0", mms->remap ? 1 : 0); 4645aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 465cb159db9SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 4665aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 467f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); 468f7c71b21SPeter Maydell for (i = 0; i < mmc->len_oscclk; i++) { 469f7c71b21SPeter Maydell g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); 470f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); 471f7c71b21SPeter Maydell } 4720074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); 4735aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); 4745aff1c07SPeter Maydell } 4755aff1c07SPeter Maydell 4765aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, 47742418279SPeter Maydell const char *name, hwaddr size, 47842418279SPeter Maydell const int *irqs) 4795aff1c07SPeter Maydell { 4805aff1c07SPeter Maydell MPS2FPGAIO *fpgaio = opaque; 481de77e8f4SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 4825aff1c07SPeter Maydell 4830074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); 484de77e8f4SPeter Maydell qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); 485de77e8f4SPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); 48639901aeaSPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-dbgctrl", mmc->fpgaio_has_dbgctrl); 4870074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); 4885aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); 4895aff1c07SPeter Maydell } 4905aff1c07SPeter Maydell 491519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, 49242418279SPeter Maydell const char *name, hwaddr size, 49342418279SPeter Maydell const int *irqs) 494519655e6SPeter Maydell { 495519655e6SPeter Maydell SysBusDevice *s; 496519655e6SPeter Maydell NICInfo *nd = &nd_table[0]; 497519655e6SPeter Maydell 498519655e6SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 499519655e6SPeter Maydell * except that it doesn't support the checksum-offload feature. 500519655e6SPeter Maydell */ 501519655e6SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 5023e80f690SMarkus Armbruster mms->lan9118 = qdev_new(TYPE_LAN9118); 503519655e6SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 504519655e6SPeter Maydell 505519655e6SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 5063c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 507b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 508519655e6SPeter Maydell return sysbus_mmio_get_region(s, 0); 509519655e6SPeter Maydell } 510519655e6SPeter Maydell 511a9597753SPeter Maydell static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, 512a9597753SPeter Maydell const char *name, hwaddr size, 513a9597753SPeter Maydell const int *irqs) 514a9597753SPeter Maydell { 515a9597753SPeter Maydell /* 516a9597753SPeter Maydell * The AN524 makes the ethernet and USB share a PPC port. 517a9597753SPeter Maydell * irqs[] is the ethernet IRQ. 518a9597753SPeter Maydell */ 519a9597753SPeter Maydell SysBusDevice *s; 520a9597753SPeter Maydell NICInfo *nd = &nd_table[0]; 521a9597753SPeter Maydell 522a9597753SPeter Maydell memory_region_init(&mms->eth_usb_container, OBJECT(mms), 523a9597753SPeter Maydell "mps2-tz-eth-usb-container", 0x200000); 524a9597753SPeter Maydell 525a9597753SPeter Maydell /* 526a9597753SPeter Maydell * In hardware this is a LAN9220; the LAN9118 is software compatible 527a9597753SPeter Maydell * except that it doesn't support the checksum-offload feature. 528a9597753SPeter Maydell */ 529a9597753SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 530a9597753SPeter Maydell mms->lan9118 = qdev_new(TYPE_LAN9118); 531a9597753SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 532a9597753SPeter Maydell 533a9597753SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 534a9597753SPeter Maydell sysbus_realize_and_unref(s, &error_fatal); 535a9597753SPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 536a9597753SPeter Maydell 537a9597753SPeter Maydell memory_region_add_subregion(&mms->eth_usb_container, 538a9597753SPeter Maydell 0, sysbus_mmio_get_region(s, 0)); 539a9597753SPeter Maydell 540a9597753SPeter Maydell /* The USB OTG controller is an ISP1763; we don't have a model of it. */ 541a9597753SPeter Maydell object_initialize_child(OBJECT(mms), "usb-otg", 542a9597753SPeter Maydell &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); 543a9597753SPeter Maydell qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); 544a9597753SPeter Maydell qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); 545a9597753SPeter Maydell s = SYS_BUS_DEVICE(&mms->usb); 546a9597753SPeter Maydell sysbus_realize(s, &error_fatal); 547a9597753SPeter Maydell 548a9597753SPeter Maydell memory_region_add_subregion(&mms->eth_usb_container, 549a9597753SPeter Maydell 0x100000, sysbus_mmio_get_region(s, 0)); 550a9597753SPeter Maydell 551a9597753SPeter Maydell return &mms->eth_usb_container; 552a9597753SPeter Maydell } 553a9597753SPeter Maydell 554665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, 55542418279SPeter Maydell const char *name, hwaddr size, 55642418279SPeter Maydell const int *irqs) 557665670aaSPeter Maydell { 558665670aaSPeter Maydell TZMPC *mpc = opaque; 5594fec32dbSPeter Maydell int i = mpc - &mms->mpc[0]; 560665670aaSPeter Maydell MemoryRegion *upstream; 5614fec32dbSPeter Maydell const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); 5624fec32dbSPeter Maydell MemoryRegion *ram = mr_for_raminfo(mms, raminfo); 563665670aaSPeter Maydell 5644fec32dbSPeter Maydell object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); 5654fec32dbSPeter Maydell object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), 5665325cc34SMarkus Armbruster &error_fatal); 5670074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); 568665670aaSPeter Maydell /* Map the upstream end of the MPC into system memory */ 569665670aaSPeter Maydell upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); 5704fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); 571665670aaSPeter Maydell /* and connect its interrupt to the IoTKit */ 572665670aaSPeter Maydell qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, 573665670aaSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 574665670aaSPeter Maydell "mpcexp_status", i)); 575665670aaSPeter Maydell 576665670aaSPeter Maydell /* Return the register interface MR for our caller to map behind the PPC */ 577665670aaSPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); 578665670aaSPeter Maydell } 579665670aaSPeter Maydell 580f1dfab0dSPeter Maydell static hwaddr boot_mem_base(MPS2TZMachineState *mms) 581f1dfab0dSPeter Maydell { 582f1dfab0dSPeter Maydell /* 583f1dfab0dSPeter Maydell * Return the canonical address of the block which will be mapped 584f1dfab0dSPeter Maydell * at address 0x0 (i.e. where the vector table is). 585f1dfab0dSPeter Maydell * This is usually 0, but if the AN524 alternate memory map is 586f1dfab0dSPeter Maydell * enabled it will be the base address of the QSPI block. 587f1dfab0dSPeter Maydell */ 588f1dfab0dSPeter Maydell return mms->remap ? 0x28000000 : 0; 589f1dfab0dSPeter Maydell } 590f1dfab0dSPeter Maydell 591f1dfab0dSPeter Maydell static void remap_memory(MPS2TZMachineState *mms, int map) 592f1dfab0dSPeter Maydell { 593f1dfab0dSPeter Maydell /* 594f1dfab0dSPeter Maydell * Remap the memory for the AN524. 'map' is the value of 595f1dfab0dSPeter Maydell * SCC CFG_REG0 bit 0, i.e. 0 for the default map and 1 596f1dfab0dSPeter Maydell * for the "option 1" mapping where QSPI is at address 0. 597f1dfab0dSPeter Maydell * 598f1dfab0dSPeter Maydell * Effectively we need to swap around the "upstream" ends of 599f1dfab0dSPeter Maydell * MPC 0 and MPC 1. 600f1dfab0dSPeter Maydell */ 601f1dfab0dSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 602f1dfab0dSPeter Maydell int i; 603f1dfab0dSPeter Maydell 604f1dfab0dSPeter Maydell if (mmc->fpga_type != FPGA_AN524) { 605f1dfab0dSPeter Maydell return; 606f1dfab0dSPeter Maydell } 607f1dfab0dSPeter Maydell 608f1dfab0dSPeter Maydell memory_region_transaction_begin(); 609f1dfab0dSPeter Maydell for (i = 0; i < 2; i++) { 610f1dfab0dSPeter Maydell TZMPC *mpc = &mms->mpc[i]; 611f1dfab0dSPeter Maydell MemoryRegion *upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); 612f1dfab0dSPeter Maydell hwaddr addr = (i ^ map) ? 0x28000000 : 0; 613f1dfab0dSPeter Maydell 614f1dfab0dSPeter Maydell memory_region_set_address(upstream, addr); 615f1dfab0dSPeter Maydell } 616f1dfab0dSPeter Maydell memory_region_transaction_commit(); 617f1dfab0dSPeter Maydell } 618f1dfab0dSPeter Maydell 619f1dfab0dSPeter Maydell static void remap_irq_fn(void *opaque, int n, int level) 620f1dfab0dSPeter Maydell { 621f1dfab0dSPeter Maydell MPS2TZMachineState *mms = opaque; 622f1dfab0dSPeter Maydell 623f1dfab0dSPeter Maydell remap_memory(mms, level); 624f1dfab0dSPeter Maydell } 625f1dfab0dSPeter Maydell 62628e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, 62742418279SPeter Maydell const char *name, hwaddr size, 62842418279SPeter Maydell const int *irqs) 62928e56f05SPeter Maydell { 630b22c4e8bSPeter Maydell /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ 63128e56f05SPeter Maydell PL080State *dma = opaque; 63228e56f05SPeter Maydell int i = dma - &mms->dma[0]; 63328e56f05SPeter Maydell SysBusDevice *s; 63428e56f05SPeter Maydell char *mscname = g_strdup_printf("%s-msc", name); 63528e56f05SPeter Maydell TZMSC *msc = &mms->msc[i]; 63628e56f05SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 63728e56f05SPeter Maydell MemoryRegion *msc_upstream; 63828e56f05SPeter Maydell MemoryRegion *msc_downstream; 63928e56f05SPeter Maydell 64028e56f05SPeter Maydell /* 64128e56f05SPeter Maydell * Each DMA device is a PL081 whose transaction master interface 64228e56f05SPeter Maydell * is guarded by a Master Security Controller. The downstream end of 64328e56f05SPeter Maydell * the MSC connects to the IoTKit AHB Slave Expansion port, so the 64428e56f05SPeter Maydell * DMA devices can see all devices and memory that the CPU does. 64528e56f05SPeter Maydell */ 6460074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC); 64728e56f05SPeter Maydell msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0); 6485325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "downstream", 6495325cc34SMarkus Armbruster OBJECT(msc_downstream), &error_fatal); 6505325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal); 6510074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal); 65228e56f05SPeter Maydell 65328e56f05SPeter Maydell qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0, 65428e56f05SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 65528e56f05SPeter Maydell "mscexp_status", i)); 65628e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i, 65728e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 65828e56f05SPeter Maydell "irq_clear", 0)); 65928e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i, 66028e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 66128e56f05SPeter Maydell "cfg_nonsec", 0)); 66228e56f05SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter), 66328e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + i, 66428e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 66528e56f05SPeter Maydell "cfg_sec_resp", 0)); 66628e56f05SPeter Maydell msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0); 66728e56f05SPeter Maydell 6680074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081); 6695325cc34SMarkus Armbruster object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream), 6705325cc34SMarkus Armbruster &error_fatal); 6710074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal); 67228e56f05SPeter Maydell 67328e56f05SPeter Maydell s = SYS_BUS_DEVICE(dma); 67428e56f05SPeter Maydell /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ 675b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 676b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 677b22c4e8bSPeter Maydell sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); 67828e56f05SPeter Maydell 6797081e9b6SPeter Maydell g_free(mscname); 68028e56f05SPeter Maydell return sysbus_mmio_get_region(s, 0); 68128e56f05SPeter Maydell } 68228e56f05SPeter Maydell 6830d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, 68442418279SPeter Maydell const char *name, hwaddr size, 68542418279SPeter Maydell const int *irqs) 6860d49759bSPeter Maydell { 6870d49759bSPeter Maydell /* 6880d49759bSPeter Maydell * The AN505 has five PL022 SPI controllers. 6890d49759bSPeter Maydell * One of these should have the LCD controller behind it; the others 6900d49759bSPeter Maydell * are connected only to the FPGA's "general purpose SPI connector" 6910d49759bSPeter Maydell * or "shield" expansion connectors. 6920d49759bSPeter Maydell * Note that if we do implement devices behind SPI, the chip select 6930d49759bSPeter Maydell * lines are set via the "MISC" register in the MPS2 FPGAIO device. 6940d49759bSPeter Maydell */ 6950d49759bSPeter Maydell PL022State *spi = opaque; 6960d49759bSPeter Maydell SysBusDevice *s; 6970d49759bSPeter Maydell 6980074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); 6990074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); 7000d49759bSPeter Maydell s = SYS_BUS_DEVICE(spi); 701b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 7020d49759bSPeter Maydell return sysbus_mmio_get_region(s, 0); 7030d49759bSPeter Maydell } 7040d49759bSPeter Maydell 7052e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, 70642418279SPeter Maydell const char *name, hwaddr size, 70742418279SPeter Maydell const int *irqs) 7082e34818fSPhilippe Mathieu-Daudé { 7092e34818fSPhilippe Mathieu-Daudé ArmSbconI2CState *i2c = opaque; 7102e34818fSPhilippe Mathieu-Daudé SysBusDevice *s; 7112e34818fSPhilippe Mathieu-Daudé 7122e34818fSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C); 7132e34818fSPhilippe Mathieu-Daudé s = SYS_BUS_DEVICE(i2c); 7142e34818fSPhilippe Mathieu-Daudé sysbus_realize(s, &error_fatal); 7152e34818fSPhilippe Mathieu-Daudé return sysbus_mmio_get_region(s, 0); 7162e34818fSPhilippe Mathieu-Daudé } 7172e34818fSPhilippe Mathieu-Daudé 71841745d20SPeter Maydell static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, 71941745d20SPeter Maydell const char *name, hwaddr size, 72041745d20SPeter Maydell const int *irqs) 72141745d20SPeter Maydell { 72241745d20SPeter Maydell PL031State *pl031 = opaque; 72341745d20SPeter Maydell SysBusDevice *s; 72441745d20SPeter Maydell 72541745d20SPeter Maydell object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); 72641745d20SPeter Maydell s = SYS_BUS_DEVICE(pl031); 72741745d20SPeter Maydell sysbus_realize(s, &error_fatal); 72841745d20SPeter Maydell /* 72941745d20SPeter Maydell * The board docs don't give an IRQ number for the PL031, so 73041745d20SPeter Maydell * presumably it is not connected. 73141745d20SPeter Maydell */ 73241745d20SPeter Maydell return sysbus_mmio_get_region(s, 0); 73341745d20SPeter Maydell } 73441745d20SPeter Maydell 7354fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms) 7364fec32dbSPeter Maydell { 7374fec32dbSPeter Maydell /* 7384fec32dbSPeter Maydell * Handle the RAMs which are either not behind MPCs or which are 7394fec32dbSPeter Maydell * aliases to another MPC. 7404fec32dbSPeter Maydell */ 7414fec32dbSPeter Maydell const RAMInfo *p; 7424fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 7434fec32dbSPeter Maydell 7444fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 7454fec32dbSPeter Maydell if (p->flags & IS_ALIAS) { 7464fec32dbSPeter Maydell SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); 7474fec32dbSPeter Maydell MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); 7484fec32dbSPeter Maydell make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); 7494fec32dbSPeter Maydell } else if (p->mpc == -1) { 7504fec32dbSPeter Maydell /* RAM not behind an MPC */ 7514fec32dbSPeter Maydell MemoryRegion *mr = mr_for_raminfo(mms, p); 7524fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), p->base, mr); 7534fec32dbSPeter Maydell } 7544fec32dbSPeter Maydell } 7554fec32dbSPeter Maydell } 7564fec32dbSPeter Maydell 757a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms) 758a113aef9SPeter Maydell { 759a113aef9SPeter Maydell /* Return the size of the RAM block at guest address zero */ 760a113aef9SPeter Maydell const RAMInfo *p; 761a113aef9SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 762a113aef9SPeter Maydell 763a113aef9SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 764f1dfab0dSPeter Maydell if (p->base == boot_mem_base(mms)) { 765a113aef9SPeter Maydell return p->size; 766a113aef9SPeter Maydell } 767a113aef9SPeter Maydell } 768a113aef9SPeter Maydell g_assert_not_reached(); 769a113aef9SPeter Maydell } 770a113aef9SPeter Maydell 7715aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine) 7725aff1c07SPeter Maydell { 7735aff1c07SPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 7744a30dc1cSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 7755aff1c07SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(machine); 7765aff1c07SPeter Maydell MemoryRegion *system_memory = get_system_memory(); 7775aff1c07SPeter Maydell DeviceState *iotkitdev; 7785aff1c07SPeter Maydell DeviceState *dev_splitter; 779ef29e382SPeter Maydell const PPCInfo *ppcs; 780ef29e382SPeter Maydell int num_ppcs; 7815aff1c07SPeter Maydell int i; 7825aff1c07SPeter Maydell 7835aff1c07SPeter Maydell if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 7845aff1c07SPeter Maydell error_report("This board can only be used with CPU %s", 7855aff1c07SPeter Maydell mc->default_cpu_type); 7865aff1c07SPeter Maydell exit(1); 7875aff1c07SPeter Maydell } 7885aff1c07SPeter Maydell 78970a2cb8eSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 79070a2cb8eSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 79170a2cb8eSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 79270a2cb8eSIgor Mammedov g_free(sz); 79370a2cb8eSIgor Mammedov exit(EXIT_FAILURE); 79470a2cb8eSIgor Mammedov } 79570a2cb8eSIgor Mammedov 796dee1515bSPeter Maydell /* These clocks don't need migration because they are fixed-frequency */ 797dee1515bSPeter Maydell mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); 798a3e24690SPeter Maydell clock_set_hz(mms->sysclk, mmc->sysclk_frq); 799dee1515bSPeter Maydell mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); 800dee1515bSPeter Maydell clock_set_hz(mms->s32kclk, S32KCLK_FRQ); 801dee1515bSPeter Maydell 8020074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, 8030074fce6SMarkus Armbruster mmc->armsse_type); 8045aff1c07SPeter Maydell iotkitdev = DEVICE(&mms->iotkit); 8055325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->iotkit), "memory", 8065325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 80711e1d412SPeter Maydell qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); 8089fe1ea11SPeter Maydell qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); 809dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); 810dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); 8110074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); 8125aff1c07SPeter Maydell 8134a30dc1cSPeter Maydell /* 814ba94ffd7SPeter Maydell * If this board has more than one CPU, then we need to create splitters 815ba94ffd7SPeter Maydell * to feed the IRQ inputs for each CPU in the SSE from each device in the 816ba94ffd7SPeter Maydell * board. If there is only one CPU, we can just wire the device IRQ 817ba94ffd7SPeter Maydell * directly to the SSE's IRQ input. 8184a30dc1cSPeter Maydell */ 81911e1d412SPeter Maydell assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); 820ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 82111e1d412SPeter Maydell for (i = 0; i < mmc->numirq; i++) { 8224a30dc1cSPeter Maydell char *name = g_strdup_printf("mps2-irq-splitter%d", i); 8234a30dc1cSPeter Maydell SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; 8244a30dc1cSPeter Maydell 8259fc7fc4dSMarkus Armbruster object_initialize_child_with_props(OBJECT(machine), name, 8264a30dc1cSPeter Maydell splitter, sizeof(*splitter), 8279fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ, &error_fatal, 8289fc7fc4dSMarkus Armbruster NULL); 8294a30dc1cSPeter Maydell g_free(name); 8304a30dc1cSPeter Maydell 8315325cc34SMarkus Armbruster object_property_set_int(OBJECT(splitter), "num-lines", 2, 8324a30dc1cSPeter Maydell &error_fatal); 833ce189ab2SMarkus Armbruster qdev_realize(DEVICE(splitter), NULL, &error_fatal); 8344a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 0, 8354a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 8364a30dc1cSPeter Maydell "EXP_IRQ", i)); 8374a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 1, 8384a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 8394a30dc1cSPeter Maydell "EXP_CPU1_IRQ", i)); 8404a30dc1cSPeter Maydell } 8414a30dc1cSPeter Maydell } 8424a30dc1cSPeter Maydell 8435aff1c07SPeter Maydell /* The sec_resp_cfg output from the IoTKit must be split into multiple 84428e56f05SPeter Maydell * lines, one for each of the PPCs we create here, plus one per MSC. 8455aff1c07SPeter Maydell */ 8467840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(machine), "sec-resp-splitter", 8479fc7fc4dSMarkus Armbruster &mms->sec_resp_splitter, TYPE_SPLIT_IRQ); 8485325cc34SMarkus Armbruster object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines", 84928e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc), 8505325cc34SMarkus Armbruster &error_fatal); 851ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal); 8525aff1c07SPeter Maydell dev_splitter = DEVICE(&mms->sec_resp_splitter); 8535aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, 8545aff1c07SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 8555aff1c07SPeter Maydell 8564fec32dbSPeter Maydell /* 8574fec32dbSPeter Maydell * The IoTKit sets up much of the memory layout, including 8585aff1c07SPeter Maydell * the aliases between secure and non-secure regions in the 8594fec32dbSPeter Maydell * address space, and also most of the devices in the system. 8604fec32dbSPeter Maydell * The FPGA itself contains various RAMs and some additional devices. 8614fec32dbSPeter Maydell * The FPGA images have an odd combination of different RAMs, 8625aff1c07SPeter Maydell * because in hardware they are different implementations and 8635aff1c07SPeter Maydell * connected to different buses, giving varying performance/size 8645aff1c07SPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 8654fec32dbSPeter Maydell * call the largest lump our "system memory". 8665aff1c07SPeter Maydell */ 8675aff1c07SPeter Maydell 8688cf68ed9SPeter Maydell /* 8698cf68ed9SPeter Maydell * The overflow IRQs for all UARTs are ORed together. 8705aff1c07SPeter Maydell * Tx, Rx and "combined" IRQs are sent to the NVIC separately. 8718cf68ed9SPeter Maydell * Create the OR gate for this: it has one input for the TX overflow 8728cf68ed9SPeter Maydell * and one for the RX overflow for each UART we might have. 8738cf68ed9SPeter Maydell * (If the board has fewer than the maximum possible number of UARTs 8748cf68ed9SPeter Maydell * those inputs are never wired up and are treated as always-zero.) 8755aff1c07SPeter Maydell */ 8767840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "uart-irq-orgate", 8779fc7fc4dSMarkus Armbruster &mms->uart_irq_orgate, TYPE_OR_IRQ); 8788cf68ed9SPeter Maydell object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 8798cf68ed9SPeter Maydell 2 * ARRAY_SIZE(mms->uart), 8805aff1c07SPeter Maydell &error_fatal); 881ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); 8825aff1c07SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, 8838b4b5c23SPeter Maydell get_sse_irq_in(mms, mmc->uart_overflow_irq)); 8845aff1c07SPeter Maydell 8855aff1c07SPeter Maydell /* Most of the devices in the FPGA are behind Peripheral Protection 8865aff1c07SPeter Maydell * Controllers. The required order for initializing things is: 8875aff1c07SPeter Maydell * + initialize the PPC 8885aff1c07SPeter Maydell * + initialize, configure and realize downstream devices 8895aff1c07SPeter Maydell * + connect downstream device MemoryRegions to the PPC 8905aff1c07SPeter Maydell * + realize the PPC 8915aff1c07SPeter Maydell * + map the PPC's MemoryRegions to the places in the address map 8925aff1c07SPeter Maydell * where the downstream devices should appear 8935aff1c07SPeter Maydell * + wire up the PPC's control lines to the IoTKit object 8945aff1c07SPeter Maydell */ 8955aff1c07SPeter Maydell 896ef29e382SPeter Maydell const PPCInfo an505_ppcs[] = { { 8975aff1c07SPeter Maydell .name = "apb_ppcexp0", 8985aff1c07SPeter Maydell .ports = { 8994fec32dbSPeter Maydell { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 9004fec32dbSPeter Maydell { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 9014fec32dbSPeter Maydell { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 9025aff1c07SPeter Maydell }, 9035aff1c07SPeter Maydell }, { 9045aff1c07SPeter Maydell .name = "apb_ppcexp1", 9055aff1c07SPeter Maydell .ports = { 906b22c4e8bSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, 907b22c4e8bSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, 908b22c4e8bSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, 909b22c4e8bSPeter Maydell { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, 910b22c4e8bSPeter Maydell { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, 911b22c4e8bSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, 912b22c4e8bSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, 913b22c4e8bSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, 914b22c4e8bSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, 915b22c4e8bSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, 9162e34818fSPhilippe Mathieu-Daudé { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, 9172e34818fSPhilippe Mathieu-Daudé { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, 9182e34818fSPhilippe Mathieu-Daudé { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, 9192e34818fSPhilippe Mathieu-Daudé { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 }, 9205aff1c07SPeter Maydell }, 9215aff1c07SPeter Maydell }, { 9225aff1c07SPeter Maydell .name = "apb_ppcexp2", 9235aff1c07SPeter Maydell .ports = { 9245aff1c07SPeter Maydell { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, 9255aff1c07SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 9265aff1c07SPeter Maydell 0x40301000, 0x1000 }, 9275aff1c07SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, 9285aff1c07SPeter Maydell }, 9295aff1c07SPeter Maydell }, { 9305aff1c07SPeter Maydell .name = "ahb_ppcexp0", 9315aff1c07SPeter Maydell .ports = { 9325aff1c07SPeter Maydell { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, 9335aff1c07SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, 9345aff1c07SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, 9355aff1c07SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, 9365aff1c07SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, 937b22c4e8bSPeter Maydell { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, 9385aff1c07SPeter Maydell }, 9395aff1c07SPeter Maydell }, { 9405aff1c07SPeter Maydell .name = "ahb_ppcexp1", 9415aff1c07SPeter Maydell .ports = { 942b22c4e8bSPeter Maydell { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, 943b22c4e8bSPeter Maydell { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, 944b22c4e8bSPeter Maydell { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, 945b22c4e8bSPeter Maydell { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, 9465aff1c07SPeter Maydell }, 9475aff1c07SPeter Maydell }, 9485aff1c07SPeter Maydell }; 9495aff1c07SPeter Maydell 95025ff112aSPeter Maydell const PPCInfo an524_ppcs[] = { { 95125ff112aSPeter Maydell .name = "apb_ppcexp0", 95225ff112aSPeter Maydell .ports = { 95325ff112aSPeter Maydell { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 95425ff112aSPeter Maydell { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 95525ff112aSPeter Maydell { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 95625ff112aSPeter Maydell }, 95725ff112aSPeter Maydell }, { 95825ff112aSPeter Maydell .name = "apb_ppcexp1", 95925ff112aSPeter Maydell .ports = { 96025ff112aSPeter Maydell { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, 96125ff112aSPeter Maydell { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, 96225ff112aSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, 96325ff112aSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, 96425ff112aSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, 96525ff112aSPeter Maydell { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, 96625ff112aSPeter Maydell { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, 96725ff112aSPeter Maydell { /* port 7 reserved */ }, 96825ff112aSPeter Maydell { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, 96925ff112aSPeter Maydell }, 97025ff112aSPeter Maydell }, { 97125ff112aSPeter Maydell .name = "apb_ppcexp2", 97225ff112aSPeter Maydell .ports = { 97325ff112aSPeter Maydell { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, 97425ff112aSPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 97525ff112aSPeter Maydell 0x41301000, 0x1000 }, 97625ff112aSPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, 97725ff112aSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, 97825ff112aSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, 97925ff112aSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, 98025ff112aSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, 98125ff112aSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, 98225ff112aSPeter Maydell { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, 98325ff112aSPeter Maydell 98425ff112aSPeter Maydell { /* port 9 reserved */ }, 98525ff112aSPeter Maydell { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, 98641745d20SPeter Maydell { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, 98725ff112aSPeter Maydell }, 98825ff112aSPeter Maydell }, { 98925ff112aSPeter Maydell .name = "ahb_ppcexp0", 99025ff112aSPeter Maydell .ports = { 99125ff112aSPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, 99225ff112aSPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, 99325ff112aSPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, 99425ff112aSPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, 995a9597753SPeter Maydell { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, 99625ff112aSPeter Maydell }, 99725ff112aSPeter Maydell }, 99825ff112aSPeter Maydell }; 99925ff112aSPeter Maydell 1000eb09d533SPeter Maydell const PPCInfo an547_ppcs[] = { { 1001eb09d533SPeter Maydell .name = "apb_ppcexp0", 1002eb09d533SPeter Maydell .ports = { 1003eb09d533SPeter Maydell { "ssram-mpc", make_mpc, &mms->mpc[0], 0x57000000, 0x1000 }, 1004eb09d533SPeter Maydell { "qspi-mpc", make_mpc, &mms->mpc[1], 0x57001000, 0x1000 }, 1005eb09d533SPeter Maydell { "ddr-mpc", make_mpc, &mms->mpc[2], 0x57002000, 0x1000 }, 1006eb09d533SPeter Maydell }, 1007eb09d533SPeter Maydell }, { 1008eb09d533SPeter Maydell .name = "apb_ppcexp1", 1009eb09d533SPeter Maydell .ports = { 1010eb09d533SPeter Maydell { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000 }, 1011eb09d533SPeter Maydell { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000 }, 1012eb09d533SPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x49202000, 0x1000, { 53 } }, 1013eb09d533SPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x49203000, 0x1000, { 54 } }, 1014eb09d533SPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x49204000, 0x1000, { 55 } }, 1015eb09d533SPeter Maydell { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000 }, 1016eb09d533SPeter Maydell { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000 }, 1017eb09d533SPeter Maydell { /* port 7 reserved */ }, 1018eb09d533SPeter Maydell { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000 }, 1019eb09d533SPeter Maydell }, 1020eb09d533SPeter Maydell }, { 1021eb09d533SPeter Maydell .name = "apb_ppcexp2", 1022eb09d533SPeter Maydell .ports = { 1023eb09d533SPeter Maydell { "scc", make_scc, &mms->scc, 0x49300000, 0x1000 }, 1024eb09d533SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 0x49301000, 0x1000 }, 1025eb09d533SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x49302000, 0x1000 }, 1026eb09d533SPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x49303000, 0x1000, { 33, 34, 43 } }, 1027eb09d533SPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x49304000, 0x1000, { 35, 36, 44 } }, 1028eb09d533SPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x49305000, 0x1000, { 37, 38, 45 } }, 1029eb09d533SPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x49306000, 0x1000, { 39, 40, 46 } }, 1030eb09d533SPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x49307000, 0x1000, { 41, 42, 47 } }, 1031eb09d533SPeter Maydell { "uart5", make_uart, &mms->uart[5], 0x49308000, 0x1000, { 125, 126, 127 } }, 1032eb09d533SPeter Maydell 1033eb09d533SPeter Maydell { /* port 9 reserved */ }, 1034eb09d533SPeter Maydell { "clcd", make_unimp_dev, &mms->cldc, 0x4930a000, 0x1000 }, 1035eb09d533SPeter Maydell { "rtc", make_rtc, &mms->rtc, 0x4930b000, 0x1000 }, 1036eb09d533SPeter Maydell }, 1037eb09d533SPeter Maydell }, { 1038eb09d533SPeter Maydell .name = "ahb_ppcexp0", 1039eb09d533SPeter Maydell .ports = { 1040eb09d533SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, 1041eb09d533SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, 1042eb09d533SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, 1043eb09d533SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, 1044eb09d533SPeter Maydell { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 49 } }, 1045eb09d533SPeter Maydell }, 1046eb09d533SPeter Maydell }, 1047eb09d533SPeter Maydell }; 1048eb09d533SPeter Maydell 1049ef29e382SPeter Maydell switch (mmc->fpga_type) { 1050ef29e382SPeter Maydell case FPGA_AN505: 1051ef29e382SPeter Maydell case FPGA_AN521: 1052ef29e382SPeter Maydell ppcs = an505_ppcs; 1053ef29e382SPeter Maydell num_ppcs = ARRAY_SIZE(an505_ppcs); 1054ef29e382SPeter Maydell break; 105525ff112aSPeter Maydell case FPGA_AN524: 105625ff112aSPeter Maydell ppcs = an524_ppcs; 105725ff112aSPeter Maydell num_ppcs = ARRAY_SIZE(an524_ppcs); 105825ff112aSPeter Maydell break; 1059eb09d533SPeter Maydell case FPGA_AN547: 1060eb09d533SPeter Maydell ppcs = an547_ppcs; 1061eb09d533SPeter Maydell num_ppcs = ARRAY_SIZE(an547_ppcs); 1062eb09d533SPeter Maydell break; 1063ef29e382SPeter Maydell default: 1064ef29e382SPeter Maydell g_assert_not_reached(); 1065ef29e382SPeter Maydell } 1066ef29e382SPeter Maydell 1067ef29e382SPeter Maydell for (i = 0; i < num_ppcs; i++) { 10685aff1c07SPeter Maydell const PPCInfo *ppcinfo = &ppcs[i]; 10695aff1c07SPeter Maydell TZPPC *ppc = &mms->ppc[i]; 10705aff1c07SPeter Maydell DeviceState *ppcdev; 10715aff1c07SPeter Maydell int port; 10725aff1c07SPeter Maydell char *gpioname; 10735aff1c07SPeter Maydell 10740074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), ppcinfo->name, ppc, 10750074fce6SMarkus Armbruster TYPE_TZ_PPC); 10765aff1c07SPeter Maydell ppcdev = DEVICE(ppc); 10775aff1c07SPeter Maydell 10785aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 10795aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 10805aff1c07SPeter Maydell MemoryRegion *mr; 10815aff1c07SPeter Maydell char *portname; 10825aff1c07SPeter Maydell 10835aff1c07SPeter Maydell if (!pinfo->devfn) { 10845aff1c07SPeter Maydell continue; 10855aff1c07SPeter Maydell } 10865aff1c07SPeter Maydell 108742418279SPeter Maydell mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, 108842418279SPeter Maydell pinfo->irqs); 10895aff1c07SPeter Maydell portname = g_strdup_printf("port[%d]", port); 10905325cc34SMarkus Armbruster object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 10915325cc34SMarkus Armbruster &error_fatal); 10925aff1c07SPeter Maydell g_free(portname); 10935aff1c07SPeter Maydell } 10945aff1c07SPeter Maydell 10950074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal); 10965aff1c07SPeter Maydell 10975aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 10985aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 10995aff1c07SPeter Maydell 11005aff1c07SPeter Maydell if (!pinfo->devfn) { 11015aff1c07SPeter Maydell continue; 11025aff1c07SPeter Maydell } 11035aff1c07SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); 11045aff1c07SPeter Maydell 11055aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); 11065aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 11075aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 11085aff1c07SPeter Maydell "cfg_nonsec", 11095aff1c07SPeter Maydell port)); 11105aff1c07SPeter Maydell g_free(gpioname); 11115aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_ap", ppcinfo->name); 11125aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 11135aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 11145aff1c07SPeter Maydell "cfg_ap", port)); 11155aff1c07SPeter Maydell g_free(gpioname); 11165aff1c07SPeter Maydell } 11175aff1c07SPeter Maydell 11185aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); 11195aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 11205aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 11215aff1c07SPeter Maydell "irq_enable", 0)); 11225aff1c07SPeter Maydell g_free(gpioname); 11235aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); 11245aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 11255aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 11265aff1c07SPeter Maydell "irq_clear", 0)); 11275aff1c07SPeter Maydell g_free(gpioname); 11285aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); 11295aff1c07SPeter Maydell qdev_connect_gpio_out_named(ppcdev, "irq", 0, 11305aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 11315aff1c07SPeter Maydell gpioname, 0)); 11325aff1c07SPeter Maydell g_free(gpioname); 11335aff1c07SPeter Maydell 11345aff1c07SPeter Maydell qdev_connect_gpio_out(dev_splitter, i, 11355aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 11365aff1c07SPeter Maydell "cfg_sec_resp", 0)); 11375aff1c07SPeter Maydell } 11385aff1c07SPeter Maydell 11395aff1c07SPeter Maydell create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); 11405aff1c07SPeter Maydell 1141eb09d533SPeter Maydell if (mmc->fpga_type == FPGA_AN547) { 1142eb09d533SPeter Maydell create_unimplemented_device("U55 timing adapter 0", 0x48102000, 0x1000); 1143eb09d533SPeter Maydell create_unimplemented_device("U55 timing adapter 1", 0x48103000, 0x1000); 1144eb09d533SPeter Maydell } 1145eb09d533SPeter Maydell 11464fec32dbSPeter Maydell create_non_mpc_ram(mms); 11474fec32dbSPeter Maydell 1148f1dfab0dSPeter Maydell if (mmc->fpga_type == FPGA_AN524) { 1149f1dfab0dSPeter Maydell /* 1150f1dfab0dSPeter Maydell * Connect the line from the SCC so that we can remap when the 1151f1dfab0dSPeter Maydell * guest updates that register. 1152f1dfab0dSPeter Maydell */ 1153f1dfab0dSPeter Maydell mms->remap_irq = qemu_allocate_irq(remap_irq_fn, mms, 0); 1154f1dfab0dSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&mms->scc), "remap", 0, 1155f1dfab0dSPeter Maydell mms->remap_irq); 1156f1dfab0dSPeter Maydell } 1157f1dfab0dSPeter Maydell 1158a113aef9SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 1159a113aef9SPeter Maydell boot_ram_size(mms)); 11605aff1c07SPeter Maydell } 11615aff1c07SPeter Maydell 116228e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, 116328e56f05SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 116428e56f05SPeter Maydell { 116528e56f05SPeter Maydell /* 116628e56f05SPeter Maydell * The MPS2 TZ FPGA images have IDAUs in them which are connected to 116728e56f05SPeter Maydell * the Master Security Controllers. Thes have the same logic as 116828e56f05SPeter Maydell * is used by the IoTKit for the IDAU connected to the CPU, except 116928e56f05SPeter Maydell * that MSCs don't care about the NSC attribute. 117028e56f05SPeter Maydell */ 117128e56f05SPeter Maydell int region = extract32(address, 28, 4); 117228e56f05SPeter Maydell 117328e56f05SPeter Maydell *ns = !(region & 1); 117428e56f05SPeter Maydell *nsc = false; 117528e56f05SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 117628e56f05SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 117728e56f05SPeter Maydell *iregion = region; 117828e56f05SPeter Maydell } 117928e56f05SPeter Maydell 1180f1dfab0dSPeter Maydell static char *mps2_get_remap(Object *obj, Error **errp) 1181f1dfab0dSPeter Maydell { 1182f1dfab0dSPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(obj); 1183f1dfab0dSPeter Maydell const char *val = mms->remap ? "QSPI" : "BRAM"; 1184f1dfab0dSPeter Maydell return g_strdup(val); 1185f1dfab0dSPeter Maydell } 1186f1dfab0dSPeter Maydell 1187f1dfab0dSPeter Maydell static void mps2_set_remap(Object *obj, const char *value, Error **errp) 1188f1dfab0dSPeter Maydell { 1189f1dfab0dSPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(obj); 1190f1dfab0dSPeter Maydell 1191f1dfab0dSPeter Maydell if (!strcmp(value, "BRAM")) { 1192f1dfab0dSPeter Maydell mms->remap = false; 1193f1dfab0dSPeter Maydell } else if (!strcmp(value, "QSPI")) { 1194f1dfab0dSPeter Maydell mms->remap = true; 1195f1dfab0dSPeter Maydell } else { 1196f1dfab0dSPeter Maydell error_setg(errp, "Invalid remap value"); 1197f1dfab0dSPeter Maydell error_append_hint(errp, "Valid values are BRAM and QSPI.\n"); 1198f1dfab0dSPeter Maydell } 1199f1dfab0dSPeter Maydell } 1200f1dfab0dSPeter Maydell 1201f1dfab0dSPeter Maydell static void mps2_machine_reset(MachineState *machine) 1202f1dfab0dSPeter Maydell { 1203f1dfab0dSPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 1204f1dfab0dSPeter Maydell 1205f1dfab0dSPeter Maydell /* 1206f1dfab0dSPeter Maydell * Set the initial memory mapping before triggering the reset of 1207f1dfab0dSPeter Maydell * the rest of the system, so that the guest image loader and CPU 1208f1dfab0dSPeter Maydell * reset see the correct mapping. 1209f1dfab0dSPeter Maydell */ 1210f1dfab0dSPeter Maydell remap_memory(mms, mms->remap); 1211f1dfab0dSPeter Maydell qemu_devices_reset(); 1212f1dfab0dSPeter Maydell } 1213f1dfab0dSPeter Maydell 12145aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data) 12155aff1c07SPeter Maydell { 12165aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 121728e56f05SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); 12185aff1c07SPeter Maydell 12195aff1c07SPeter Maydell mc->init = mps2tz_common_init; 1220f1dfab0dSPeter Maydell mc->reset = mps2_machine_reset; 122128e56f05SPeter Maydell iic->check = mps2_tz_idau_check; 122218a8c3b3SPeter Maydell } 122318a8c3b3SPeter Maydell 122418a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) 122518a8c3b3SPeter Maydell { 122618a8c3b3SPeter Maydell /* 122718a8c3b3SPeter Maydell * Set mc->default_ram_size and default_ram_id from the 122818a8c3b3SPeter Maydell * information in mmc->raminfo. 122918a8c3b3SPeter Maydell */ 123018a8c3b3SPeter Maydell MachineClass *mc = MACHINE_CLASS(mmc); 123118a8c3b3SPeter Maydell const RAMInfo *p; 123218a8c3b3SPeter Maydell 123318a8c3b3SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 123418a8c3b3SPeter Maydell if (p->mrindex < 0) { 123518a8c3b3SPeter Maydell /* Found the entry for "system memory" */ 123618a8c3b3SPeter Maydell mc->default_ram_size = p->size; 123718a8c3b3SPeter Maydell mc->default_ram_id = p->name; 123818a8c3b3SPeter Maydell return; 123918a8c3b3SPeter Maydell } 124018a8c3b3SPeter Maydell } 124118a8c3b3SPeter Maydell g_assert_not_reached(); 12425aff1c07SPeter Maydell } 12435aff1c07SPeter Maydell 12445aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data) 12455aff1c07SPeter Maydell { 12465aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 12475aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 12485aff1c07SPeter Maydell 12495aff1c07SPeter Maydell mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; 125023f92423SPeter Maydell mc->default_cpus = 1; 125123f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 125223f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 12535aff1c07SPeter Maydell mmc->fpga_type = FPGA_AN505; 12545aff1c07SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 1255cb159db9SPeter Maydell mmc->scc_id = 0x41045050; 1256a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1257ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 1258f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; 1259f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1260de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1261de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 126239901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 126311e1d412SPeter Maydell mmc->numirq = 92; 12648b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 12659fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 12664fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; 126723f92423SPeter Maydell mmc->armsse_type = TYPE_IOTKIT; 126818a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 126923f92423SPeter Maydell } 127023f92423SPeter Maydell 127123f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data) 127223f92423SPeter Maydell { 127323f92423SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 127423f92423SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 127523f92423SPeter Maydell 127623f92423SPeter Maydell mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33"; 127723f92423SPeter Maydell mc->default_cpus = 2; 127823f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 127923f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 128023f92423SPeter Maydell mmc->fpga_type = FPGA_AN521; 128123f92423SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 128223f92423SPeter Maydell mmc->scc_id = 0x41045210; 1283a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1284ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 1285f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ 1286f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1287de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1288de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 128939901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 129011e1d412SPeter Maydell mmc->numirq = 92; 12918b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 12929fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 12934fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ 129423f92423SPeter Maydell mmc->armsse_type = TYPE_SSE200; 129518a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 12965aff1c07SPeter Maydell } 12975aff1c07SPeter Maydell 129825ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data) 129925ff112aSPeter Maydell { 130025ff112aSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 130125ff112aSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 130225ff112aSPeter Maydell 130325ff112aSPeter Maydell mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; 130425ff112aSPeter Maydell mc->default_cpus = 2; 130525ff112aSPeter Maydell mc->min_cpus = mc->default_cpus; 130625ff112aSPeter Maydell mc->max_cpus = mc->default_cpus; 130725ff112aSPeter Maydell mmc->fpga_type = FPGA_AN524; 130825ff112aSPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 130925ff112aSPeter Maydell mmc->scc_id = 0x41045240; 131025ff112aSPeter Maydell mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ 1311ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 131225ff112aSPeter Maydell mmc->oscclk = an524_oscclk; 131325ff112aSPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); 131425ff112aSPeter Maydell mmc->fpgaio_num_leds = 10; 131525ff112aSPeter Maydell mmc->fpgaio_has_switches = true; 131639901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 131725ff112aSPeter Maydell mmc->numirq = 95; 13188b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 13199fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 132025ff112aSPeter Maydell mmc->raminfo = an524_raminfo; 132125ff112aSPeter Maydell mmc->armsse_type = TYPE_SSE200; 132225ff112aSPeter Maydell mps2tz_set_default_ram_info(mmc); 1323f1dfab0dSPeter Maydell 1324f1dfab0dSPeter Maydell object_class_property_add_str(oc, "remap", mps2_get_remap, mps2_set_remap); 1325f1dfab0dSPeter Maydell object_class_property_set_description(oc, "remap", 1326f1dfab0dSPeter Maydell "Set memory mapping. Valid values " 1327f1dfab0dSPeter Maydell "are BRAM (default) and QSPI."); 132825ff112aSPeter Maydell } 132925ff112aSPeter Maydell 1330eb09d533SPeter Maydell static void mps3tz_an547_class_init(ObjectClass *oc, void *data) 1331eb09d533SPeter Maydell { 1332eb09d533SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 1333eb09d533SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 1334eb09d533SPeter Maydell 1335eb09d533SPeter Maydell mc->desc = "ARM MPS3 with AN547 FPGA image for Cortex-M55"; 1336eb09d533SPeter Maydell mc->default_cpus = 1; 1337eb09d533SPeter Maydell mc->min_cpus = mc->default_cpus; 1338eb09d533SPeter Maydell mc->max_cpus = mc->default_cpus; 1339eb09d533SPeter Maydell mmc->fpga_type = FPGA_AN547; 1340eb09d533SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m55"); 1341eb09d533SPeter Maydell mmc->scc_id = 0x41055470; 1342eb09d533SPeter Maydell mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ 1343eb09d533SPeter Maydell mmc->apb_periph_frq = 25 * 1000 * 1000; /* 25MHz */ 1344eb09d533SPeter Maydell mmc->oscclk = an524_oscclk; /* same as AN524 */ 1345eb09d533SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); 1346eb09d533SPeter Maydell mmc->fpgaio_num_leds = 10; 1347eb09d533SPeter Maydell mmc->fpgaio_has_switches = true; 1348eb09d533SPeter Maydell mmc->fpgaio_has_dbgctrl = true; 1349eb09d533SPeter Maydell mmc->numirq = 96; 1350eb09d533SPeter Maydell mmc->uart_overflow_irq = 48; 1351eb09d533SPeter Maydell mmc->init_svtor = 0x00000000; 1352eb09d533SPeter Maydell mmc->raminfo = an547_raminfo; 1353eb09d533SPeter Maydell mmc->armsse_type = TYPE_SSE300; 1354eb09d533SPeter Maydell mps2tz_set_default_ram_info(mmc); 1355eb09d533SPeter Maydell } 1356eb09d533SPeter Maydell 13575aff1c07SPeter Maydell static const TypeInfo mps2tz_info = { 13585aff1c07SPeter Maydell .name = TYPE_MPS2TZ_MACHINE, 13595aff1c07SPeter Maydell .parent = TYPE_MACHINE, 13605aff1c07SPeter Maydell .abstract = true, 13615aff1c07SPeter Maydell .instance_size = sizeof(MPS2TZMachineState), 13625aff1c07SPeter Maydell .class_size = sizeof(MPS2TZMachineClass), 13635aff1c07SPeter Maydell .class_init = mps2tz_class_init, 136428e56f05SPeter Maydell .interfaces = (InterfaceInfo[]) { 136528e56f05SPeter Maydell { TYPE_IDAU_INTERFACE }, 136628e56f05SPeter Maydell { } 136728e56f05SPeter Maydell }, 13685aff1c07SPeter Maydell }; 13695aff1c07SPeter Maydell 13705aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = { 13715aff1c07SPeter Maydell .name = TYPE_MPS2TZ_AN505_MACHINE, 13725aff1c07SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 13735aff1c07SPeter Maydell .class_init = mps2tz_an505_class_init, 13745aff1c07SPeter Maydell }; 13755aff1c07SPeter Maydell 137623f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = { 137723f92423SPeter Maydell .name = TYPE_MPS2TZ_AN521_MACHINE, 137823f92423SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 137923f92423SPeter Maydell .class_init = mps2tz_an521_class_init, 138023f92423SPeter Maydell }; 138123f92423SPeter Maydell 138225ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = { 138325ff112aSPeter Maydell .name = TYPE_MPS3TZ_AN524_MACHINE, 138425ff112aSPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 138525ff112aSPeter Maydell .class_init = mps3tz_an524_class_init, 138625ff112aSPeter Maydell }; 138725ff112aSPeter Maydell 1388eb09d533SPeter Maydell static const TypeInfo mps3tz_an547_info = { 1389eb09d533SPeter Maydell .name = TYPE_MPS3TZ_AN547_MACHINE, 1390eb09d533SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 1391eb09d533SPeter Maydell .class_init = mps3tz_an547_class_init, 1392eb09d533SPeter Maydell }; 1393eb09d533SPeter Maydell 13945aff1c07SPeter Maydell static void mps2tz_machine_init(void) 13955aff1c07SPeter Maydell { 13965aff1c07SPeter Maydell type_register_static(&mps2tz_info); 13975aff1c07SPeter Maydell type_register_static(&mps2tz_an505_info); 139823f92423SPeter Maydell type_register_static(&mps2tz_an521_info); 139925ff112aSPeter Maydell type_register_static(&mps3tz_an524_info); 1400eb09d533SPeter Maydell type_register_static(&mps3tz_an547_info); 14015aff1c07SPeter Maydell } 14025aff1c07SPeter Maydell 14035aff1c07SPeter Maydell type_init(mps2tz_machine_init); 1404