15aff1c07SPeter Maydell /* 25aff1c07SPeter Maydell * ARM V2M MPS2 board emulation, trustzone aware FPGA images 35aff1c07SPeter Maydell * 45aff1c07SPeter Maydell * Copyright (c) 2017 Linaro Limited 55aff1c07SPeter Maydell * Written by Peter Maydell 65aff1c07SPeter Maydell * 75aff1c07SPeter Maydell * This program is free software; you can redistribute it and/or modify 85aff1c07SPeter Maydell * it under the terms of the GNU General Public License version 2 or 95aff1c07SPeter Maydell * (at your option) any later version. 105aff1c07SPeter Maydell */ 115aff1c07SPeter Maydell 125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 135aff1c07SPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 145aff1c07SPeter Maydell * and most of the devices are in the FPGA, the details of the board 155aff1c07SPeter Maydell * as seen by the guest depend significantly on the FPGA image. 165aff1c07SPeter Maydell * This source file covers the following FPGA images, for TrustZone cores: 175aff1c07SPeter Maydell * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 1823f92423SPeter Maydell * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 1925ff112aSPeter Maydell * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 205aff1c07SPeter Maydell * 215aff1c07SPeter Maydell * Links to the TRM for the board itself and to the various Application 225aff1c07SPeter Maydell * Notes which document the FPGA images can be found here: 235aff1c07SPeter Maydell * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 245aff1c07SPeter Maydell * 255aff1c07SPeter Maydell * Board TRM: 2650b52b18SPeter Maydell * https://developer.arm.com/documentation/100112/latest/ 275aff1c07SPeter Maydell * Application Note AN505: 2850b52b18SPeter Maydell * https://developer.arm.com/documentation/dai0505/latest/ 2923f92423SPeter Maydell * Application Note AN521: 3050b52b18SPeter Maydell * https://developer.arm.com/documentation/dai0521/latest/ 3125ff112aSPeter Maydell * Application Note AN524: 3225ff112aSPeter Maydell * https://developer.arm.com/documentation/dai0524/latest/ 335aff1c07SPeter Maydell * 345aff1c07SPeter Maydell * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide 355aff1c07SPeter Maydell * (ARM ECM0601256) for the details of some of the device layout: 3650b52b18SPeter Maydell * https://developer.arm.com/documentation/ecm0601256/latest 3725ff112aSPeter Maydell * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines 3823f92423SPeter Maydell * most of the device layout: 3950b52b18SPeter Maydell * https://developer.arm.com/documentation/101104/latest/ 405aff1c07SPeter Maydell */ 415aff1c07SPeter Maydell 425aff1c07SPeter Maydell #include "qemu/osdep.h" 43eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 4470a2cb8eSIgor Mammedov #include "qemu/cutils.h" 455aff1c07SPeter Maydell #include "qapi/error.h" 465aff1c07SPeter Maydell #include "qemu/error-report.h" 4712ec8bd5SPeter Maydell #include "hw/arm/boot.h" 485aff1c07SPeter Maydell #include "hw/arm/armv7m.h" 495aff1c07SPeter Maydell #include "hw/or-irq.h" 505aff1c07SPeter Maydell #include "hw/boards.h" 515aff1c07SPeter Maydell #include "exec/address-spaces.h" 525aff1c07SPeter Maydell #include "sysemu/sysemu.h" 535aff1c07SPeter Maydell #include "hw/misc/unimp.h" 545aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 555aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 565aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h" 575aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h" 58665670aaSPeter Maydell #include "hw/misc/tz-mpc.h" 5928e56f05SPeter Maydell #include "hw/misc/tz-msc.h" 606eee5d24SPeter Maydell #include "hw/arm/armsse.h" 6128e56f05SPeter Maydell #include "hw/dma/pl080.h" 6241745d20SPeter Maydell #include "hw/rtc/pl031.h" 630d49759bSPeter Maydell #include "hw/ssi/pl022.h" 642e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 6594630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 665aff1c07SPeter Maydell #include "net/net.h" 675aff1c07SPeter Maydell #include "hw/core/split-irq.h" 68dee1515bSPeter Maydell #include "hw/qdev-clock.h" 69db1015e9SEduardo Habkost #include "qom/object.h" 705aff1c07SPeter Maydell 7125ff112aSPeter Maydell #define MPS2TZ_NUMIRQ_MAX 95 724fec32dbSPeter Maydell #define MPS2TZ_RAM_MAX 4 734a30dc1cSPeter Maydell 745aff1c07SPeter Maydell typedef enum MPS2TZFPGAType { 755aff1c07SPeter Maydell FPGA_AN505, 764a30dc1cSPeter Maydell FPGA_AN521, 7725ff112aSPeter Maydell FPGA_AN524, 785aff1c07SPeter Maydell } MPS2TZFPGAType; 795aff1c07SPeter Maydell 804fec32dbSPeter Maydell /* 814fec32dbSPeter Maydell * Define the layout of RAM in a board, including which parts are 824fec32dbSPeter Maydell * behind which MPCs. 834fec32dbSPeter Maydell * mrindex specifies the index into mms->ram[] to use for the backing RAM; 844fec32dbSPeter Maydell * -1 means "use the system RAM". 854fec32dbSPeter Maydell */ 864fec32dbSPeter Maydell typedef struct RAMInfo { 874fec32dbSPeter Maydell const char *name; 884fec32dbSPeter Maydell uint32_t base; 894fec32dbSPeter Maydell uint32_t size; 904fec32dbSPeter Maydell int mpc; /* MPC number, -1 for "not behind an MPC" */ 914fec32dbSPeter Maydell int mrindex; 924fec32dbSPeter Maydell int flags; 934fec32dbSPeter Maydell } RAMInfo; 944fec32dbSPeter Maydell 954fec32dbSPeter Maydell /* 964fec32dbSPeter Maydell * Flag values: 974fec32dbSPeter Maydell * IS_ALIAS: this RAM area is an alias to the upstream end of the 984fec32dbSPeter Maydell * MPC specified by its .mpc value 99b89918fcSPeter Maydell * IS_ROM: this RAM area is read-only 1004fec32dbSPeter Maydell */ 1014fec32dbSPeter Maydell #define IS_ALIAS 1 102b89918fcSPeter Maydell #define IS_ROM 2 1034fec32dbSPeter Maydell 104db1015e9SEduardo Habkost struct MPS2TZMachineClass { 1055aff1c07SPeter Maydell MachineClass parent; 1065aff1c07SPeter Maydell MPS2TZFPGAType fpga_type; 1075aff1c07SPeter Maydell uint32_t scc_id; 108a3e24690SPeter Maydell uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ 109ad28ca7eSPeter Maydell uint32_t apb_periph_frq; /* APB peripheral frequency in Hz */ 110f7c71b21SPeter Maydell uint32_t len_oscclk; 111f7c71b21SPeter Maydell const uint32_t *oscclk; 112de77e8f4SPeter Maydell uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ 113de77e8f4SPeter Maydell bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ 11439901aeaSPeter Maydell bool fpgaio_has_dbgctrl; /* Does FPGAIO have DBGCTRL register? */ 11511e1d412SPeter Maydell int numirq; /* Number of external interrupts */ 1168b4b5c23SPeter Maydell int uart_overflow_irq; /* number of the combined UART overflow IRQ */ 117*9fe1ea11SPeter Maydell uint32_t init_svtor; /* init-svtor setting for SSE */ 1184fec32dbSPeter Maydell const RAMInfo *raminfo; 11923f92423SPeter Maydell const char *armsse_type; 120db1015e9SEduardo Habkost }; 1215aff1c07SPeter Maydell 122db1015e9SEduardo Habkost struct MPS2TZMachineState { 1235aff1c07SPeter Maydell MachineState parent; 1245aff1c07SPeter Maydell 12593dbd103SPeter Maydell ARMSSE iotkit; 1264fec32dbSPeter Maydell MemoryRegion ram[MPS2TZ_RAM_MAX]; 127a9597753SPeter Maydell MemoryRegion eth_usb_container; 128a9597753SPeter Maydell 1295aff1c07SPeter Maydell MPS2SCC scc; 1305aff1c07SPeter Maydell MPS2FPGAIO fpgaio; 1315aff1c07SPeter Maydell TZPPC ppc[5]; 1324fec32dbSPeter Maydell TZMPC mpc[3]; 1330d49759bSPeter Maydell PL022State spi[5]; 13425ff112aSPeter Maydell ArmSbconI2CState i2c[5]; 1355aff1c07SPeter Maydell UnimplementedDeviceState i2s_audio; 136519655e6SPeter Maydell UnimplementedDeviceState gpio[4]; 1375aff1c07SPeter Maydell UnimplementedDeviceState gfx; 13825ff112aSPeter Maydell UnimplementedDeviceState cldc; 139a9597753SPeter Maydell UnimplementedDeviceState usb; 14041745d20SPeter Maydell PL031State rtc; 14128e56f05SPeter Maydell PL080State dma[4]; 14228e56f05SPeter Maydell TZMSC msc[4]; 14325ff112aSPeter Maydell CMSDKAPBUART uart[6]; 1445aff1c07SPeter Maydell SplitIRQ sec_resp_splitter; 1455aff1c07SPeter Maydell qemu_or_irq uart_irq_orgate; 146519655e6SPeter Maydell DeviceState *lan9118; 14711e1d412SPeter Maydell SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; 148dee1515bSPeter Maydell Clock *sysclk; 149dee1515bSPeter Maydell Clock *s32kclk; 150db1015e9SEduardo Habkost }; 1515aff1c07SPeter Maydell 1525aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz" 1535aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") 15423f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") 15525ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") 1565aff1c07SPeter Maydell 157a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) 1585aff1c07SPeter Maydell 159dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */ 160dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000) 1615aff1c07SPeter Maydell 16225ff112aSPeter Maydell /* 16325ff112aSPeter Maydell * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit 16425ff112aSPeter Maydell * emulation of that much guest RAM, so artificially make it smaller. 16525ff112aSPeter Maydell */ 16625ff112aSPeter Maydell #if HOST_LONG_BITS == 32 16725ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB) 16825ff112aSPeter Maydell #else 16925ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB) 17025ff112aSPeter Maydell #endif 17125ff112aSPeter Maydell 172f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = { 173f7c71b21SPeter Maydell 40000000, 174f7c71b21SPeter Maydell 24580000, 175f7c71b21SPeter Maydell 25000000, 176f7c71b21SPeter Maydell }; 177f7c71b21SPeter Maydell 17825ff112aSPeter Maydell static const uint32_t an524_oscclk[] = { 17925ff112aSPeter Maydell 24000000, 18025ff112aSPeter Maydell 32000000, 18125ff112aSPeter Maydell 50000000, 18225ff112aSPeter Maydell 50000000, 18325ff112aSPeter Maydell 24576000, 18425ff112aSPeter Maydell 23750000, 18525ff112aSPeter Maydell }; 18625ff112aSPeter Maydell 1874fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { { 1884fec32dbSPeter Maydell .name = "ssram-0", 1894fec32dbSPeter Maydell .base = 0x00000000, 1904fec32dbSPeter Maydell .size = 0x00400000, 1914fec32dbSPeter Maydell .mpc = 0, 1924fec32dbSPeter Maydell .mrindex = 0, 1934fec32dbSPeter Maydell }, { 1944fec32dbSPeter Maydell .name = "ssram-1", 1954fec32dbSPeter Maydell .base = 0x28000000, 1964fec32dbSPeter Maydell .size = 0x00200000, 1974fec32dbSPeter Maydell .mpc = 1, 1984fec32dbSPeter Maydell .mrindex = 1, 1994fec32dbSPeter Maydell }, { 2004fec32dbSPeter Maydell .name = "ssram-2", 2014fec32dbSPeter Maydell .base = 0x28200000, 2024fec32dbSPeter Maydell .size = 0x00200000, 2034fec32dbSPeter Maydell .mpc = 2, 2044fec32dbSPeter Maydell .mrindex = 2, 2054fec32dbSPeter Maydell }, { 2064fec32dbSPeter Maydell .name = "ssram-0-alias", 2074fec32dbSPeter Maydell .base = 0x00400000, 2084fec32dbSPeter Maydell .size = 0x00400000, 2094fec32dbSPeter Maydell .mpc = 0, 2104fec32dbSPeter Maydell .mrindex = 3, 2114fec32dbSPeter Maydell .flags = IS_ALIAS, 2124fec32dbSPeter Maydell }, { 2134fec32dbSPeter Maydell /* Use the largest bit of contiguous RAM as our "system memory" */ 2144fec32dbSPeter Maydell .name = "mps.ram", 2154fec32dbSPeter Maydell .base = 0x80000000, 2164fec32dbSPeter Maydell .size = 16 * MiB, 2174fec32dbSPeter Maydell .mpc = -1, 2184fec32dbSPeter Maydell .mrindex = -1, 2194fec32dbSPeter Maydell }, { 2204fec32dbSPeter Maydell .name = NULL, 2214fec32dbSPeter Maydell }, 2224fec32dbSPeter Maydell }; 2234fec32dbSPeter Maydell 22425ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { { 22525ff112aSPeter Maydell .name = "bram", 22625ff112aSPeter Maydell .base = 0x00000000, 22725ff112aSPeter Maydell .size = 512 * KiB, 22825ff112aSPeter Maydell .mpc = 0, 22925ff112aSPeter Maydell .mrindex = 0, 23025ff112aSPeter Maydell }, { 23125ff112aSPeter Maydell .name = "sram", 23225ff112aSPeter Maydell .base = 0x20000000, 23325ff112aSPeter Maydell .size = 32 * 4 * KiB, 23425ff112aSPeter Maydell .mpc = 1, 23525ff112aSPeter Maydell .mrindex = 1, 23625ff112aSPeter Maydell }, { 23725ff112aSPeter Maydell /* We don't model QSPI flash yet; for now expose it as simple ROM */ 23825ff112aSPeter Maydell .name = "QSPI", 23925ff112aSPeter Maydell .base = 0x28000000, 24025ff112aSPeter Maydell .size = 8 * MiB, 24125ff112aSPeter Maydell .mpc = 1, 24225ff112aSPeter Maydell .mrindex = 2, 24325ff112aSPeter Maydell .flags = IS_ROM, 24425ff112aSPeter Maydell }, { 24525ff112aSPeter Maydell .name = "DDR", 24625ff112aSPeter Maydell .base = 0x60000000, 24725ff112aSPeter Maydell .size = MPS3_DDR_SIZE, 24825ff112aSPeter Maydell .mpc = 2, 24925ff112aSPeter Maydell .mrindex = -1, 25025ff112aSPeter Maydell }, { 25125ff112aSPeter Maydell .name = NULL, 25225ff112aSPeter Maydell }, 25325ff112aSPeter Maydell }; 25425ff112aSPeter Maydell 2554fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) 2564fec32dbSPeter Maydell { 2574fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 2584fec32dbSPeter Maydell const RAMInfo *p; 2594fec32dbSPeter Maydell 2604fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 2614fec32dbSPeter Maydell if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { 2624fec32dbSPeter Maydell return p; 2634fec32dbSPeter Maydell } 2644fec32dbSPeter Maydell } 2654fec32dbSPeter Maydell /* if raminfo array doesn't have an entry for each MPC this is a bug */ 2664fec32dbSPeter Maydell g_assert_not_reached(); 2674fec32dbSPeter Maydell } 2684fec32dbSPeter Maydell 2694fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, 2704fec32dbSPeter Maydell const RAMInfo *raminfo) 2714fec32dbSPeter Maydell { 2724fec32dbSPeter Maydell /* Return an initialized MemoryRegion for the RAMInfo. */ 2734fec32dbSPeter Maydell MemoryRegion *ram; 2744fec32dbSPeter Maydell 2754fec32dbSPeter Maydell if (raminfo->mrindex < 0) { 2764fec32dbSPeter Maydell /* Means this RAMInfo is for QEMU's "system memory" */ 2774fec32dbSPeter Maydell MachineState *machine = MACHINE(mms); 278b89918fcSPeter Maydell assert(!(raminfo->flags & IS_ROM)); 2794fec32dbSPeter Maydell return machine->ram; 2804fec32dbSPeter Maydell } 2814fec32dbSPeter Maydell 2824fec32dbSPeter Maydell assert(raminfo->mrindex < MPS2TZ_RAM_MAX); 2834fec32dbSPeter Maydell ram = &mms->ram[raminfo->mrindex]; 2844fec32dbSPeter Maydell 2854fec32dbSPeter Maydell memory_region_init_ram(ram, NULL, raminfo->name, 2864fec32dbSPeter Maydell raminfo->size, &error_fatal); 287b89918fcSPeter Maydell if (raminfo->flags & IS_ROM) { 288b89918fcSPeter Maydell memory_region_set_readonly(ram, true); 289b89918fcSPeter Maydell } 2904fec32dbSPeter Maydell return ram; 2914fec32dbSPeter Maydell } 2924fec32dbSPeter Maydell 2935aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 2945aff1c07SPeter Maydell * located at @base in the memory map. 2955aff1c07SPeter Maydell */ 2965aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 2975aff1c07SPeter Maydell MemoryRegion *orig, hwaddr base) 2985aff1c07SPeter Maydell { 2995aff1c07SPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 3005aff1c07SPeter Maydell memory_region_size(orig)); 3015aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 3025aff1c07SPeter Maydell } 3035aff1c07SPeter Maydell 3044a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) 3054a30dc1cSPeter Maydell { 306fee887a7SPeter Maydell /* 307fee887a7SPeter Maydell * Return a qemu_irq which will signal IRQ n to all CPUs in the 308fee887a7SPeter Maydell * SSE. The irqno should be as the CPU sees it, so the first 309fee887a7SPeter Maydell * external-to-the-SSE interrupt is 32. 310fee887a7SPeter Maydell */ 311ba94ffd7SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(mms); 31211e1d412SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3134a30dc1cSPeter Maydell 314fee887a7SPeter Maydell assert(irqno >= 32 && irqno < (mmc->numirq + 32)); 315fee887a7SPeter Maydell 316fee887a7SPeter Maydell /* 317fee887a7SPeter Maydell * Convert from "CPU irq number" (as listed in the FPGA image 318fee887a7SPeter Maydell * documentation) to the SSE external-interrupt number. 319fee887a7SPeter Maydell */ 320fee887a7SPeter Maydell irqno -= 32; 3214a30dc1cSPeter Maydell 322ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 3234a30dc1cSPeter Maydell return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); 324ba94ffd7SPeter Maydell } else { 325ba94ffd7SPeter Maydell return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); 3264a30dc1cSPeter Maydell } 3274a30dc1cSPeter Maydell } 3284a30dc1cSPeter Maydell 3295aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind 3305aff1c07SPeter Maydell * Peripheral Protection Controllers. These data structures 3315aff1c07SPeter Maydell * define the layout of which devices sit behind which PPCs. 3325aff1c07SPeter Maydell * The devfn for each port is a function which creates, configures 3335aff1c07SPeter Maydell * and initializes the device, returning the MemoryRegion which 3345aff1c07SPeter Maydell * needs to be plugged into the downstream end of the PPC port. 3355aff1c07SPeter Maydell */ 3365aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, 33742418279SPeter Maydell const char *name, hwaddr size, 33842418279SPeter Maydell const int *irqs); 3395aff1c07SPeter Maydell 3405aff1c07SPeter Maydell typedef struct PPCPortInfo { 3415aff1c07SPeter Maydell const char *name; 3425aff1c07SPeter Maydell MakeDevFn *devfn; 3435aff1c07SPeter Maydell void *opaque; 3445aff1c07SPeter Maydell hwaddr addr; 3455aff1c07SPeter Maydell hwaddr size; 34642418279SPeter Maydell int irqs[3]; /* currently no device needs more IRQ lines than this */ 3475aff1c07SPeter Maydell } PPCPortInfo; 3485aff1c07SPeter Maydell 3495aff1c07SPeter Maydell typedef struct PPCInfo { 3505aff1c07SPeter Maydell const char *name; 3515aff1c07SPeter Maydell PPCPortInfo ports[TZ_NUM_PORTS]; 3525aff1c07SPeter Maydell } PPCInfo; 3535aff1c07SPeter Maydell 3545aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, 3555aff1c07SPeter Maydell void *opaque, 35642418279SPeter Maydell const char *name, hwaddr size, 35742418279SPeter Maydell const int *irqs) 3585aff1c07SPeter Maydell { 3595aff1c07SPeter Maydell /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, 3605aff1c07SPeter Maydell * and return a pointer to its MemoryRegion. 3615aff1c07SPeter Maydell */ 3625aff1c07SPeter Maydell UnimplementedDeviceState *uds = opaque; 3635aff1c07SPeter Maydell 3640074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE); 3655aff1c07SPeter Maydell qdev_prop_set_string(DEVICE(uds), "name", name); 3665aff1c07SPeter Maydell qdev_prop_set_uint64(DEVICE(uds), "size", size); 3670074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal); 3685aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); 3695aff1c07SPeter Maydell } 3705aff1c07SPeter Maydell 3715aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, 37242418279SPeter Maydell const char *name, hwaddr size, 37342418279SPeter Maydell const int *irqs) 3745aff1c07SPeter Maydell { 375b22c4e8bSPeter Maydell /* The irq[] array is tx, rx, combined, in that order */ 376a3e24690SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3775aff1c07SPeter Maydell CMSDKAPBUART *uart = opaque; 3785aff1c07SPeter Maydell int i = uart - &mms->uart[0]; 3795aff1c07SPeter Maydell SysBusDevice *s; 3805aff1c07SPeter Maydell DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); 3815aff1c07SPeter Maydell 3820074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); 383fc38a112SPeter Maydell qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); 384ad28ca7eSPeter Maydell qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->apb_periph_frq); 3850074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); 3865aff1c07SPeter Maydell s = SYS_BUS_DEVICE(uart); 387b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 388b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 3895aff1c07SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 3905aff1c07SPeter Maydell sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 391b22c4e8bSPeter Maydell sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); 3925aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); 3935aff1c07SPeter Maydell } 3945aff1c07SPeter Maydell 3955aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, 39642418279SPeter Maydell const char *name, hwaddr size, 39742418279SPeter Maydell const int *irqs) 3985aff1c07SPeter Maydell { 3995aff1c07SPeter Maydell MPS2SCC *scc = opaque; 4005aff1c07SPeter Maydell DeviceState *sccdev; 4015aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 402f7c71b21SPeter Maydell uint32_t i; 4035aff1c07SPeter Maydell 4040074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); 4055aff1c07SPeter Maydell sccdev = DEVICE(scc); 4065aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 407cb159db9SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 4085aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 409f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); 410f7c71b21SPeter Maydell for (i = 0; i < mmc->len_oscclk; i++) { 411f7c71b21SPeter Maydell g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); 412f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); 413f7c71b21SPeter Maydell } 4140074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); 4155aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); 4165aff1c07SPeter Maydell } 4175aff1c07SPeter Maydell 4185aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, 41942418279SPeter Maydell const char *name, hwaddr size, 42042418279SPeter Maydell const int *irqs) 4215aff1c07SPeter Maydell { 4225aff1c07SPeter Maydell MPS2FPGAIO *fpgaio = opaque; 423de77e8f4SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 4245aff1c07SPeter Maydell 4250074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); 426de77e8f4SPeter Maydell qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); 427de77e8f4SPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); 42839901aeaSPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-dbgctrl", mmc->fpgaio_has_dbgctrl); 4290074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); 4305aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); 4315aff1c07SPeter Maydell } 4325aff1c07SPeter Maydell 433519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, 43442418279SPeter Maydell const char *name, hwaddr size, 43542418279SPeter Maydell const int *irqs) 436519655e6SPeter Maydell { 437519655e6SPeter Maydell SysBusDevice *s; 438519655e6SPeter Maydell NICInfo *nd = &nd_table[0]; 439519655e6SPeter Maydell 440519655e6SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 441519655e6SPeter Maydell * except that it doesn't support the checksum-offload feature. 442519655e6SPeter Maydell */ 443519655e6SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 4443e80f690SMarkus Armbruster mms->lan9118 = qdev_new(TYPE_LAN9118); 445519655e6SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 446519655e6SPeter Maydell 447519655e6SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 4483c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 449b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 450519655e6SPeter Maydell return sysbus_mmio_get_region(s, 0); 451519655e6SPeter Maydell } 452519655e6SPeter Maydell 453a9597753SPeter Maydell static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, 454a9597753SPeter Maydell const char *name, hwaddr size, 455a9597753SPeter Maydell const int *irqs) 456a9597753SPeter Maydell { 457a9597753SPeter Maydell /* 458a9597753SPeter Maydell * The AN524 makes the ethernet and USB share a PPC port. 459a9597753SPeter Maydell * irqs[] is the ethernet IRQ. 460a9597753SPeter Maydell */ 461a9597753SPeter Maydell SysBusDevice *s; 462a9597753SPeter Maydell NICInfo *nd = &nd_table[0]; 463a9597753SPeter Maydell 464a9597753SPeter Maydell memory_region_init(&mms->eth_usb_container, OBJECT(mms), 465a9597753SPeter Maydell "mps2-tz-eth-usb-container", 0x200000); 466a9597753SPeter Maydell 467a9597753SPeter Maydell /* 468a9597753SPeter Maydell * In hardware this is a LAN9220; the LAN9118 is software compatible 469a9597753SPeter Maydell * except that it doesn't support the checksum-offload feature. 470a9597753SPeter Maydell */ 471a9597753SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 472a9597753SPeter Maydell mms->lan9118 = qdev_new(TYPE_LAN9118); 473a9597753SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 474a9597753SPeter Maydell 475a9597753SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 476a9597753SPeter Maydell sysbus_realize_and_unref(s, &error_fatal); 477a9597753SPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 478a9597753SPeter Maydell 479a9597753SPeter Maydell memory_region_add_subregion(&mms->eth_usb_container, 480a9597753SPeter Maydell 0, sysbus_mmio_get_region(s, 0)); 481a9597753SPeter Maydell 482a9597753SPeter Maydell /* The USB OTG controller is an ISP1763; we don't have a model of it. */ 483a9597753SPeter Maydell object_initialize_child(OBJECT(mms), "usb-otg", 484a9597753SPeter Maydell &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); 485a9597753SPeter Maydell qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); 486a9597753SPeter Maydell qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); 487a9597753SPeter Maydell s = SYS_BUS_DEVICE(&mms->usb); 488a9597753SPeter Maydell sysbus_realize(s, &error_fatal); 489a9597753SPeter Maydell 490a9597753SPeter Maydell memory_region_add_subregion(&mms->eth_usb_container, 491a9597753SPeter Maydell 0x100000, sysbus_mmio_get_region(s, 0)); 492a9597753SPeter Maydell 493a9597753SPeter Maydell return &mms->eth_usb_container; 494a9597753SPeter Maydell } 495a9597753SPeter Maydell 496665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, 49742418279SPeter Maydell const char *name, hwaddr size, 49842418279SPeter Maydell const int *irqs) 499665670aaSPeter Maydell { 500665670aaSPeter Maydell TZMPC *mpc = opaque; 5014fec32dbSPeter Maydell int i = mpc - &mms->mpc[0]; 502665670aaSPeter Maydell MemoryRegion *upstream; 5034fec32dbSPeter Maydell const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); 5044fec32dbSPeter Maydell MemoryRegion *ram = mr_for_raminfo(mms, raminfo); 505665670aaSPeter Maydell 5064fec32dbSPeter Maydell object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); 5074fec32dbSPeter Maydell object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), 5085325cc34SMarkus Armbruster &error_fatal); 5090074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); 510665670aaSPeter Maydell /* Map the upstream end of the MPC into system memory */ 511665670aaSPeter Maydell upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); 5124fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); 513665670aaSPeter Maydell /* and connect its interrupt to the IoTKit */ 514665670aaSPeter Maydell qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, 515665670aaSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 516665670aaSPeter Maydell "mpcexp_status", i)); 517665670aaSPeter Maydell 518665670aaSPeter Maydell /* Return the register interface MR for our caller to map behind the PPC */ 519665670aaSPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); 520665670aaSPeter Maydell } 521665670aaSPeter Maydell 52228e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, 52342418279SPeter Maydell const char *name, hwaddr size, 52442418279SPeter Maydell const int *irqs) 52528e56f05SPeter Maydell { 526b22c4e8bSPeter Maydell /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ 52728e56f05SPeter Maydell PL080State *dma = opaque; 52828e56f05SPeter Maydell int i = dma - &mms->dma[0]; 52928e56f05SPeter Maydell SysBusDevice *s; 53028e56f05SPeter Maydell char *mscname = g_strdup_printf("%s-msc", name); 53128e56f05SPeter Maydell TZMSC *msc = &mms->msc[i]; 53228e56f05SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 53328e56f05SPeter Maydell MemoryRegion *msc_upstream; 53428e56f05SPeter Maydell MemoryRegion *msc_downstream; 53528e56f05SPeter Maydell 53628e56f05SPeter Maydell /* 53728e56f05SPeter Maydell * Each DMA device is a PL081 whose transaction master interface 53828e56f05SPeter Maydell * is guarded by a Master Security Controller. The downstream end of 53928e56f05SPeter Maydell * the MSC connects to the IoTKit AHB Slave Expansion port, so the 54028e56f05SPeter Maydell * DMA devices can see all devices and memory that the CPU does. 54128e56f05SPeter Maydell */ 5420074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC); 54328e56f05SPeter Maydell msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0); 5445325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "downstream", 5455325cc34SMarkus Armbruster OBJECT(msc_downstream), &error_fatal); 5465325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal); 5470074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal); 54828e56f05SPeter Maydell 54928e56f05SPeter Maydell qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0, 55028e56f05SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 55128e56f05SPeter Maydell "mscexp_status", i)); 55228e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i, 55328e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 55428e56f05SPeter Maydell "irq_clear", 0)); 55528e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i, 55628e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 55728e56f05SPeter Maydell "cfg_nonsec", 0)); 55828e56f05SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter), 55928e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + i, 56028e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 56128e56f05SPeter Maydell "cfg_sec_resp", 0)); 56228e56f05SPeter Maydell msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0); 56328e56f05SPeter Maydell 5640074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081); 5655325cc34SMarkus Armbruster object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream), 5665325cc34SMarkus Armbruster &error_fatal); 5670074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal); 56828e56f05SPeter Maydell 56928e56f05SPeter Maydell s = SYS_BUS_DEVICE(dma); 57028e56f05SPeter Maydell /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ 571b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 572b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 573b22c4e8bSPeter Maydell sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); 57428e56f05SPeter Maydell 5757081e9b6SPeter Maydell g_free(mscname); 57628e56f05SPeter Maydell return sysbus_mmio_get_region(s, 0); 57728e56f05SPeter Maydell } 57828e56f05SPeter Maydell 5790d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, 58042418279SPeter Maydell const char *name, hwaddr size, 58142418279SPeter Maydell const int *irqs) 5820d49759bSPeter Maydell { 5830d49759bSPeter Maydell /* 5840d49759bSPeter Maydell * The AN505 has five PL022 SPI controllers. 5850d49759bSPeter Maydell * One of these should have the LCD controller behind it; the others 5860d49759bSPeter Maydell * are connected only to the FPGA's "general purpose SPI connector" 5870d49759bSPeter Maydell * or "shield" expansion connectors. 5880d49759bSPeter Maydell * Note that if we do implement devices behind SPI, the chip select 5890d49759bSPeter Maydell * lines are set via the "MISC" register in the MPS2 FPGAIO device. 5900d49759bSPeter Maydell */ 5910d49759bSPeter Maydell PL022State *spi = opaque; 5920d49759bSPeter Maydell SysBusDevice *s; 5930d49759bSPeter Maydell 5940074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); 5950074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); 5960d49759bSPeter Maydell s = SYS_BUS_DEVICE(spi); 597b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 5980d49759bSPeter Maydell return sysbus_mmio_get_region(s, 0); 5990d49759bSPeter Maydell } 6000d49759bSPeter Maydell 6012e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, 60242418279SPeter Maydell const char *name, hwaddr size, 60342418279SPeter Maydell const int *irqs) 6042e34818fSPhilippe Mathieu-Daudé { 6052e34818fSPhilippe Mathieu-Daudé ArmSbconI2CState *i2c = opaque; 6062e34818fSPhilippe Mathieu-Daudé SysBusDevice *s; 6072e34818fSPhilippe Mathieu-Daudé 6082e34818fSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C); 6092e34818fSPhilippe Mathieu-Daudé s = SYS_BUS_DEVICE(i2c); 6102e34818fSPhilippe Mathieu-Daudé sysbus_realize(s, &error_fatal); 6112e34818fSPhilippe Mathieu-Daudé return sysbus_mmio_get_region(s, 0); 6122e34818fSPhilippe Mathieu-Daudé } 6132e34818fSPhilippe Mathieu-Daudé 61441745d20SPeter Maydell static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, 61541745d20SPeter Maydell const char *name, hwaddr size, 61641745d20SPeter Maydell const int *irqs) 61741745d20SPeter Maydell { 61841745d20SPeter Maydell PL031State *pl031 = opaque; 61941745d20SPeter Maydell SysBusDevice *s; 62041745d20SPeter Maydell 62141745d20SPeter Maydell object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); 62241745d20SPeter Maydell s = SYS_BUS_DEVICE(pl031); 62341745d20SPeter Maydell sysbus_realize(s, &error_fatal); 62441745d20SPeter Maydell /* 62541745d20SPeter Maydell * The board docs don't give an IRQ number for the PL031, so 62641745d20SPeter Maydell * presumably it is not connected. 62741745d20SPeter Maydell */ 62841745d20SPeter Maydell return sysbus_mmio_get_region(s, 0); 62941745d20SPeter Maydell } 63041745d20SPeter Maydell 6314fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms) 6324fec32dbSPeter Maydell { 6334fec32dbSPeter Maydell /* 6344fec32dbSPeter Maydell * Handle the RAMs which are either not behind MPCs or which are 6354fec32dbSPeter Maydell * aliases to another MPC. 6364fec32dbSPeter Maydell */ 6374fec32dbSPeter Maydell const RAMInfo *p; 6384fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 6394fec32dbSPeter Maydell 6404fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 6414fec32dbSPeter Maydell if (p->flags & IS_ALIAS) { 6424fec32dbSPeter Maydell SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); 6434fec32dbSPeter Maydell MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); 6444fec32dbSPeter Maydell make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); 6454fec32dbSPeter Maydell } else if (p->mpc == -1) { 6464fec32dbSPeter Maydell /* RAM not behind an MPC */ 6474fec32dbSPeter Maydell MemoryRegion *mr = mr_for_raminfo(mms, p); 6484fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), p->base, mr); 6494fec32dbSPeter Maydell } 6504fec32dbSPeter Maydell } 6514fec32dbSPeter Maydell } 6524fec32dbSPeter Maydell 653a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms) 654a113aef9SPeter Maydell { 655a113aef9SPeter Maydell /* Return the size of the RAM block at guest address zero */ 656a113aef9SPeter Maydell const RAMInfo *p; 657a113aef9SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 658a113aef9SPeter Maydell 659a113aef9SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 660a113aef9SPeter Maydell if (p->base == 0) { 661a113aef9SPeter Maydell return p->size; 662a113aef9SPeter Maydell } 663a113aef9SPeter Maydell } 664a113aef9SPeter Maydell g_assert_not_reached(); 665a113aef9SPeter Maydell } 666a113aef9SPeter Maydell 6675aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine) 6685aff1c07SPeter Maydell { 6695aff1c07SPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 6704a30dc1cSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 6715aff1c07SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(machine); 6725aff1c07SPeter Maydell MemoryRegion *system_memory = get_system_memory(); 6735aff1c07SPeter Maydell DeviceState *iotkitdev; 6745aff1c07SPeter Maydell DeviceState *dev_splitter; 675ef29e382SPeter Maydell const PPCInfo *ppcs; 676ef29e382SPeter Maydell int num_ppcs; 6775aff1c07SPeter Maydell int i; 6785aff1c07SPeter Maydell 6795aff1c07SPeter Maydell if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 6805aff1c07SPeter Maydell error_report("This board can only be used with CPU %s", 6815aff1c07SPeter Maydell mc->default_cpu_type); 6825aff1c07SPeter Maydell exit(1); 6835aff1c07SPeter Maydell } 6845aff1c07SPeter Maydell 68570a2cb8eSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 68670a2cb8eSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 68770a2cb8eSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 68870a2cb8eSIgor Mammedov g_free(sz); 68970a2cb8eSIgor Mammedov exit(EXIT_FAILURE); 69070a2cb8eSIgor Mammedov } 69170a2cb8eSIgor Mammedov 692dee1515bSPeter Maydell /* These clocks don't need migration because they are fixed-frequency */ 693dee1515bSPeter Maydell mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); 694a3e24690SPeter Maydell clock_set_hz(mms->sysclk, mmc->sysclk_frq); 695dee1515bSPeter Maydell mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); 696dee1515bSPeter Maydell clock_set_hz(mms->s32kclk, S32KCLK_FRQ); 697dee1515bSPeter Maydell 6980074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, 6990074fce6SMarkus Armbruster mmc->armsse_type); 7005aff1c07SPeter Maydell iotkitdev = DEVICE(&mms->iotkit); 7015325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->iotkit), "memory", 7025325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 70311e1d412SPeter Maydell qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); 704*9fe1ea11SPeter Maydell qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); 705dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); 706dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); 7070074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); 7085aff1c07SPeter Maydell 7094a30dc1cSPeter Maydell /* 710ba94ffd7SPeter Maydell * If this board has more than one CPU, then we need to create splitters 711ba94ffd7SPeter Maydell * to feed the IRQ inputs for each CPU in the SSE from each device in the 712ba94ffd7SPeter Maydell * board. If there is only one CPU, we can just wire the device IRQ 713ba94ffd7SPeter Maydell * directly to the SSE's IRQ input. 7144a30dc1cSPeter Maydell */ 71511e1d412SPeter Maydell assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); 716ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 71711e1d412SPeter Maydell for (i = 0; i < mmc->numirq; i++) { 7184a30dc1cSPeter Maydell char *name = g_strdup_printf("mps2-irq-splitter%d", i); 7194a30dc1cSPeter Maydell SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; 7204a30dc1cSPeter Maydell 7219fc7fc4dSMarkus Armbruster object_initialize_child_with_props(OBJECT(machine), name, 7224a30dc1cSPeter Maydell splitter, sizeof(*splitter), 7239fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ, &error_fatal, 7249fc7fc4dSMarkus Armbruster NULL); 7254a30dc1cSPeter Maydell g_free(name); 7264a30dc1cSPeter Maydell 7275325cc34SMarkus Armbruster object_property_set_int(OBJECT(splitter), "num-lines", 2, 7284a30dc1cSPeter Maydell &error_fatal); 729ce189ab2SMarkus Armbruster qdev_realize(DEVICE(splitter), NULL, &error_fatal); 7304a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 0, 7314a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 7324a30dc1cSPeter Maydell "EXP_IRQ", i)); 7334a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 1, 7344a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 7354a30dc1cSPeter Maydell "EXP_CPU1_IRQ", i)); 7364a30dc1cSPeter Maydell } 7374a30dc1cSPeter Maydell } 7384a30dc1cSPeter Maydell 7395aff1c07SPeter Maydell /* The sec_resp_cfg output from the IoTKit must be split into multiple 74028e56f05SPeter Maydell * lines, one for each of the PPCs we create here, plus one per MSC. 7415aff1c07SPeter Maydell */ 7427840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(machine), "sec-resp-splitter", 7439fc7fc4dSMarkus Armbruster &mms->sec_resp_splitter, TYPE_SPLIT_IRQ); 7445325cc34SMarkus Armbruster object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines", 74528e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc), 7465325cc34SMarkus Armbruster &error_fatal); 747ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal); 7485aff1c07SPeter Maydell dev_splitter = DEVICE(&mms->sec_resp_splitter); 7495aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, 7505aff1c07SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 7515aff1c07SPeter Maydell 7524fec32dbSPeter Maydell /* 7534fec32dbSPeter Maydell * The IoTKit sets up much of the memory layout, including 7545aff1c07SPeter Maydell * the aliases between secure and non-secure regions in the 7554fec32dbSPeter Maydell * address space, and also most of the devices in the system. 7564fec32dbSPeter Maydell * The FPGA itself contains various RAMs and some additional devices. 7574fec32dbSPeter Maydell * The FPGA images have an odd combination of different RAMs, 7585aff1c07SPeter Maydell * because in hardware they are different implementations and 7595aff1c07SPeter Maydell * connected to different buses, giving varying performance/size 7605aff1c07SPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 7614fec32dbSPeter Maydell * call the largest lump our "system memory". 7625aff1c07SPeter Maydell */ 7635aff1c07SPeter Maydell 7648cf68ed9SPeter Maydell /* 7658cf68ed9SPeter Maydell * The overflow IRQs for all UARTs are ORed together. 7665aff1c07SPeter Maydell * Tx, Rx and "combined" IRQs are sent to the NVIC separately. 7678cf68ed9SPeter Maydell * Create the OR gate for this: it has one input for the TX overflow 7688cf68ed9SPeter Maydell * and one for the RX overflow for each UART we might have. 7698cf68ed9SPeter Maydell * (If the board has fewer than the maximum possible number of UARTs 7708cf68ed9SPeter Maydell * those inputs are never wired up and are treated as always-zero.) 7715aff1c07SPeter Maydell */ 7727840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "uart-irq-orgate", 7739fc7fc4dSMarkus Armbruster &mms->uart_irq_orgate, TYPE_OR_IRQ); 7748cf68ed9SPeter Maydell object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 7758cf68ed9SPeter Maydell 2 * ARRAY_SIZE(mms->uart), 7765aff1c07SPeter Maydell &error_fatal); 777ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); 7785aff1c07SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, 7798b4b5c23SPeter Maydell get_sse_irq_in(mms, mmc->uart_overflow_irq)); 7805aff1c07SPeter Maydell 7815aff1c07SPeter Maydell /* Most of the devices in the FPGA are behind Peripheral Protection 7825aff1c07SPeter Maydell * Controllers. The required order for initializing things is: 7835aff1c07SPeter Maydell * + initialize the PPC 7845aff1c07SPeter Maydell * + initialize, configure and realize downstream devices 7855aff1c07SPeter Maydell * + connect downstream device MemoryRegions to the PPC 7865aff1c07SPeter Maydell * + realize the PPC 7875aff1c07SPeter Maydell * + map the PPC's MemoryRegions to the places in the address map 7885aff1c07SPeter Maydell * where the downstream devices should appear 7895aff1c07SPeter Maydell * + wire up the PPC's control lines to the IoTKit object 7905aff1c07SPeter Maydell */ 7915aff1c07SPeter Maydell 792ef29e382SPeter Maydell const PPCInfo an505_ppcs[] = { { 7935aff1c07SPeter Maydell .name = "apb_ppcexp0", 7945aff1c07SPeter Maydell .ports = { 7954fec32dbSPeter Maydell { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 7964fec32dbSPeter Maydell { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 7974fec32dbSPeter Maydell { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 7985aff1c07SPeter Maydell }, 7995aff1c07SPeter Maydell }, { 8005aff1c07SPeter Maydell .name = "apb_ppcexp1", 8015aff1c07SPeter Maydell .ports = { 802b22c4e8bSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, 803b22c4e8bSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, 804b22c4e8bSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, 805b22c4e8bSPeter Maydell { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, 806b22c4e8bSPeter Maydell { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, 807b22c4e8bSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, 808b22c4e8bSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, 809b22c4e8bSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, 810b22c4e8bSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, 811b22c4e8bSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, 8122e34818fSPhilippe Mathieu-Daudé { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, 8132e34818fSPhilippe Mathieu-Daudé { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, 8142e34818fSPhilippe Mathieu-Daudé { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, 8152e34818fSPhilippe Mathieu-Daudé { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 }, 8165aff1c07SPeter Maydell }, 8175aff1c07SPeter Maydell }, { 8185aff1c07SPeter Maydell .name = "apb_ppcexp2", 8195aff1c07SPeter Maydell .ports = { 8205aff1c07SPeter Maydell { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, 8215aff1c07SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 8225aff1c07SPeter Maydell 0x40301000, 0x1000 }, 8235aff1c07SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, 8245aff1c07SPeter Maydell }, 8255aff1c07SPeter Maydell }, { 8265aff1c07SPeter Maydell .name = "ahb_ppcexp0", 8275aff1c07SPeter Maydell .ports = { 8285aff1c07SPeter Maydell { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, 8295aff1c07SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, 8305aff1c07SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, 8315aff1c07SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, 8325aff1c07SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, 833b22c4e8bSPeter Maydell { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, 8345aff1c07SPeter Maydell }, 8355aff1c07SPeter Maydell }, { 8365aff1c07SPeter Maydell .name = "ahb_ppcexp1", 8375aff1c07SPeter Maydell .ports = { 838b22c4e8bSPeter Maydell { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, 839b22c4e8bSPeter Maydell { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, 840b22c4e8bSPeter Maydell { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, 841b22c4e8bSPeter Maydell { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, 8425aff1c07SPeter Maydell }, 8435aff1c07SPeter Maydell }, 8445aff1c07SPeter Maydell }; 8455aff1c07SPeter Maydell 84625ff112aSPeter Maydell const PPCInfo an524_ppcs[] = { { 84725ff112aSPeter Maydell .name = "apb_ppcexp0", 84825ff112aSPeter Maydell .ports = { 84925ff112aSPeter Maydell { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 85025ff112aSPeter Maydell { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 85125ff112aSPeter Maydell { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 85225ff112aSPeter Maydell }, 85325ff112aSPeter Maydell }, { 85425ff112aSPeter Maydell .name = "apb_ppcexp1", 85525ff112aSPeter Maydell .ports = { 85625ff112aSPeter Maydell { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, 85725ff112aSPeter Maydell { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, 85825ff112aSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, 85925ff112aSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, 86025ff112aSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, 86125ff112aSPeter Maydell { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, 86225ff112aSPeter Maydell { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, 86325ff112aSPeter Maydell { /* port 7 reserved */ }, 86425ff112aSPeter Maydell { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, 86525ff112aSPeter Maydell }, 86625ff112aSPeter Maydell }, { 86725ff112aSPeter Maydell .name = "apb_ppcexp2", 86825ff112aSPeter Maydell .ports = { 86925ff112aSPeter Maydell { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, 87025ff112aSPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 87125ff112aSPeter Maydell 0x41301000, 0x1000 }, 87225ff112aSPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, 87325ff112aSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, 87425ff112aSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, 87525ff112aSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, 87625ff112aSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, 87725ff112aSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, 87825ff112aSPeter Maydell { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, 87925ff112aSPeter Maydell 88025ff112aSPeter Maydell { /* port 9 reserved */ }, 88125ff112aSPeter Maydell { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, 88241745d20SPeter Maydell { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, 88325ff112aSPeter Maydell }, 88425ff112aSPeter Maydell }, { 88525ff112aSPeter Maydell .name = "ahb_ppcexp0", 88625ff112aSPeter Maydell .ports = { 88725ff112aSPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, 88825ff112aSPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, 88925ff112aSPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, 89025ff112aSPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, 891a9597753SPeter Maydell { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, 89225ff112aSPeter Maydell }, 89325ff112aSPeter Maydell }, 89425ff112aSPeter Maydell }; 89525ff112aSPeter Maydell 896ef29e382SPeter Maydell switch (mmc->fpga_type) { 897ef29e382SPeter Maydell case FPGA_AN505: 898ef29e382SPeter Maydell case FPGA_AN521: 899ef29e382SPeter Maydell ppcs = an505_ppcs; 900ef29e382SPeter Maydell num_ppcs = ARRAY_SIZE(an505_ppcs); 901ef29e382SPeter Maydell break; 90225ff112aSPeter Maydell case FPGA_AN524: 90325ff112aSPeter Maydell ppcs = an524_ppcs; 90425ff112aSPeter Maydell num_ppcs = ARRAY_SIZE(an524_ppcs); 90525ff112aSPeter Maydell break; 906ef29e382SPeter Maydell default: 907ef29e382SPeter Maydell g_assert_not_reached(); 908ef29e382SPeter Maydell } 909ef29e382SPeter Maydell 910ef29e382SPeter Maydell for (i = 0; i < num_ppcs; i++) { 9115aff1c07SPeter Maydell const PPCInfo *ppcinfo = &ppcs[i]; 9125aff1c07SPeter Maydell TZPPC *ppc = &mms->ppc[i]; 9135aff1c07SPeter Maydell DeviceState *ppcdev; 9145aff1c07SPeter Maydell int port; 9155aff1c07SPeter Maydell char *gpioname; 9165aff1c07SPeter Maydell 9170074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), ppcinfo->name, ppc, 9180074fce6SMarkus Armbruster TYPE_TZ_PPC); 9195aff1c07SPeter Maydell ppcdev = DEVICE(ppc); 9205aff1c07SPeter Maydell 9215aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 9225aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 9235aff1c07SPeter Maydell MemoryRegion *mr; 9245aff1c07SPeter Maydell char *portname; 9255aff1c07SPeter Maydell 9265aff1c07SPeter Maydell if (!pinfo->devfn) { 9275aff1c07SPeter Maydell continue; 9285aff1c07SPeter Maydell } 9295aff1c07SPeter Maydell 93042418279SPeter Maydell mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, 93142418279SPeter Maydell pinfo->irqs); 9325aff1c07SPeter Maydell portname = g_strdup_printf("port[%d]", port); 9335325cc34SMarkus Armbruster object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 9345325cc34SMarkus Armbruster &error_fatal); 9355aff1c07SPeter Maydell g_free(portname); 9365aff1c07SPeter Maydell } 9375aff1c07SPeter Maydell 9380074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal); 9395aff1c07SPeter Maydell 9405aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 9415aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 9425aff1c07SPeter Maydell 9435aff1c07SPeter Maydell if (!pinfo->devfn) { 9445aff1c07SPeter Maydell continue; 9455aff1c07SPeter Maydell } 9465aff1c07SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); 9475aff1c07SPeter Maydell 9485aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); 9495aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 9505aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9515aff1c07SPeter Maydell "cfg_nonsec", 9525aff1c07SPeter Maydell port)); 9535aff1c07SPeter Maydell g_free(gpioname); 9545aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_ap", ppcinfo->name); 9555aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 9565aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9575aff1c07SPeter Maydell "cfg_ap", port)); 9585aff1c07SPeter Maydell g_free(gpioname); 9595aff1c07SPeter Maydell } 9605aff1c07SPeter Maydell 9615aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); 9625aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 9635aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9645aff1c07SPeter Maydell "irq_enable", 0)); 9655aff1c07SPeter Maydell g_free(gpioname); 9665aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); 9675aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 9685aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9695aff1c07SPeter Maydell "irq_clear", 0)); 9705aff1c07SPeter Maydell g_free(gpioname); 9715aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); 9725aff1c07SPeter Maydell qdev_connect_gpio_out_named(ppcdev, "irq", 0, 9735aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 9745aff1c07SPeter Maydell gpioname, 0)); 9755aff1c07SPeter Maydell g_free(gpioname); 9765aff1c07SPeter Maydell 9775aff1c07SPeter Maydell qdev_connect_gpio_out(dev_splitter, i, 9785aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9795aff1c07SPeter Maydell "cfg_sec_resp", 0)); 9805aff1c07SPeter Maydell } 9815aff1c07SPeter Maydell 9825aff1c07SPeter Maydell create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); 9835aff1c07SPeter Maydell 9844fec32dbSPeter Maydell create_non_mpc_ram(mms); 9854fec32dbSPeter Maydell 986a113aef9SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 987a113aef9SPeter Maydell boot_ram_size(mms)); 9885aff1c07SPeter Maydell } 9895aff1c07SPeter Maydell 99028e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, 99128e56f05SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 99228e56f05SPeter Maydell { 99328e56f05SPeter Maydell /* 99428e56f05SPeter Maydell * The MPS2 TZ FPGA images have IDAUs in them which are connected to 99528e56f05SPeter Maydell * the Master Security Controllers. Thes have the same logic as 99628e56f05SPeter Maydell * is used by the IoTKit for the IDAU connected to the CPU, except 99728e56f05SPeter Maydell * that MSCs don't care about the NSC attribute. 99828e56f05SPeter Maydell */ 99928e56f05SPeter Maydell int region = extract32(address, 28, 4); 100028e56f05SPeter Maydell 100128e56f05SPeter Maydell *ns = !(region & 1); 100228e56f05SPeter Maydell *nsc = false; 100328e56f05SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 100428e56f05SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 100528e56f05SPeter Maydell *iregion = region; 100628e56f05SPeter Maydell } 100728e56f05SPeter Maydell 10085aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data) 10095aff1c07SPeter Maydell { 10105aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 101128e56f05SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); 10125aff1c07SPeter Maydell 10135aff1c07SPeter Maydell mc->init = mps2tz_common_init; 101428e56f05SPeter Maydell iic->check = mps2_tz_idau_check; 101518a8c3b3SPeter Maydell } 101618a8c3b3SPeter Maydell 101718a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) 101818a8c3b3SPeter Maydell { 101918a8c3b3SPeter Maydell /* 102018a8c3b3SPeter Maydell * Set mc->default_ram_size and default_ram_id from the 102118a8c3b3SPeter Maydell * information in mmc->raminfo. 102218a8c3b3SPeter Maydell */ 102318a8c3b3SPeter Maydell MachineClass *mc = MACHINE_CLASS(mmc); 102418a8c3b3SPeter Maydell const RAMInfo *p; 102518a8c3b3SPeter Maydell 102618a8c3b3SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 102718a8c3b3SPeter Maydell if (p->mrindex < 0) { 102818a8c3b3SPeter Maydell /* Found the entry for "system memory" */ 102918a8c3b3SPeter Maydell mc->default_ram_size = p->size; 103018a8c3b3SPeter Maydell mc->default_ram_id = p->name; 103118a8c3b3SPeter Maydell return; 103218a8c3b3SPeter Maydell } 103318a8c3b3SPeter Maydell } 103418a8c3b3SPeter Maydell g_assert_not_reached(); 10355aff1c07SPeter Maydell } 10365aff1c07SPeter Maydell 10375aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data) 10385aff1c07SPeter Maydell { 10395aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 10405aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 10415aff1c07SPeter Maydell 10425aff1c07SPeter Maydell mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; 104323f92423SPeter Maydell mc->default_cpus = 1; 104423f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 104523f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 10465aff1c07SPeter Maydell mmc->fpga_type = FPGA_AN505; 10475aff1c07SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 1048cb159db9SPeter Maydell mmc->scc_id = 0x41045050; 1049a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1050ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 1051f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; 1052f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1053de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1054de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 105539901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 105611e1d412SPeter Maydell mmc->numirq = 92; 10578b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 1058*9fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 10594fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; 106023f92423SPeter Maydell mmc->armsse_type = TYPE_IOTKIT; 106118a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 106223f92423SPeter Maydell } 106323f92423SPeter Maydell 106423f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data) 106523f92423SPeter Maydell { 106623f92423SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 106723f92423SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 106823f92423SPeter Maydell 106923f92423SPeter Maydell mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33"; 107023f92423SPeter Maydell mc->default_cpus = 2; 107123f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 107223f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 107323f92423SPeter Maydell mmc->fpga_type = FPGA_AN521; 107423f92423SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 107523f92423SPeter Maydell mmc->scc_id = 0x41045210; 1076a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1077ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 1078f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ 1079f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1080de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1081de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 108239901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 108311e1d412SPeter Maydell mmc->numirq = 92; 10848b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 1085*9fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 10864fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ 108723f92423SPeter Maydell mmc->armsse_type = TYPE_SSE200; 108818a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 10895aff1c07SPeter Maydell } 10905aff1c07SPeter Maydell 109125ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data) 109225ff112aSPeter Maydell { 109325ff112aSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 109425ff112aSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 109525ff112aSPeter Maydell 109625ff112aSPeter Maydell mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; 109725ff112aSPeter Maydell mc->default_cpus = 2; 109825ff112aSPeter Maydell mc->min_cpus = mc->default_cpus; 109925ff112aSPeter Maydell mc->max_cpus = mc->default_cpus; 110025ff112aSPeter Maydell mmc->fpga_type = FPGA_AN524; 110125ff112aSPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 110225ff112aSPeter Maydell mmc->scc_id = 0x41045240; 110325ff112aSPeter Maydell mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ 1104ad28ca7eSPeter Maydell mmc->apb_periph_frq = mmc->sysclk_frq; 110525ff112aSPeter Maydell mmc->oscclk = an524_oscclk; 110625ff112aSPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); 110725ff112aSPeter Maydell mmc->fpgaio_num_leds = 10; 110825ff112aSPeter Maydell mmc->fpgaio_has_switches = true; 110939901aeaSPeter Maydell mmc->fpgaio_has_dbgctrl = false; 111025ff112aSPeter Maydell mmc->numirq = 95; 11118b4b5c23SPeter Maydell mmc->uart_overflow_irq = 47; 1112*9fe1ea11SPeter Maydell mmc->init_svtor = 0x10000000; 111325ff112aSPeter Maydell mmc->raminfo = an524_raminfo; 111425ff112aSPeter Maydell mmc->armsse_type = TYPE_SSE200; 111525ff112aSPeter Maydell mps2tz_set_default_ram_info(mmc); 111625ff112aSPeter Maydell } 111725ff112aSPeter Maydell 11185aff1c07SPeter Maydell static const TypeInfo mps2tz_info = { 11195aff1c07SPeter Maydell .name = TYPE_MPS2TZ_MACHINE, 11205aff1c07SPeter Maydell .parent = TYPE_MACHINE, 11215aff1c07SPeter Maydell .abstract = true, 11225aff1c07SPeter Maydell .instance_size = sizeof(MPS2TZMachineState), 11235aff1c07SPeter Maydell .class_size = sizeof(MPS2TZMachineClass), 11245aff1c07SPeter Maydell .class_init = mps2tz_class_init, 112528e56f05SPeter Maydell .interfaces = (InterfaceInfo[]) { 112628e56f05SPeter Maydell { TYPE_IDAU_INTERFACE }, 112728e56f05SPeter Maydell { } 112828e56f05SPeter Maydell }, 11295aff1c07SPeter Maydell }; 11305aff1c07SPeter Maydell 11315aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = { 11325aff1c07SPeter Maydell .name = TYPE_MPS2TZ_AN505_MACHINE, 11335aff1c07SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 11345aff1c07SPeter Maydell .class_init = mps2tz_an505_class_init, 11355aff1c07SPeter Maydell }; 11365aff1c07SPeter Maydell 113723f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = { 113823f92423SPeter Maydell .name = TYPE_MPS2TZ_AN521_MACHINE, 113923f92423SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 114023f92423SPeter Maydell .class_init = mps2tz_an521_class_init, 114123f92423SPeter Maydell }; 114223f92423SPeter Maydell 114325ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = { 114425ff112aSPeter Maydell .name = TYPE_MPS3TZ_AN524_MACHINE, 114525ff112aSPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 114625ff112aSPeter Maydell .class_init = mps3tz_an524_class_init, 114725ff112aSPeter Maydell }; 114825ff112aSPeter Maydell 11495aff1c07SPeter Maydell static void mps2tz_machine_init(void) 11505aff1c07SPeter Maydell { 11515aff1c07SPeter Maydell type_register_static(&mps2tz_info); 11525aff1c07SPeter Maydell type_register_static(&mps2tz_an505_info); 115323f92423SPeter Maydell type_register_static(&mps2tz_an521_info); 115425ff112aSPeter Maydell type_register_static(&mps3tz_an524_info); 11555aff1c07SPeter Maydell } 11565aff1c07SPeter Maydell 11575aff1c07SPeter Maydell type_init(mps2tz_machine_init); 1158