xref: /qemu/hw/arm/mps2-tz.c (revision 91c0a79891b080efea276caf6bd3ff10809c4e4c)
15aff1c07SPeter Maydell /*
25aff1c07SPeter Maydell  * ARM V2M MPS2 board emulation, trustzone aware FPGA images
35aff1c07SPeter Maydell  *
45aff1c07SPeter Maydell  * Copyright (c) 2017 Linaro Limited
55aff1c07SPeter Maydell  * Written by Peter Maydell
65aff1c07SPeter Maydell  *
75aff1c07SPeter Maydell  *  This program is free software; you can redistribute it and/or modify
85aff1c07SPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
95aff1c07SPeter Maydell  *  (at your option) any later version.
105aff1c07SPeter Maydell  */
115aff1c07SPeter Maydell 
125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
135aff1c07SPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
145aff1c07SPeter Maydell  * and most of the devices are in the FPGA, the details of the board
155aff1c07SPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
165aff1c07SPeter Maydell  * This source file covers the following FPGA images, for TrustZone cores:
175aff1c07SPeter Maydell  *  "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505
1823f92423SPeter Maydell  *  "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521
1925ff112aSPeter Maydell  *  "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524
20eb09d533SPeter Maydell  *  "mps2-an547" -- Single Cortex-M55 as documented in Application Note AN547
215aff1c07SPeter Maydell  *
225aff1c07SPeter Maydell  * Links to the TRM for the board itself and to the various Application
235aff1c07SPeter Maydell  * Notes which document the FPGA images can be found here:
245aff1c07SPeter Maydell  * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2
255aff1c07SPeter Maydell  *
265aff1c07SPeter Maydell  * Board TRM:
2750b52b18SPeter Maydell  * https://developer.arm.com/documentation/100112/latest/
285aff1c07SPeter Maydell  * Application Note AN505:
2950b52b18SPeter Maydell  * https://developer.arm.com/documentation/dai0505/latest/
3023f92423SPeter Maydell  * Application Note AN521:
3150b52b18SPeter Maydell  * https://developer.arm.com/documentation/dai0521/latest/
3225ff112aSPeter Maydell  * Application Note AN524:
3325ff112aSPeter Maydell  * https://developer.arm.com/documentation/dai0524/latest/
34eb09d533SPeter Maydell  * Application Note AN547:
35eb09d533SPeter Maydell  * https://developer.arm.com/-/media/Arm%20Developer%20Community/PDF/DAI0547B_SSE300_PLUS_U55_FPGA_for_mps3.pdf
365aff1c07SPeter Maydell  *
375aff1c07SPeter Maydell  * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide
385aff1c07SPeter Maydell  * (ARM ECM0601256) for the details of some of the device layout:
3950b52b18SPeter Maydell  *  https://developer.arm.com/documentation/ecm0601256/latest
4025ff112aSPeter Maydell  * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines
4123f92423SPeter Maydell  * most of the device layout:
4250b52b18SPeter Maydell  *  https://developer.arm.com/documentation/101104/latest/
43eb09d533SPeter Maydell  * and the AN547 uses the SSE-300, whose layout is in the SSE-300 TRM:
44eb09d533SPeter Maydell  *  https://developer.arm.com/documentation/101773/latest/
455aff1c07SPeter Maydell  */
465aff1c07SPeter Maydell 
475aff1c07SPeter Maydell #include "qemu/osdep.h"
48eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
4970a2cb8eSIgor Mammedov #include "qemu/cutils.h"
505aff1c07SPeter Maydell #include "qapi/error.h"
515aff1c07SPeter Maydell #include "qemu/error-report.h"
5212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
535aff1c07SPeter Maydell #include "hw/arm/armv7m.h"
545aff1c07SPeter Maydell #include "hw/or-irq.h"
555aff1c07SPeter Maydell #include "hw/boards.h"
565aff1c07SPeter Maydell #include "exec/address-spaces.h"
575aff1c07SPeter Maydell #include "sysemu/sysemu.h"
585aff1c07SPeter Maydell #include "hw/misc/unimp.h"
595aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
605aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
615aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h"
625aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h"
63665670aaSPeter Maydell #include "hw/misc/tz-mpc.h"
6428e56f05SPeter Maydell #include "hw/misc/tz-msc.h"
656eee5d24SPeter Maydell #include "hw/arm/armsse.h"
6628e56f05SPeter Maydell #include "hw/dma/pl080.h"
6741745d20SPeter Maydell #include "hw/rtc/pl031.h"
680d49759bSPeter Maydell #include "hw/ssi/pl022.h"
692e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
7094630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
715aff1c07SPeter Maydell #include "net/net.h"
725aff1c07SPeter Maydell #include "hw/core/split-irq.h"
73dee1515bSPeter Maydell #include "hw/qdev-clock.h"
74db1015e9SEduardo Habkost #include "qom/object.h"
755aff1c07SPeter Maydell 
76eb09d533SPeter Maydell #define MPS2TZ_NUMIRQ_MAX 96
77eb09d533SPeter Maydell #define MPS2TZ_RAM_MAX 5
784a30dc1cSPeter Maydell 
795aff1c07SPeter Maydell typedef enum MPS2TZFPGAType {
805aff1c07SPeter Maydell     FPGA_AN505,
814a30dc1cSPeter Maydell     FPGA_AN521,
8225ff112aSPeter Maydell     FPGA_AN524,
83eb09d533SPeter Maydell     FPGA_AN547,
845aff1c07SPeter Maydell } MPS2TZFPGAType;
855aff1c07SPeter Maydell 
864fec32dbSPeter Maydell /*
874fec32dbSPeter Maydell  * Define the layout of RAM in a board, including which parts are
884fec32dbSPeter Maydell  * behind which MPCs.
894fec32dbSPeter Maydell  * mrindex specifies the index into mms->ram[] to use for the backing RAM;
904fec32dbSPeter Maydell  * -1 means "use the system RAM".
914fec32dbSPeter Maydell  */
924fec32dbSPeter Maydell typedef struct RAMInfo {
934fec32dbSPeter Maydell     const char *name;
944fec32dbSPeter Maydell     uint32_t base;
954fec32dbSPeter Maydell     uint32_t size;
964fec32dbSPeter Maydell     int mpc; /* MPC number, -1 for "not behind an MPC" */
974fec32dbSPeter Maydell     int mrindex;
984fec32dbSPeter Maydell     int flags;
994fec32dbSPeter Maydell } RAMInfo;
1004fec32dbSPeter Maydell 
1014fec32dbSPeter Maydell /*
1024fec32dbSPeter Maydell  * Flag values:
1034fec32dbSPeter Maydell  *  IS_ALIAS: this RAM area is an alias to the upstream end of the
1044fec32dbSPeter Maydell  *    MPC specified by its .mpc value
105b89918fcSPeter Maydell  *  IS_ROM: this RAM area is read-only
1064fec32dbSPeter Maydell  */
1074fec32dbSPeter Maydell #define IS_ALIAS 1
108b89918fcSPeter Maydell #define IS_ROM 2
1094fec32dbSPeter Maydell 
110db1015e9SEduardo Habkost struct MPS2TZMachineClass {
1115aff1c07SPeter Maydell     MachineClass parent;
1125aff1c07SPeter Maydell     MPS2TZFPGAType fpga_type;
1135aff1c07SPeter Maydell     uint32_t scc_id;
114a3e24690SPeter Maydell     uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */
115ad28ca7eSPeter Maydell     uint32_t apb_periph_frq; /* APB peripheral frequency in Hz */
116f7c71b21SPeter Maydell     uint32_t len_oscclk;
117f7c71b21SPeter Maydell     const uint32_t *oscclk;
118de77e8f4SPeter Maydell     uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */
119de77e8f4SPeter Maydell     bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */
12039901aeaSPeter Maydell     bool fpgaio_has_dbgctrl; /* Does FPGAIO have DBGCTRL register? */
12111e1d412SPeter Maydell     int numirq; /* Number of external interrupts */
1228b4b5c23SPeter Maydell     int uart_overflow_irq; /* number of the combined UART overflow IRQ */
1239fe1ea11SPeter Maydell     uint32_t init_svtor; /* init-svtor setting for SSE */
1244fec32dbSPeter Maydell     const RAMInfo *raminfo;
12523f92423SPeter Maydell     const char *armsse_type;
126db1015e9SEduardo Habkost };
1275aff1c07SPeter Maydell 
128db1015e9SEduardo Habkost struct MPS2TZMachineState {
1295aff1c07SPeter Maydell     MachineState parent;
1305aff1c07SPeter Maydell 
13193dbd103SPeter Maydell     ARMSSE iotkit;
1324fec32dbSPeter Maydell     MemoryRegion ram[MPS2TZ_RAM_MAX];
133a9597753SPeter Maydell     MemoryRegion eth_usb_container;
134a9597753SPeter Maydell 
1355aff1c07SPeter Maydell     MPS2SCC scc;
1365aff1c07SPeter Maydell     MPS2FPGAIO fpgaio;
1375aff1c07SPeter Maydell     TZPPC ppc[5];
1384fec32dbSPeter Maydell     TZMPC mpc[3];
1390d49759bSPeter Maydell     PL022State spi[5];
14025ff112aSPeter Maydell     ArmSbconI2CState i2c[5];
1415aff1c07SPeter Maydell     UnimplementedDeviceState i2s_audio;
142519655e6SPeter Maydell     UnimplementedDeviceState gpio[4];
1435aff1c07SPeter Maydell     UnimplementedDeviceState gfx;
14425ff112aSPeter Maydell     UnimplementedDeviceState cldc;
145a9597753SPeter Maydell     UnimplementedDeviceState usb;
14641745d20SPeter Maydell     PL031State rtc;
14728e56f05SPeter Maydell     PL080State dma[4];
14828e56f05SPeter Maydell     TZMSC msc[4];
14925ff112aSPeter Maydell     CMSDKAPBUART uart[6];
1505aff1c07SPeter Maydell     SplitIRQ sec_resp_splitter;
1515aff1c07SPeter Maydell     qemu_or_irq uart_irq_orgate;
152519655e6SPeter Maydell     DeviceState *lan9118;
15311e1d412SPeter Maydell     SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX];
154dee1515bSPeter Maydell     Clock *sysclk;
155dee1515bSPeter Maydell     Clock *s32kclk;
156db1015e9SEduardo Habkost };
1575aff1c07SPeter Maydell 
1585aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz"
1595aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505")
16023f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521")
16125ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524")
162eb09d533SPeter Maydell #define TYPE_MPS3TZ_AN547_MACHINE MACHINE_TYPE_NAME("mps3-an547")
1635aff1c07SPeter Maydell 
164a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE)
1655aff1c07SPeter Maydell 
166dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */
167dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000)
1685aff1c07SPeter Maydell 
16925ff112aSPeter Maydell /*
17025ff112aSPeter Maydell  * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit
17125ff112aSPeter Maydell  * emulation of that much guest RAM, so artificially make it smaller.
17225ff112aSPeter Maydell  */
17325ff112aSPeter Maydell #if HOST_LONG_BITS == 32
17425ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB)
17525ff112aSPeter Maydell #else
17625ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB)
17725ff112aSPeter Maydell #endif
17825ff112aSPeter Maydell 
179f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = {
180f7c71b21SPeter Maydell     40000000,
181f7c71b21SPeter Maydell     24580000,
182f7c71b21SPeter Maydell     25000000,
183f7c71b21SPeter Maydell };
184f7c71b21SPeter Maydell 
18525ff112aSPeter Maydell static const uint32_t an524_oscclk[] = {
18625ff112aSPeter Maydell     24000000,
18725ff112aSPeter Maydell     32000000,
18825ff112aSPeter Maydell     50000000,
18925ff112aSPeter Maydell     50000000,
19025ff112aSPeter Maydell     24576000,
19125ff112aSPeter Maydell     23750000,
19225ff112aSPeter Maydell };
19325ff112aSPeter Maydell 
1944fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { {
1954fec32dbSPeter Maydell         .name = "ssram-0",
1964fec32dbSPeter Maydell         .base = 0x00000000,
1974fec32dbSPeter Maydell         .size = 0x00400000,
1984fec32dbSPeter Maydell         .mpc = 0,
1994fec32dbSPeter Maydell         .mrindex = 0,
2004fec32dbSPeter Maydell     }, {
2014fec32dbSPeter Maydell         .name = "ssram-1",
2024fec32dbSPeter Maydell         .base = 0x28000000,
2034fec32dbSPeter Maydell         .size = 0x00200000,
2044fec32dbSPeter Maydell         .mpc = 1,
2054fec32dbSPeter Maydell         .mrindex = 1,
2064fec32dbSPeter Maydell     }, {
2074fec32dbSPeter Maydell         .name = "ssram-2",
2084fec32dbSPeter Maydell         .base = 0x28200000,
2094fec32dbSPeter Maydell         .size = 0x00200000,
2104fec32dbSPeter Maydell         .mpc = 2,
2114fec32dbSPeter Maydell         .mrindex = 2,
2124fec32dbSPeter Maydell     }, {
2134fec32dbSPeter Maydell         .name = "ssram-0-alias",
2144fec32dbSPeter Maydell         .base = 0x00400000,
2154fec32dbSPeter Maydell         .size = 0x00400000,
2164fec32dbSPeter Maydell         .mpc = 0,
2174fec32dbSPeter Maydell         .mrindex = 3,
2184fec32dbSPeter Maydell         .flags = IS_ALIAS,
2194fec32dbSPeter Maydell     }, {
2204fec32dbSPeter Maydell         /* Use the largest bit of contiguous RAM as our "system memory" */
2214fec32dbSPeter Maydell         .name = "mps.ram",
2224fec32dbSPeter Maydell         .base = 0x80000000,
2234fec32dbSPeter Maydell         .size = 16 * MiB,
2244fec32dbSPeter Maydell         .mpc = -1,
2254fec32dbSPeter Maydell         .mrindex = -1,
2264fec32dbSPeter Maydell     }, {
2274fec32dbSPeter Maydell         .name = NULL,
2284fec32dbSPeter Maydell     },
2294fec32dbSPeter Maydell };
2304fec32dbSPeter Maydell 
23125ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { {
23225ff112aSPeter Maydell         .name = "bram",
23325ff112aSPeter Maydell         .base = 0x00000000,
23425ff112aSPeter Maydell         .size = 512 * KiB,
23525ff112aSPeter Maydell         .mpc = 0,
23625ff112aSPeter Maydell         .mrindex = 0,
23725ff112aSPeter Maydell     }, {
23825ff112aSPeter Maydell         .name = "sram",
23925ff112aSPeter Maydell         .base = 0x20000000,
24025ff112aSPeter Maydell         .size = 32 * 4 * KiB,
241db2fc83aSPeter Maydell         .mpc = -1,
24225ff112aSPeter Maydell         .mrindex = 1,
24325ff112aSPeter Maydell     }, {
24425ff112aSPeter Maydell         /* We don't model QSPI flash yet; for now expose it as simple ROM */
24525ff112aSPeter Maydell         .name = "QSPI",
24625ff112aSPeter Maydell         .base = 0x28000000,
24725ff112aSPeter Maydell         .size = 8 * MiB,
24825ff112aSPeter Maydell         .mpc = 1,
24925ff112aSPeter Maydell         .mrindex = 2,
25025ff112aSPeter Maydell         .flags = IS_ROM,
25125ff112aSPeter Maydell     }, {
25225ff112aSPeter Maydell         .name = "DDR",
25325ff112aSPeter Maydell         .base = 0x60000000,
25425ff112aSPeter Maydell         .size = MPS3_DDR_SIZE,
25525ff112aSPeter Maydell         .mpc = 2,
25625ff112aSPeter Maydell         .mrindex = -1,
25725ff112aSPeter Maydell     }, {
25825ff112aSPeter Maydell         .name = NULL,
25925ff112aSPeter Maydell     },
26025ff112aSPeter Maydell };
26125ff112aSPeter Maydell 
262eb09d533SPeter Maydell static const RAMInfo an547_raminfo[] = { {
263eb09d533SPeter Maydell         .name = "itcm",
264eb09d533SPeter Maydell         .base = 0x00000000,
265eb09d533SPeter Maydell         .size = 512 * KiB,
266eb09d533SPeter Maydell         .mpc = -1,
267eb09d533SPeter Maydell         .mrindex = 0,
268eb09d533SPeter Maydell     }, {
269eb09d533SPeter Maydell         .name = "sram",
270eb09d533SPeter Maydell         .base = 0x01000000,
271eb09d533SPeter Maydell         .size = 2 * MiB,
272eb09d533SPeter Maydell         .mpc = 0,
273eb09d533SPeter Maydell         .mrindex = 1,
274eb09d533SPeter Maydell     }, {
275eb09d533SPeter Maydell         .name = "dtcm",
276eb09d533SPeter Maydell         .base = 0x20000000,
277eb09d533SPeter Maydell         .size = 4 * 128 * KiB,
278eb09d533SPeter Maydell         .mpc = -1,
279eb09d533SPeter Maydell         .mrindex = 2,
280eb09d533SPeter Maydell     }, {
281eb09d533SPeter Maydell         .name = "sram 2",
282eb09d533SPeter Maydell         .base = 0x21000000,
283eb09d533SPeter Maydell         .size = 4 * MiB,
284eb09d533SPeter Maydell         .mpc = -1,
285eb09d533SPeter Maydell         .mrindex = 3,
286eb09d533SPeter Maydell     }, {
287eb09d533SPeter Maydell         /* We don't model QSPI flash yet; for now expose it as simple ROM */
288eb09d533SPeter Maydell         .name = "QSPI",
289eb09d533SPeter Maydell         .base = 0x28000000,
290eb09d533SPeter Maydell         .size = 8 * MiB,
291eb09d533SPeter Maydell         .mpc = 1,
292eb09d533SPeter Maydell         .mrindex = 4,
293eb09d533SPeter Maydell         .flags = IS_ROM,
294eb09d533SPeter Maydell     }, {
295eb09d533SPeter Maydell         .name = "DDR",
296eb09d533SPeter Maydell         .base = 0x60000000,
297eb09d533SPeter Maydell         .size = MPS3_DDR_SIZE,
298eb09d533SPeter Maydell         .mpc = 2,
299eb09d533SPeter Maydell         .mrindex = -1,
300eb09d533SPeter Maydell     }, {
301eb09d533SPeter Maydell         .name = NULL,
302eb09d533SPeter Maydell     },
303eb09d533SPeter Maydell };
304eb09d533SPeter Maydell 
3054fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc)
3064fec32dbSPeter Maydell {
3074fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3084fec32dbSPeter Maydell     const RAMInfo *p;
309*91c0a798SPeter Maydell     const RAMInfo *found = NULL;
3104fec32dbSPeter Maydell 
3114fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
3124fec32dbSPeter Maydell         if (p->mpc == mpc && !(p->flags & IS_ALIAS)) {
313*91c0a798SPeter Maydell             /* There should only be one entry in the array for this MPC */
314*91c0a798SPeter Maydell             g_assert(!found);
315*91c0a798SPeter Maydell             found = p;
3164fec32dbSPeter Maydell         }
3174fec32dbSPeter Maydell     }
3184fec32dbSPeter Maydell     /* if raminfo array doesn't have an entry for each MPC this is a bug */
319*91c0a798SPeter Maydell     assert(found);
320*91c0a798SPeter Maydell     return found;
3214fec32dbSPeter Maydell }
3224fec32dbSPeter Maydell 
3234fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms,
3244fec32dbSPeter Maydell                                     const RAMInfo *raminfo)
3254fec32dbSPeter Maydell {
3264fec32dbSPeter Maydell     /* Return an initialized MemoryRegion for the RAMInfo. */
3274fec32dbSPeter Maydell     MemoryRegion *ram;
3284fec32dbSPeter Maydell 
3294fec32dbSPeter Maydell     if (raminfo->mrindex < 0) {
3304fec32dbSPeter Maydell         /* Means this RAMInfo is for QEMU's "system memory" */
3314fec32dbSPeter Maydell         MachineState *machine = MACHINE(mms);
332b89918fcSPeter Maydell         assert(!(raminfo->flags & IS_ROM));
3334fec32dbSPeter Maydell         return machine->ram;
3344fec32dbSPeter Maydell     }
3354fec32dbSPeter Maydell 
3364fec32dbSPeter Maydell     assert(raminfo->mrindex < MPS2TZ_RAM_MAX);
3374fec32dbSPeter Maydell     ram = &mms->ram[raminfo->mrindex];
3384fec32dbSPeter Maydell 
3394fec32dbSPeter Maydell     memory_region_init_ram(ram, NULL, raminfo->name,
3404fec32dbSPeter Maydell                            raminfo->size, &error_fatal);
341b89918fcSPeter Maydell     if (raminfo->flags & IS_ROM) {
342b89918fcSPeter Maydell         memory_region_set_readonly(ram, true);
343b89918fcSPeter Maydell     }
3444fec32dbSPeter Maydell     return ram;
3454fec32dbSPeter Maydell }
3464fec32dbSPeter Maydell 
3475aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
3485aff1c07SPeter Maydell  * located at @base in the memory map.
3495aff1c07SPeter Maydell  */
3505aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
3515aff1c07SPeter Maydell                            MemoryRegion *orig, hwaddr base)
3525aff1c07SPeter Maydell {
3535aff1c07SPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
3545aff1c07SPeter Maydell                              memory_region_size(orig));
3555aff1c07SPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
3565aff1c07SPeter Maydell }
3575aff1c07SPeter Maydell 
3584a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno)
3594a30dc1cSPeter Maydell {
360fee887a7SPeter Maydell     /*
361fee887a7SPeter Maydell      * Return a qemu_irq which will signal IRQ n to all CPUs in the
362fee887a7SPeter Maydell      * SSE.  The irqno should be as the CPU sees it, so the first
363fee887a7SPeter Maydell      * external-to-the-SSE interrupt is 32.
364fee887a7SPeter Maydell      */
365ba94ffd7SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(mms);
36611e1d412SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3674a30dc1cSPeter Maydell 
368fee887a7SPeter Maydell     assert(irqno >= 32 && irqno < (mmc->numirq + 32));
369fee887a7SPeter Maydell 
370fee887a7SPeter Maydell     /*
371fee887a7SPeter Maydell      * Convert from "CPU irq number" (as listed in the FPGA image
372fee887a7SPeter Maydell      * documentation) to the SSE external-interrupt number.
373fee887a7SPeter Maydell      */
374fee887a7SPeter Maydell     irqno -= 32;
3754a30dc1cSPeter Maydell 
376ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
3774a30dc1cSPeter Maydell         return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0);
378ba94ffd7SPeter Maydell     } else {
379ba94ffd7SPeter Maydell         return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno);
3804a30dc1cSPeter Maydell     }
3814a30dc1cSPeter Maydell }
3824a30dc1cSPeter Maydell 
3835aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind
3845aff1c07SPeter Maydell  * Peripheral Protection Controllers. These data structures
3855aff1c07SPeter Maydell  * define the layout of which devices sit behind which PPCs.
3865aff1c07SPeter Maydell  * The devfn for each port is a function which creates, configures
3875aff1c07SPeter Maydell  * and initializes the device, returning the MemoryRegion which
3885aff1c07SPeter Maydell  * needs to be plugged into the downstream end of the PPC port.
3895aff1c07SPeter Maydell  */
3905aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque,
39142418279SPeter Maydell                                 const char *name, hwaddr size,
39242418279SPeter Maydell                                 const int *irqs);
3935aff1c07SPeter Maydell 
3945aff1c07SPeter Maydell typedef struct PPCPortInfo {
3955aff1c07SPeter Maydell     const char *name;
3965aff1c07SPeter Maydell     MakeDevFn *devfn;
3975aff1c07SPeter Maydell     void *opaque;
3985aff1c07SPeter Maydell     hwaddr addr;
3995aff1c07SPeter Maydell     hwaddr size;
40042418279SPeter Maydell     int irqs[3]; /* currently no device needs more IRQ lines than this */
4015aff1c07SPeter Maydell } PPCPortInfo;
4025aff1c07SPeter Maydell 
4035aff1c07SPeter Maydell typedef struct PPCInfo {
4045aff1c07SPeter Maydell     const char *name;
4055aff1c07SPeter Maydell     PPCPortInfo ports[TZ_NUM_PORTS];
4065aff1c07SPeter Maydell } PPCInfo;
4075aff1c07SPeter Maydell 
4085aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms,
4095aff1c07SPeter Maydell                                     void *opaque,
41042418279SPeter Maydell                                     const char *name, hwaddr size,
41142418279SPeter Maydell                                     const int *irqs)
4125aff1c07SPeter Maydell {
4135aff1c07SPeter Maydell     /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE,
4145aff1c07SPeter Maydell      * and return a pointer to its MemoryRegion.
4155aff1c07SPeter Maydell      */
4165aff1c07SPeter Maydell     UnimplementedDeviceState *uds = opaque;
4175aff1c07SPeter Maydell 
4180074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE);
4195aff1c07SPeter Maydell     qdev_prop_set_string(DEVICE(uds), "name", name);
4205aff1c07SPeter Maydell     qdev_prop_set_uint64(DEVICE(uds), "size", size);
4210074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal);
4225aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0);
4235aff1c07SPeter Maydell }
4245aff1c07SPeter Maydell 
4255aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque,
42642418279SPeter Maydell                                const char *name, hwaddr size,
42742418279SPeter Maydell                                const int *irqs)
4285aff1c07SPeter Maydell {
429b22c4e8bSPeter Maydell     /* The irq[] array is tx, rx, combined, in that order */
430a3e24690SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
4315aff1c07SPeter Maydell     CMSDKAPBUART *uart = opaque;
4325aff1c07SPeter Maydell     int i = uart - &mms->uart[0];
4335aff1c07SPeter Maydell     SysBusDevice *s;
4345aff1c07SPeter Maydell     DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate);
4355aff1c07SPeter Maydell 
4360074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART);
437fc38a112SPeter Maydell     qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i));
438ad28ca7eSPeter Maydell     qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->apb_periph_frq);
4390074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal);
4405aff1c07SPeter Maydell     s = SYS_BUS_DEVICE(uart);
441b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
442b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
4435aff1c07SPeter Maydell     sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
4445aff1c07SPeter Maydell     sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
445b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2]));
4465aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0);
4475aff1c07SPeter Maydell }
4485aff1c07SPeter Maydell 
4495aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque,
45042418279SPeter Maydell                               const char *name, hwaddr size,
45142418279SPeter Maydell                               const int *irqs)
4525aff1c07SPeter Maydell {
4535aff1c07SPeter Maydell     MPS2SCC *scc = opaque;
4545aff1c07SPeter Maydell     DeviceState *sccdev;
4555aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
456f7c71b21SPeter Maydell     uint32_t i;
4575aff1c07SPeter Maydell 
4580074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC);
4595aff1c07SPeter Maydell     sccdev = DEVICE(scc);
4605aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
461cb159db9SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
4625aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
463f7c71b21SPeter Maydell     qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk);
464f7c71b21SPeter Maydell     for (i = 0; i < mmc->len_oscclk; i++) {
465f7c71b21SPeter Maydell         g_autofree char *propname = g_strdup_printf("oscclk[%u]", i);
466f7c71b21SPeter Maydell         qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]);
467f7c71b21SPeter Maydell     }
4680074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal);
4695aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0);
4705aff1c07SPeter Maydell }
4715aff1c07SPeter Maydell 
4725aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque,
47342418279SPeter Maydell                                  const char *name, hwaddr size,
47442418279SPeter Maydell                                  const int *irqs)
4755aff1c07SPeter Maydell {
4765aff1c07SPeter Maydell     MPS2FPGAIO *fpgaio = opaque;
477de77e8f4SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
4785aff1c07SPeter Maydell 
4790074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO);
480de77e8f4SPeter Maydell     qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds);
481de77e8f4SPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches);
48239901aeaSPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-dbgctrl", mmc->fpgaio_has_dbgctrl);
4830074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal);
4845aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0);
4855aff1c07SPeter Maydell }
4865aff1c07SPeter Maydell 
487519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque,
48842418279SPeter Maydell                                   const char *name, hwaddr size,
48942418279SPeter Maydell                                   const int *irqs)
490519655e6SPeter Maydell {
491519655e6SPeter Maydell     SysBusDevice *s;
492519655e6SPeter Maydell     NICInfo *nd = &nd_table[0];
493519655e6SPeter Maydell 
494519655e6SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
495519655e6SPeter Maydell      * except that it doesn't support the checksum-offload feature.
496519655e6SPeter Maydell      */
497519655e6SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
4983e80f690SMarkus Armbruster     mms->lan9118 = qdev_new(TYPE_LAN9118);
499519655e6SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
500519655e6SPeter Maydell 
501519655e6SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
5023c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
503b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
504519655e6SPeter Maydell     return sysbus_mmio_get_region(s, 0);
505519655e6SPeter Maydell }
506519655e6SPeter Maydell 
507a9597753SPeter Maydell static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque,
508a9597753SPeter Maydell                                   const char *name, hwaddr size,
509a9597753SPeter Maydell                                   const int *irqs)
510a9597753SPeter Maydell {
511a9597753SPeter Maydell     /*
512a9597753SPeter Maydell      * The AN524 makes the ethernet and USB share a PPC port.
513a9597753SPeter Maydell      * irqs[] is the ethernet IRQ.
514a9597753SPeter Maydell      */
515a9597753SPeter Maydell     SysBusDevice *s;
516a9597753SPeter Maydell     NICInfo *nd = &nd_table[0];
517a9597753SPeter Maydell 
518a9597753SPeter Maydell     memory_region_init(&mms->eth_usb_container, OBJECT(mms),
519a9597753SPeter Maydell                        "mps2-tz-eth-usb-container", 0x200000);
520a9597753SPeter Maydell 
521a9597753SPeter Maydell     /*
522a9597753SPeter Maydell      * In hardware this is a LAN9220; the LAN9118 is software compatible
523a9597753SPeter Maydell      * except that it doesn't support the checksum-offload feature.
524a9597753SPeter Maydell      */
525a9597753SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
526a9597753SPeter Maydell     mms->lan9118 = qdev_new(TYPE_LAN9118);
527a9597753SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
528a9597753SPeter Maydell 
529a9597753SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
530a9597753SPeter Maydell     sysbus_realize_and_unref(s, &error_fatal);
531a9597753SPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
532a9597753SPeter Maydell 
533a9597753SPeter Maydell     memory_region_add_subregion(&mms->eth_usb_container,
534a9597753SPeter Maydell                                 0, sysbus_mmio_get_region(s, 0));
535a9597753SPeter Maydell 
536a9597753SPeter Maydell     /* The USB OTG controller is an ISP1763; we don't have a model of it. */
537a9597753SPeter Maydell     object_initialize_child(OBJECT(mms), "usb-otg",
538a9597753SPeter Maydell                             &mms->usb, TYPE_UNIMPLEMENTED_DEVICE);
539a9597753SPeter Maydell     qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg");
540a9597753SPeter Maydell     qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000);
541a9597753SPeter Maydell     s = SYS_BUS_DEVICE(&mms->usb);
542a9597753SPeter Maydell     sysbus_realize(s, &error_fatal);
543a9597753SPeter Maydell 
544a9597753SPeter Maydell     memory_region_add_subregion(&mms->eth_usb_container,
545a9597753SPeter Maydell                                 0x100000, sysbus_mmio_get_region(s, 0));
546a9597753SPeter Maydell 
547a9597753SPeter Maydell     return &mms->eth_usb_container;
548a9597753SPeter Maydell }
549a9597753SPeter Maydell 
550665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque,
55142418279SPeter Maydell                               const char *name, hwaddr size,
55242418279SPeter Maydell                               const int *irqs)
553665670aaSPeter Maydell {
554665670aaSPeter Maydell     TZMPC *mpc = opaque;
5554fec32dbSPeter Maydell     int i = mpc - &mms->mpc[0];
556665670aaSPeter Maydell     MemoryRegion *upstream;
5574fec32dbSPeter Maydell     const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i);
5584fec32dbSPeter Maydell     MemoryRegion *ram = mr_for_raminfo(mms, raminfo);
559665670aaSPeter Maydell 
5604fec32dbSPeter Maydell     object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC);
5614fec32dbSPeter Maydell     object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram),
5625325cc34SMarkus Armbruster                              &error_fatal);
5630074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal);
564665670aaSPeter Maydell     /* Map the upstream end of the MPC into system memory */
565665670aaSPeter Maydell     upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
5664fec32dbSPeter Maydell     memory_region_add_subregion(get_system_memory(), raminfo->base, upstream);
567665670aaSPeter Maydell     /* and connect its interrupt to the IoTKit */
568665670aaSPeter Maydell     qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0,
569665670aaSPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
570665670aaSPeter Maydell                                                        "mpcexp_status", i));
571665670aaSPeter Maydell 
572665670aaSPeter Maydell     /* Return the register interface MR for our caller to map behind the PPC */
573665670aaSPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0);
574665670aaSPeter Maydell }
575665670aaSPeter Maydell 
57628e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque,
57742418279SPeter Maydell                               const char *name, hwaddr size,
57842418279SPeter Maydell                               const int *irqs)
57928e56f05SPeter Maydell {
580b22c4e8bSPeter Maydell     /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */
58128e56f05SPeter Maydell     PL080State *dma = opaque;
58228e56f05SPeter Maydell     int i = dma - &mms->dma[0];
58328e56f05SPeter Maydell     SysBusDevice *s;
58428e56f05SPeter Maydell     char *mscname = g_strdup_printf("%s-msc", name);
58528e56f05SPeter Maydell     TZMSC *msc = &mms->msc[i];
58628e56f05SPeter Maydell     DeviceState *iotkitdev = DEVICE(&mms->iotkit);
58728e56f05SPeter Maydell     MemoryRegion *msc_upstream;
58828e56f05SPeter Maydell     MemoryRegion *msc_downstream;
58928e56f05SPeter Maydell 
59028e56f05SPeter Maydell     /*
59128e56f05SPeter Maydell      * Each DMA device is a PL081 whose transaction master interface
59228e56f05SPeter Maydell      * is guarded by a Master Security Controller. The downstream end of
59328e56f05SPeter Maydell      * the MSC connects to the IoTKit AHB Slave Expansion port, so the
59428e56f05SPeter Maydell      * DMA devices can see all devices and memory that the CPU does.
59528e56f05SPeter Maydell      */
5960074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC);
59728e56f05SPeter Maydell     msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0);
5985325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "downstream",
5995325cc34SMarkus Armbruster                              OBJECT(msc_downstream), &error_fatal);
6005325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal);
6010074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal);
60228e56f05SPeter Maydell 
60328e56f05SPeter Maydell     qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0,
60428e56f05SPeter Maydell                                 qdev_get_gpio_in_named(iotkitdev,
60528e56f05SPeter Maydell                                                        "mscexp_status", i));
60628e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i,
60728e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
60828e56f05SPeter Maydell                                                        "irq_clear", 0));
60928e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i,
61028e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
61128e56f05SPeter Maydell                                                        "cfg_nonsec", 0));
61228e56f05SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter),
61328e56f05SPeter Maydell                           ARRAY_SIZE(mms->ppc) + i,
61428e56f05SPeter Maydell                           qdev_get_gpio_in_named(DEVICE(msc),
61528e56f05SPeter Maydell                                                  "cfg_sec_resp", 0));
61628e56f05SPeter Maydell     msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0);
61728e56f05SPeter Maydell 
6180074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081);
6195325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream),
6205325cc34SMarkus Armbruster                              &error_fatal);
6210074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal);
62228e56f05SPeter Maydell 
62328e56f05SPeter Maydell     s = SYS_BUS_DEVICE(dma);
62428e56f05SPeter Maydell     /* Wire up DMACINTR, DMACINTERR, DMACINTTC */
625b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
626b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
627b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2]));
62828e56f05SPeter Maydell 
6297081e9b6SPeter Maydell     g_free(mscname);
63028e56f05SPeter Maydell     return sysbus_mmio_get_region(s, 0);
63128e56f05SPeter Maydell }
63228e56f05SPeter Maydell 
6330d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque,
63442418279SPeter Maydell                               const char *name, hwaddr size,
63542418279SPeter Maydell                               const int *irqs)
6360d49759bSPeter Maydell {
6370d49759bSPeter Maydell     /*
6380d49759bSPeter Maydell      * The AN505 has five PL022 SPI controllers.
6390d49759bSPeter Maydell      * One of these should have the LCD controller behind it; the others
6400d49759bSPeter Maydell      * are connected only to the FPGA's "general purpose SPI connector"
6410d49759bSPeter Maydell      * or "shield" expansion connectors.
6420d49759bSPeter Maydell      * Note that if we do implement devices behind SPI, the chip select
6430d49759bSPeter Maydell      * lines are set via the "MISC" register in the MPS2 FPGAIO device.
6440d49759bSPeter Maydell      */
6450d49759bSPeter Maydell     PL022State *spi = opaque;
6460d49759bSPeter Maydell     SysBusDevice *s;
6470d49759bSPeter Maydell 
6480074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022);
6490074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal);
6500d49759bSPeter Maydell     s = SYS_BUS_DEVICE(spi);
651b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
6520d49759bSPeter Maydell     return sysbus_mmio_get_region(s, 0);
6530d49759bSPeter Maydell }
6540d49759bSPeter Maydell 
6552e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque,
65642418279SPeter Maydell                               const char *name, hwaddr size,
65742418279SPeter Maydell                               const int *irqs)
6582e34818fSPhilippe Mathieu-Daudé {
6592e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState *i2c = opaque;
6602e34818fSPhilippe Mathieu-Daudé     SysBusDevice *s;
6612e34818fSPhilippe Mathieu-Daudé 
6622e34818fSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C);
6632e34818fSPhilippe Mathieu-Daudé     s = SYS_BUS_DEVICE(i2c);
6642e34818fSPhilippe Mathieu-Daudé     sysbus_realize(s, &error_fatal);
6652e34818fSPhilippe Mathieu-Daudé     return sysbus_mmio_get_region(s, 0);
6662e34818fSPhilippe Mathieu-Daudé }
6672e34818fSPhilippe Mathieu-Daudé 
66841745d20SPeter Maydell static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque,
66941745d20SPeter Maydell                               const char *name, hwaddr size,
67041745d20SPeter Maydell                               const int *irqs)
67141745d20SPeter Maydell {
67241745d20SPeter Maydell     PL031State *pl031 = opaque;
67341745d20SPeter Maydell     SysBusDevice *s;
67441745d20SPeter Maydell 
67541745d20SPeter Maydell     object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031);
67641745d20SPeter Maydell     s = SYS_BUS_DEVICE(pl031);
67741745d20SPeter Maydell     sysbus_realize(s, &error_fatal);
67841745d20SPeter Maydell     /*
67941745d20SPeter Maydell      * The board docs don't give an IRQ number for the PL031, so
68041745d20SPeter Maydell      * presumably it is not connected.
68141745d20SPeter Maydell      */
68241745d20SPeter Maydell     return sysbus_mmio_get_region(s, 0);
68341745d20SPeter Maydell }
68441745d20SPeter Maydell 
6854fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms)
6864fec32dbSPeter Maydell {
6874fec32dbSPeter Maydell     /*
6884fec32dbSPeter Maydell      * Handle the RAMs which are either not behind MPCs or which are
6894fec32dbSPeter Maydell      * aliases to another MPC.
6904fec32dbSPeter Maydell      */
6914fec32dbSPeter Maydell     const RAMInfo *p;
6924fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
6934fec32dbSPeter Maydell 
6944fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
6954fec32dbSPeter Maydell         if (p->flags & IS_ALIAS) {
6964fec32dbSPeter Maydell             SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]);
6974fec32dbSPeter Maydell             MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1);
6984fec32dbSPeter Maydell             make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base);
6994fec32dbSPeter Maydell         } else if (p->mpc == -1) {
7004fec32dbSPeter Maydell             /* RAM not behind an MPC */
7014fec32dbSPeter Maydell             MemoryRegion *mr = mr_for_raminfo(mms, p);
7024fec32dbSPeter Maydell             memory_region_add_subregion(get_system_memory(), p->base, mr);
7034fec32dbSPeter Maydell         }
7044fec32dbSPeter Maydell     }
7054fec32dbSPeter Maydell }
7064fec32dbSPeter Maydell 
707a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms)
708a113aef9SPeter Maydell {
709a113aef9SPeter Maydell     /* Return the size of the RAM block at guest address zero */
710a113aef9SPeter Maydell     const RAMInfo *p;
711a113aef9SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
712a113aef9SPeter Maydell 
713a113aef9SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
714a113aef9SPeter Maydell         if (p->base == 0) {
715a113aef9SPeter Maydell             return p->size;
716a113aef9SPeter Maydell         }
717a113aef9SPeter Maydell     }
718a113aef9SPeter Maydell     g_assert_not_reached();
719a113aef9SPeter Maydell }
720a113aef9SPeter Maydell 
7215aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine)
7225aff1c07SPeter Maydell {
7235aff1c07SPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
7244a30dc1cSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
7255aff1c07SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(machine);
7265aff1c07SPeter Maydell     MemoryRegion *system_memory = get_system_memory();
7275aff1c07SPeter Maydell     DeviceState *iotkitdev;
7285aff1c07SPeter Maydell     DeviceState *dev_splitter;
729ef29e382SPeter Maydell     const PPCInfo *ppcs;
730ef29e382SPeter Maydell     int num_ppcs;
7315aff1c07SPeter Maydell     int i;
7325aff1c07SPeter Maydell 
7335aff1c07SPeter Maydell     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
7345aff1c07SPeter Maydell         error_report("This board can only be used with CPU %s",
7355aff1c07SPeter Maydell                      mc->default_cpu_type);
7365aff1c07SPeter Maydell         exit(1);
7375aff1c07SPeter Maydell     }
7385aff1c07SPeter Maydell 
73970a2cb8eSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
74070a2cb8eSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
74170a2cb8eSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
74270a2cb8eSIgor Mammedov         g_free(sz);
74370a2cb8eSIgor Mammedov         exit(EXIT_FAILURE);
74470a2cb8eSIgor Mammedov     }
74570a2cb8eSIgor Mammedov 
746dee1515bSPeter Maydell     /* These clocks don't need migration because they are fixed-frequency */
747dee1515bSPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
748a3e24690SPeter Maydell     clock_set_hz(mms->sysclk, mmc->sysclk_frq);
749dee1515bSPeter Maydell     mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK");
750dee1515bSPeter Maydell     clock_set_hz(mms->s32kclk, S32KCLK_FRQ);
751dee1515bSPeter Maydell 
7520074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit,
7530074fce6SMarkus Armbruster                             mmc->armsse_type);
7545aff1c07SPeter Maydell     iotkitdev = DEVICE(&mms->iotkit);
7555325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->iotkit), "memory",
7565325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
75711e1d412SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq);
7589fe1ea11SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor);
759dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
760dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
7610074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
7625aff1c07SPeter Maydell 
7634a30dc1cSPeter Maydell     /*
764ba94ffd7SPeter Maydell      * If this board has more than one CPU, then we need to create splitters
765ba94ffd7SPeter Maydell      * to feed the IRQ inputs for each CPU in the SSE from each device in the
766ba94ffd7SPeter Maydell      * board. If there is only one CPU, we can just wire the device IRQ
767ba94ffd7SPeter Maydell      * directly to the SSE's IRQ input.
7684a30dc1cSPeter Maydell      */
76911e1d412SPeter Maydell     assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX);
770ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
77111e1d412SPeter Maydell         for (i = 0; i < mmc->numirq; i++) {
7724a30dc1cSPeter Maydell             char *name = g_strdup_printf("mps2-irq-splitter%d", i);
7734a30dc1cSPeter Maydell             SplitIRQ *splitter = &mms->cpu_irq_splitter[i];
7744a30dc1cSPeter Maydell 
7759fc7fc4dSMarkus Armbruster             object_initialize_child_with_props(OBJECT(machine), name,
7764a30dc1cSPeter Maydell                                                splitter, sizeof(*splitter),
7779fc7fc4dSMarkus Armbruster                                                TYPE_SPLIT_IRQ, &error_fatal,
7789fc7fc4dSMarkus Armbruster                                                NULL);
7794a30dc1cSPeter Maydell             g_free(name);
7804a30dc1cSPeter Maydell 
7815325cc34SMarkus Armbruster             object_property_set_int(OBJECT(splitter), "num-lines", 2,
7824a30dc1cSPeter Maydell                                     &error_fatal);
783ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(splitter), NULL, &error_fatal);
7844a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 0,
7854a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
7864a30dc1cSPeter Maydell                                                          "EXP_IRQ", i));
7874a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 1,
7884a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
7894a30dc1cSPeter Maydell                                                          "EXP_CPU1_IRQ", i));
7904a30dc1cSPeter Maydell         }
7914a30dc1cSPeter Maydell     }
7924a30dc1cSPeter Maydell 
7935aff1c07SPeter Maydell     /* The sec_resp_cfg output from the IoTKit must be split into multiple
79428e56f05SPeter Maydell      * lines, one for each of the PPCs we create here, plus one per MSC.
7955aff1c07SPeter Maydell      */
7967840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(machine), "sec-resp-splitter",
7979fc7fc4dSMarkus Armbruster                             &mms->sec_resp_splitter, TYPE_SPLIT_IRQ);
7985325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines",
79928e56f05SPeter Maydell                             ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc),
8005325cc34SMarkus Armbruster                             &error_fatal);
801ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal);
8025aff1c07SPeter Maydell     dev_splitter = DEVICE(&mms->sec_resp_splitter);
8035aff1c07SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0,
8045aff1c07SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
8055aff1c07SPeter Maydell 
8064fec32dbSPeter Maydell     /*
8074fec32dbSPeter Maydell      * The IoTKit sets up much of the memory layout, including
8085aff1c07SPeter Maydell      * the aliases between secure and non-secure regions in the
8094fec32dbSPeter Maydell      * address space, and also most of the devices in the system.
8104fec32dbSPeter Maydell      * The FPGA itself contains various RAMs and some additional devices.
8114fec32dbSPeter Maydell      * The FPGA images have an odd combination of different RAMs,
8125aff1c07SPeter Maydell      * because in hardware they are different implementations and
8135aff1c07SPeter Maydell      * connected to different buses, giving varying performance/size
8145aff1c07SPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
8154fec32dbSPeter Maydell      * call the largest lump our "system memory".
8165aff1c07SPeter Maydell      */
8175aff1c07SPeter Maydell 
8188cf68ed9SPeter Maydell     /*
8198cf68ed9SPeter Maydell      * The overflow IRQs for all UARTs are ORed together.
8205aff1c07SPeter Maydell      * Tx, Rx and "combined" IRQs are sent to the NVIC separately.
8218cf68ed9SPeter Maydell      * Create the OR gate for this: it has one input for the TX overflow
8228cf68ed9SPeter Maydell      * and one for the RX overflow for each UART we might have.
8238cf68ed9SPeter Maydell      * (If the board has fewer than the maximum possible number of UARTs
8248cf68ed9SPeter Maydell      * those inputs are never wired up and are treated as always-zero.)
8255aff1c07SPeter Maydell      */
8267840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "uart-irq-orgate",
8279fc7fc4dSMarkus Armbruster                             &mms->uart_irq_orgate, TYPE_OR_IRQ);
8288cf68ed9SPeter Maydell     object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines",
8298cf68ed9SPeter Maydell                             2 * ARRAY_SIZE(mms->uart),
8305aff1c07SPeter Maydell                             &error_fatal);
831ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal);
8325aff1c07SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0,
8338b4b5c23SPeter Maydell                           get_sse_irq_in(mms, mmc->uart_overflow_irq));
8345aff1c07SPeter Maydell 
8355aff1c07SPeter Maydell     /* Most of the devices in the FPGA are behind Peripheral Protection
8365aff1c07SPeter Maydell      * Controllers. The required order for initializing things is:
8375aff1c07SPeter Maydell      *  + initialize the PPC
8385aff1c07SPeter Maydell      *  + initialize, configure and realize downstream devices
8395aff1c07SPeter Maydell      *  + connect downstream device MemoryRegions to the PPC
8405aff1c07SPeter Maydell      *  + realize the PPC
8415aff1c07SPeter Maydell      *  + map the PPC's MemoryRegions to the places in the address map
8425aff1c07SPeter Maydell      *    where the downstream devices should appear
8435aff1c07SPeter Maydell      *  + wire up the PPC's control lines to the IoTKit object
8445aff1c07SPeter Maydell      */
8455aff1c07SPeter Maydell 
846ef29e382SPeter Maydell     const PPCInfo an505_ppcs[] = { {
8475aff1c07SPeter Maydell             .name = "apb_ppcexp0",
8485aff1c07SPeter Maydell             .ports = {
8494fec32dbSPeter Maydell                 { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
8504fec32dbSPeter Maydell                 { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
8514fec32dbSPeter Maydell                 { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
8525aff1c07SPeter Maydell             },
8535aff1c07SPeter Maydell         }, {
8545aff1c07SPeter Maydell             .name = "apb_ppcexp1",
8555aff1c07SPeter Maydell             .ports = {
856b22c4e8bSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } },
857b22c4e8bSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } },
858b22c4e8bSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } },
859b22c4e8bSPeter Maydell                 { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } },
860b22c4e8bSPeter Maydell                 { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } },
861b22c4e8bSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } },
862b22c4e8bSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } },
863b22c4e8bSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } },
864b22c4e8bSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } },
865b22c4e8bSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } },
8662e34818fSPhilippe Mathieu-Daudé                 { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 },
8672e34818fSPhilippe Mathieu-Daudé                 { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 },
8682e34818fSPhilippe Mathieu-Daudé                 { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 },
8692e34818fSPhilippe Mathieu-Daudé                 { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 },
8705aff1c07SPeter Maydell             },
8715aff1c07SPeter Maydell         }, {
8725aff1c07SPeter Maydell             .name = "apb_ppcexp2",
8735aff1c07SPeter Maydell             .ports = {
8745aff1c07SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 },
8755aff1c07SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
8765aff1c07SPeter Maydell                   0x40301000, 0x1000 },
8775aff1c07SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 },
8785aff1c07SPeter Maydell             },
8795aff1c07SPeter Maydell         }, {
8805aff1c07SPeter Maydell             .name = "ahb_ppcexp0",
8815aff1c07SPeter Maydell             .ports = {
8825aff1c07SPeter Maydell                 { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 },
8835aff1c07SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 },
8845aff1c07SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 },
8855aff1c07SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 },
8865aff1c07SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 },
887b22c4e8bSPeter Maydell                 { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } },
8885aff1c07SPeter Maydell             },
8895aff1c07SPeter Maydell         }, {
8905aff1c07SPeter Maydell             .name = "ahb_ppcexp1",
8915aff1c07SPeter Maydell             .ports = {
892b22c4e8bSPeter Maydell                 { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } },
893b22c4e8bSPeter Maydell                 { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } },
894b22c4e8bSPeter Maydell                 { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } },
895b22c4e8bSPeter Maydell                 { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } },
8965aff1c07SPeter Maydell             },
8975aff1c07SPeter Maydell         },
8985aff1c07SPeter Maydell     };
8995aff1c07SPeter Maydell 
90025ff112aSPeter Maydell     const PPCInfo an524_ppcs[] = { {
90125ff112aSPeter Maydell             .name = "apb_ppcexp0",
90225ff112aSPeter Maydell             .ports = {
90325ff112aSPeter Maydell                 { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
90425ff112aSPeter Maydell                 { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
90525ff112aSPeter Maydell                 { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
90625ff112aSPeter Maydell             },
90725ff112aSPeter Maydell         }, {
90825ff112aSPeter Maydell             .name = "apb_ppcexp1",
90925ff112aSPeter Maydell             .ports = {
91025ff112aSPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 },
91125ff112aSPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 },
91225ff112aSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } },
91325ff112aSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } },
91425ff112aSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } },
91525ff112aSPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 },
91625ff112aSPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 },
91725ff112aSPeter Maydell                 { /* port 7 reserved */ },
91825ff112aSPeter Maydell                 { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 },
91925ff112aSPeter Maydell             },
92025ff112aSPeter Maydell         }, {
92125ff112aSPeter Maydell             .name = "apb_ppcexp2",
92225ff112aSPeter Maydell             .ports = {
92325ff112aSPeter Maydell                 { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 },
92425ff112aSPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
92525ff112aSPeter Maydell                   0x41301000, 0x1000 },
92625ff112aSPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 },
92725ff112aSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } },
92825ff112aSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } },
92925ff112aSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } },
93025ff112aSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } },
93125ff112aSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } },
93225ff112aSPeter Maydell                 { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } },
93325ff112aSPeter Maydell 
93425ff112aSPeter Maydell                 { /* port 9 reserved */ },
93525ff112aSPeter Maydell                 { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 },
93641745d20SPeter Maydell                 { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 },
93725ff112aSPeter Maydell             },
93825ff112aSPeter Maydell         }, {
93925ff112aSPeter Maydell             .name = "ahb_ppcexp0",
94025ff112aSPeter Maydell             .ports = {
94125ff112aSPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 },
94225ff112aSPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 },
94325ff112aSPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 },
94425ff112aSPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 },
945a9597753SPeter Maydell                 { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } },
94625ff112aSPeter Maydell             },
94725ff112aSPeter Maydell         },
94825ff112aSPeter Maydell     };
94925ff112aSPeter Maydell 
950eb09d533SPeter Maydell     const PPCInfo an547_ppcs[] = { {
951eb09d533SPeter Maydell             .name = "apb_ppcexp0",
952eb09d533SPeter Maydell             .ports = {
953eb09d533SPeter Maydell                 { "ssram-mpc", make_mpc, &mms->mpc[0], 0x57000000, 0x1000 },
954eb09d533SPeter Maydell                 { "qspi-mpc", make_mpc, &mms->mpc[1], 0x57001000, 0x1000 },
955eb09d533SPeter Maydell                 { "ddr-mpc", make_mpc, &mms->mpc[2], 0x57002000, 0x1000 },
956eb09d533SPeter Maydell             },
957eb09d533SPeter Maydell         }, {
958eb09d533SPeter Maydell             .name = "apb_ppcexp1",
959eb09d533SPeter Maydell             .ports = {
960eb09d533SPeter Maydell                 { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000 },
961eb09d533SPeter Maydell                 { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000 },
962eb09d533SPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x49202000, 0x1000, { 53 } },
963eb09d533SPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x49203000, 0x1000, { 54 } },
964eb09d533SPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x49204000, 0x1000, { 55 } },
965eb09d533SPeter Maydell                 { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000 },
966eb09d533SPeter Maydell                 { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000 },
967eb09d533SPeter Maydell                 { /* port 7 reserved */ },
968eb09d533SPeter Maydell                 { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000 },
969eb09d533SPeter Maydell             },
970eb09d533SPeter Maydell         }, {
971eb09d533SPeter Maydell             .name = "apb_ppcexp2",
972eb09d533SPeter Maydell             .ports = {
973eb09d533SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x49300000, 0x1000 },
974eb09d533SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 0x49301000, 0x1000 },
975eb09d533SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x49302000, 0x1000 },
976eb09d533SPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x49303000, 0x1000, { 33, 34, 43 } },
977eb09d533SPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x49304000, 0x1000, { 35, 36, 44 } },
978eb09d533SPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x49305000, 0x1000, { 37, 38, 45 } },
979eb09d533SPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x49306000, 0x1000, { 39, 40, 46 } },
980eb09d533SPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x49307000, 0x1000, { 41, 42, 47 } },
981eb09d533SPeter Maydell                 { "uart5", make_uart, &mms->uart[5], 0x49308000, 0x1000, { 125, 126, 127 } },
982eb09d533SPeter Maydell 
983eb09d533SPeter Maydell                 { /* port 9 reserved */ },
984eb09d533SPeter Maydell                 { "clcd", make_unimp_dev, &mms->cldc, 0x4930a000, 0x1000 },
985eb09d533SPeter Maydell                 { "rtc", make_rtc, &mms->rtc, 0x4930b000, 0x1000 },
986eb09d533SPeter Maydell             },
987eb09d533SPeter Maydell         }, {
988eb09d533SPeter Maydell             .name = "ahb_ppcexp0",
989eb09d533SPeter Maydell             .ports = {
990eb09d533SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 },
991eb09d533SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 },
992eb09d533SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 },
993eb09d533SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 },
994eb09d533SPeter Maydell                 { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 49 } },
995eb09d533SPeter Maydell             },
996eb09d533SPeter Maydell         },
997eb09d533SPeter Maydell     };
998eb09d533SPeter Maydell 
999ef29e382SPeter Maydell     switch (mmc->fpga_type) {
1000ef29e382SPeter Maydell     case FPGA_AN505:
1001ef29e382SPeter Maydell     case FPGA_AN521:
1002ef29e382SPeter Maydell         ppcs = an505_ppcs;
1003ef29e382SPeter Maydell         num_ppcs = ARRAY_SIZE(an505_ppcs);
1004ef29e382SPeter Maydell         break;
100525ff112aSPeter Maydell     case FPGA_AN524:
100625ff112aSPeter Maydell         ppcs = an524_ppcs;
100725ff112aSPeter Maydell         num_ppcs = ARRAY_SIZE(an524_ppcs);
100825ff112aSPeter Maydell         break;
1009eb09d533SPeter Maydell     case FPGA_AN547:
1010eb09d533SPeter Maydell         ppcs = an547_ppcs;
1011eb09d533SPeter Maydell         num_ppcs = ARRAY_SIZE(an547_ppcs);
1012eb09d533SPeter Maydell         break;
1013ef29e382SPeter Maydell     default:
1014ef29e382SPeter Maydell         g_assert_not_reached();
1015ef29e382SPeter Maydell     }
1016ef29e382SPeter Maydell 
1017ef29e382SPeter Maydell     for (i = 0; i < num_ppcs; i++) {
10185aff1c07SPeter Maydell         const PPCInfo *ppcinfo = &ppcs[i];
10195aff1c07SPeter Maydell         TZPPC *ppc = &mms->ppc[i];
10205aff1c07SPeter Maydell         DeviceState *ppcdev;
10215aff1c07SPeter Maydell         int port;
10225aff1c07SPeter Maydell         char *gpioname;
10235aff1c07SPeter Maydell 
10240074fce6SMarkus Armbruster         object_initialize_child(OBJECT(machine), ppcinfo->name, ppc,
10250074fce6SMarkus Armbruster                                 TYPE_TZ_PPC);
10265aff1c07SPeter Maydell         ppcdev = DEVICE(ppc);
10275aff1c07SPeter Maydell 
10285aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
10295aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
10305aff1c07SPeter Maydell             MemoryRegion *mr;
10315aff1c07SPeter Maydell             char *portname;
10325aff1c07SPeter Maydell 
10335aff1c07SPeter Maydell             if (!pinfo->devfn) {
10345aff1c07SPeter Maydell                 continue;
10355aff1c07SPeter Maydell             }
10365aff1c07SPeter Maydell 
103742418279SPeter Maydell             mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size,
103842418279SPeter Maydell                               pinfo->irqs);
10395aff1c07SPeter Maydell             portname = g_strdup_printf("port[%d]", port);
10405325cc34SMarkus Armbruster             object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
10415325cc34SMarkus Armbruster                                      &error_fatal);
10425aff1c07SPeter Maydell             g_free(portname);
10435aff1c07SPeter Maydell         }
10445aff1c07SPeter Maydell 
10450074fce6SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal);
10465aff1c07SPeter Maydell 
10475aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
10485aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
10495aff1c07SPeter Maydell 
10505aff1c07SPeter Maydell             if (!pinfo->devfn) {
10515aff1c07SPeter Maydell                 continue;
10525aff1c07SPeter Maydell             }
10535aff1c07SPeter Maydell             sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr);
10545aff1c07SPeter Maydell 
10555aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name);
10565aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
10575aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
10585aff1c07SPeter Maydell                                                                "cfg_nonsec",
10595aff1c07SPeter Maydell                                                                port));
10605aff1c07SPeter Maydell             g_free(gpioname);
10615aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_ap", ppcinfo->name);
10625aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
10635aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
10645aff1c07SPeter Maydell                                                                "cfg_ap", port));
10655aff1c07SPeter Maydell             g_free(gpioname);
10665aff1c07SPeter Maydell         }
10675aff1c07SPeter Maydell 
10685aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name);
10695aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
10705aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
10715aff1c07SPeter Maydell                                                            "irq_enable", 0));
10725aff1c07SPeter Maydell         g_free(gpioname);
10735aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name);
10745aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
10755aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
10765aff1c07SPeter Maydell                                                            "irq_clear", 0));
10775aff1c07SPeter Maydell         g_free(gpioname);
10785aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name);
10795aff1c07SPeter Maydell         qdev_connect_gpio_out_named(ppcdev, "irq", 0,
10805aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(iotkitdev,
10815aff1c07SPeter Maydell                                                            gpioname, 0));
10825aff1c07SPeter Maydell         g_free(gpioname);
10835aff1c07SPeter Maydell 
10845aff1c07SPeter Maydell         qdev_connect_gpio_out(dev_splitter, i,
10855aff1c07SPeter Maydell                               qdev_get_gpio_in_named(ppcdev,
10865aff1c07SPeter Maydell                                                      "cfg_sec_resp", 0));
10875aff1c07SPeter Maydell     }
10885aff1c07SPeter Maydell 
10895aff1c07SPeter Maydell     create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000);
10905aff1c07SPeter Maydell 
1091eb09d533SPeter Maydell     if (mmc->fpga_type == FPGA_AN547) {
1092eb09d533SPeter Maydell         create_unimplemented_device("U55 timing adapter 0", 0x48102000, 0x1000);
1093eb09d533SPeter Maydell         create_unimplemented_device("U55 timing adapter 1", 0x48103000, 0x1000);
1094eb09d533SPeter Maydell     }
1095eb09d533SPeter Maydell 
10964fec32dbSPeter Maydell     create_non_mpc_ram(mms);
10974fec32dbSPeter Maydell 
1098a113aef9SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
1099a113aef9SPeter Maydell                        boot_ram_size(mms));
11005aff1c07SPeter Maydell }
11015aff1c07SPeter Maydell 
110228e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address,
110328e56f05SPeter Maydell                                int *iregion, bool *exempt, bool *ns, bool *nsc)
110428e56f05SPeter Maydell {
110528e56f05SPeter Maydell     /*
110628e56f05SPeter Maydell      * The MPS2 TZ FPGA images have IDAUs in them which are connected to
110728e56f05SPeter Maydell      * the Master Security Controllers. Thes have the same logic as
110828e56f05SPeter Maydell      * is used by the IoTKit for the IDAU connected to the CPU, except
110928e56f05SPeter Maydell      * that MSCs don't care about the NSC attribute.
111028e56f05SPeter Maydell      */
111128e56f05SPeter Maydell     int region = extract32(address, 28, 4);
111228e56f05SPeter Maydell 
111328e56f05SPeter Maydell     *ns = !(region & 1);
111428e56f05SPeter Maydell     *nsc = false;
111528e56f05SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
111628e56f05SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
111728e56f05SPeter Maydell     *iregion = region;
111828e56f05SPeter Maydell }
111928e56f05SPeter Maydell 
11205aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data)
11215aff1c07SPeter Maydell {
11225aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
112328e56f05SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc);
11245aff1c07SPeter Maydell 
11255aff1c07SPeter Maydell     mc->init = mps2tz_common_init;
112628e56f05SPeter Maydell     iic->check = mps2_tz_idau_check;
112718a8c3b3SPeter Maydell }
112818a8c3b3SPeter Maydell 
112918a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc)
113018a8c3b3SPeter Maydell {
113118a8c3b3SPeter Maydell     /*
113218a8c3b3SPeter Maydell      * Set mc->default_ram_size and default_ram_id from the
113318a8c3b3SPeter Maydell      * information in mmc->raminfo.
113418a8c3b3SPeter Maydell      */
113518a8c3b3SPeter Maydell     MachineClass *mc = MACHINE_CLASS(mmc);
113618a8c3b3SPeter Maydell     const RAMInfo *p;
113718a8c3b3SPeter Maydell 
113818a8c3b3SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
113918a8c3b3SPeter Maydell         if (p->mrindex < 0) {
114018a8c3b3SPeter Maydell             /* Found the entry for "system memory" */
114118a8c3b3SPeter Maydell             mc->default_ram_size = p->size;
114218a8c3b3SPeter Maydell             mc->default_ram_id = p->name;
114318a8c3b3SPeter Maydell             return;
114418a8c3b3SPeter Maydell         }
114518a8c3b3SPeter Maydell     }
114618a8c3b3SPeter Maydell     g_assert_not_reached();
11475aff1c07SPeter Maydell }
11485aff1c07SPeter Maydell 
11495aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data)
11505aff1c07SPeter Maydell {
11515aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
11525aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
11535aff1c07SPeter Maydell 
11545aff1c07SPeter Maydell     mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33";
115523f92423SPeter Maydell     mc->default_cpus = 1;
115623f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
115723f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
11585aff1c07SPeter Maydell     mmc->fpga_type = FPGA_AN505;
11595aff1c07SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
1160cb159db9SPeter Maydell     mmc->scc_id = 0x41045050;
1161a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
1162ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
1163f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk;
1164f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
1165de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
1166de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
116739901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
116811e1d412SPeter Maydell     mmc->numirq = 92;
11698b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
11709fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
11714fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo;
117223f92423SPeter Maydell     mmc->armsse_type = TYPE_IOTKIT;
117318a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
117423f92423SPeter Maydell }
117523f92423SPeter Maydell 
117623f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data)
117723f92423SPeter Maydell {
117823f92423SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
117923f92423SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
118023f92423SPeter Maydell 
118123f92423SPeter Maydell     mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33";
118223f92423SPeter Maydell     mc->default_cpus = 2;
118323f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
118423f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
118523f92423SPeter Maydell     mmc->fpga_type = FPGA_AN521;
118623f92423SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
118723f92423SPeter Maydell     mmc->scc_id = 0x41045210;
1188a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
1189ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
1190f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */
1191f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
1192de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
1193de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
119439901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
119511e1d412SPeter Maydell     mmc->numirq = 92;
11968b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
11979fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
11984fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */
119923f92423SPeter Maydell     mmc->armsse_type = TYPE_SSE200;
120018a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
12015aff1c07SPeter Maydell }
12025aff1c07SPeter Maydell 
120325ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data)
120425ff112aSPeter Maydell {
120525ff112aSPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
120625ff112aSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
120725ff112aSPeter Maydell 
120825ff112aSPeter Maydell     mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33";
120925ff112aSPeter Maydell     mc->default_cpus = 2;
121025ff112aSPeter Maydell     mc->min_cpus = mc->default_cpus;
121125ff112aSPeter Maydell     mc->max_cpus = mc->default_cpus;
121225ff112aSPeter Maydell     mmc->fpga_type = FPGA_AN524;
121325ff112aSPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
121425ff112aSPeter Maydell     mmc->scc_id = 0x41045240;
121525ff112aSPeter Maydell     mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */
1216ad28ca7eSPeter Maydell     mmc->apb_periph_frq = mmc->sysclk_frq;
121725ff112aSPeter Maydell     mmc->oscclk = an524_oscclk;
121825ff112aSPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an524_oscclk);
121925ff112aSPeter Maydell     mmc->fpgaio_num_leds = 10;
122025ff112aSPeter Maydell     mmc->fpgaio_has_switches = true;
122139901aeaSPeter Maydell     mmc->fpgaio_has_dbgctrl = false;
122225ff112aSPeter Maydell     mmc->numirq = 95;
12238b4b5c23SPeter Maydell     mmc->uart_overflow_irq = 47;
12249fe1ea11SPeter Maydell     mmc->init_svtor = 0x10000000;
122525ff112aSPeter Maydell     mmc->raminfo = an524_raminfo;
122625ff112aSPeter Maydell     mmc->armsse_type = TYPE_SSE200;
122725ff112aSPeter Maydell     mps2tz_set_default_ram_info(mmc);
122825ff112aSPeter Maydell }
122925ff112aSPeter Maydell 
1230eb09d533SPeter Maydell static void mps3tz_an547_class_init(ObjectClass *oc, void *data)
1231eb09d533SPeter Maydell {
1232eb09d533SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
1233eb09d533SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
1234eb09d533SPeter Maydell 
1235eb09d533SPeter Maydell     mc->desc = "ARM MPS3 with AN547 FPGA image for Cortex-M55";
1236eb09d533SPeter Maydell     mc->default_cpus = 1;
1237eb09d533SPeter Maydell     mc->min_cpus = mc->default_cpus;
1238eb09d533SPeter Maydell     mc->max_cpus = mc->default_cpus;
1239eb09d533SPeter Maydell     mmc->fpga_type = FPGA_AN547;
1240eb09d533SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m55");
1241eb09d533SPeter Maydell     mmc->scc_id = 0x41055470;
1242eb09d533SPeter Maydell     mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */
1243eb09d533SPeter Maydell     mmc->apb_periph_frq = 25 * 1000 * 1000; /* 25MHz */
1244eb09d533SPeter Maydell     mmc->oscclk = an524_oscclk; /* same as AN524 */
1245eb09d533SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an524_oscclk);
1246eb09d533SPeter Maydell     mmc->fpgaio_num_leds = 10;
1247eb09d533SPeter Maydell     mmc->fpgaio_has_switches = true;
1248eb09d533SPeter Maydell     mmc->fpgaio_has_dbgctrl = true;
1249eb09d533SPeter Maydell     mmc->numirq = 96;
1250eb09d533SPeter Maydell     mmc->uart_overflow_irq = 48;
1251eb09d533SPeter Maydell     mmc->init_svtor = 0x00000000;
1252eb09d533SPeter Maydell     mmc->raminfo = an547_raminfo;
1253eb09d533SPeter Maydell     mmc->armsse_type = TYPE_SSE300;
1254eb09d533SPeter Maydell     mps2tz_set_default_ram_info(mmc);
1255eb09d533SPeter Maydell }
1256eb09d533SPeter Maydell 
12575aff1c07SPeter Maydell static const TypeInfo mps2tz_info = {
12585aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_MACHINE,
12595aff1c07SPeter Maydell     .parent = TYPE_MACHINE,
12605aff1c07SPeter Maydell     .abstract = true,
12615aff1c07SPeter Maydell     .instance_size = sizeof(MPS2TZMachineState),
12625aff1c07SPeter Maydell     .class_size = sizeof(MPS2TZMachineClass),
12635aff1c07SPeter Maydell     .class_init = mps2tz_class_init,
126428e56f05SPeter Maydell     .interfaces = (InterfaceInfo[]) {
126528e56f05SPeter Maydell         { TYPE_IDAU_INTERFACE },
126628e56f05SPeter Maydell         { }
126728e56f05SPeter Maydell     },
12685aff1c07SPeter Maydell };
12695aff1c07SPeter Maydell 
12705aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = {
12715aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_AN505_MACHINE,
12725aff1c07SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
12735aff1c07SPeter Maydell     .class_init = mps2tz_an505_class_init,
12745aff1c07SPeter Maydell };
12755aff1c07SPeter Maydell 
127623f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = {
127723f92423SPeter Maydell     .name = TYPE_MPS2TZ_AN521_MACHINE,
127823f92423SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
127923f92423SPeter Maydell     .class_init = mps2tz_an521_class_init,
128023f92423SPeter Maydell };
128123f92423SPeter Maydell 
128225ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = {
128325ff112aSPeter Maydell     .name = TYPE_MPS3TZ_AN524_MACHINE,
128425ff112aSPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
128525ff112aSPeter Maydell     .class_init = mps3tz_an524_class_init,
128625ff112aSPeter Maydell };
128725ff112aSPeter Maydell 
1288eb09d533SPeter Maydell static const TypeInfo mps3tz_an547_info = {
1289eb09d533SPeter Maydell     .name = TYPE_MPS3TZ_AN547_MACHINE,
1290eb09d533SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
1291eb09d533SPeter Maydell     .class_init = mps3tz_an547_class_init,
1292eb09d533SPeter Maydell };
1293eb09d533SPeter Maydell 
12945aff1c07SPeter Maydell static void mps2tz_machine_init(void)
12955aff1c07SPeter Maydell {
12965aff1c07SPeter Maydell     type_register_static(&mps2tz_info);
12975aff1c07SPeter Maydell     type_register_static(&mps2tz_an505_info);
129823f92423SPeter Maydell     type_register_static(&mps2tz_an521_info);
129925ff112aSPeter Maydell     type_register_static(&mps3tz_an524_info);
1300eb09d533SPeter Maydell     type_register_static(&mps3tz_an547_info);
13015aff1c07SPeter Maydell }
13025aff1c07SPeter Maydell 
13035aff1c07SPeter Maydell type_init(mps2tz_machine_init);
1304