15aff1c07SPeter Maydell /* 25aff1c07SPeter Maydell * ARM V2M MPS2 board emulation, trustzone aware FPGA images 35aff1c07SPeter Maydell * 45aff1c07SPeter Maydell * Copyright (c) 2017 Linaro Limited 55aff1c07SPeter Maydell * Written by Peter Maydell 65aff1c07SPeter Maydell * 75aff1c07SPeter Maydell * This program is free software; you can redistribute it and/or modify 85aff1c07SPeter Maydell * it under the terms of the GNU General Public License version 2 or 95aff1c07SPeter Maydell * (at your option) any later version. 105aff1c07SPeter Maydell */ 115aff1c07SPeter Maydell 125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 135aff1c07SPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 145aff1c07SPeter Maydell * and most of the devices are in the FPGA, the details of the board 155aff1c07SPeter Maydell * as seen by the guest depend significantly on the FPGA image. 165aff1c07SPeter Maydell * This source file covers the following FPGA images, for TrustZone cores: 175aff1c07SPeter Maydell * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 185aff1c07SPeter Maydell * 195aff1c07SPeter Maydell * Links to the TRM for the board itself and to the various Application 205aff1c07SPeter Maydell * Notes which document the FPGA images can be found here: 215aff1c07SPeter Maydell * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 225aff1c07SPeter Maydell * 235aff1c07SPeter Maydell * Board TRM: 245aff1c07SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf 255aff1c07SPeter Maydell * Application Note AN505: 265aff1c07SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html 275aff1c07SPeter Maydell * 285aff1c07SPeter Maydell * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide 295aff1c07SPeter Maydell * (ARM ECM0601256) for the details of some of the device layout: 305aff1c07SPeter Maydell * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html 315aff1c07SPeter Maydell */ 325aff1c07SPeter Maydell 335aff1c07SPeter Maydell #include "qemu/osdep.h" 345aff1c07SPeter Maydell #include "qapi/error.h" 355aff1c07SPeter Maydell #include "qemu/error-report.h" 365aff1c07SPeter Maydell #include "hw/arm/arm.h" 375aff1c07SPeter Maydell #include "hw/arm/armv7m.h" 385aff1c07SPeter Maydell #include "hw/or-irq.h" 395aff1c07SPeter Maydell #include "hw/boards.h" 405aff1c07SPeter Maydell #include "exec/address-spaces.h" 415aff1c07SPeter Maydell #include "sysemu/sysemu.h" 425aff1c07SPeter Maydell #include "hw/misc/unimp.h" 435aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 445aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 455aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h" 465aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h" 475aff1c07SPeter Maydell #include "hw/arm/iotkit.h" 485aff1c07SPeter Maydell #include "hw/devices.h" 495aff1c07SPeter Maydell #include "net/net.h" 505aff1c07SPeter Maydell #include "hw/core/split-irq.h" 515aff1c07SPeter Maydell 525aff1c07SPeter Maydell typedef enum MPS2TZFPGAType { 535aff1c07SPeter Maydell FPGA_AN505, 545aff1c07SPeter Maydell } MPS2TZFPGAType; 555aff1c07SPeter Maydell 565aff1c07SPeter Maydell typedef struct { 575aff1c07SPeter Maydell MachineClass parent; 585aff1c07SPeter Maydell MPS2TZFPGAType fpga_type; 595aff1c07SPeter Maydell uint32_t scc_id; 605aff1c07SPeter Maydell } MPS2TZMachineClass; 615aff1c07SPeter Maydell 625aff1c07SPeter Maydell typedef struct { 635aff1c07SPeter Maydell MachineState parent; 645aff1c07SPeter Maydell 655aff1c07SPeter Maydell IoTKit iotkit; 665aff1c07SPeter Maydell MemoryRegion psram; 675aff1c07SPeter Maydell MemoryRegion ssram1; 685aff1c07SPeter Maydell MemoryRegion ssram1_m; 695aff1c07SPeter Maydell MemoryRegion ssram23; 705aff1c07SPeter Maydell MPS2SCC scc; 715aff1c07SPeter Maydell MPS2FPGAIO fpgaio; 725aff1c07SPeter Maydell TZPPC ppc[5]; 735aff1c07SPeter Maydell UnimplementedDeviceState ssram_mpc[3]; 745aff1c07SPeter Maydell UnimplementedDeviceState spi[5]; 755aff1c07SPeter Maydell UnimplementedDeviceState i2c[4]; 765aff1c07SPeter Maydell UnimplementedDeviceState i2s_audio; 77*519655e6SPeter Maydell UnimplementedDeviceState gpio[4]; 785aff1c07SPeter Maydell UnimplementedDeviceState dma[4]; 795aff1c07SPeter Maydell UnimplementedDeviceState gfx; 805aff1c07SPeter Maydell CMSDKAPBUART uart[5]; 815aff1c07SPeter Maydell SplitIRQ sec_resp_splitter; 825aff1c07SPeter Maydell qemu_or_irq uart_irq_orgate; 83*519655e6SPeter Maydell DeviceState *lan9118; 845aff1c07SPeter Maydell } MPS2TZMachineState; 855aff1c07SPeter Maydell 865aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz" 875aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") 885aff1c07SPeter Maydell 895aff1c07SPeter Maydell #define MPS2TZ_MACHINE(obj) \ 905aff1c07SPeter Maydell OBJECT_CHECK(MPS2TZMachineState, obj, TYPE_MPS2TZ_MACHINE) 915aff1c07SPeter Maydell #define MPS2TZ_MACHINE_GET_CLASS(obj) \ 925aff1c07SPeter Maydell OBJECT_GET_CLASS(MPS2TZMachineClass, obj, TYPE_MPS2TZ_MACHINE) 935aff1c07SPeter Maydell #define MPS2TZ_MACHINE_CLASS(klass) \ 945aff1c07SPeter Maydell OBJECT_CLASS_CHECK(MPS2TZMachineClass, klass, TYPE_MPS2TZ_MACHINE) 955aff1c07SPeter Maydell 965aff1c07SPeter Maydell /* Main SYSCLK frequency in Hz */ 975aff1c07SPeter Maydell #define SYSCLK_FRQ 20000000 985aff1c07SPeter Maydell 995aff1c07SPeter Maydell /* Initialize the auxiliary RAM region @mr and map it into 1005aff1c07SPeter Maydell * the memory map at @base. 1015aff1c07SPeter Maydell */ 1025aff1c07SPeter Maydell static void make_ram(MemoryRegion *mr, const char *name, 1035aff1c07SPeter Maydell hwaddr base, hwaddr size) 1045aff1c07SPeter Maydell { 1055aff1c07SPeter Maydell memory_region_init_ram(mr, NULL, name, size, &error_fatal); 1065aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1075aff1c07SPeter Maydell } 1085aff1c07SPeter Maydell 1095aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 1105aff1c07SPeter Maydell * located at @base in the memory map. 1115aff1c07SPeter Maydell */ 1125aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1135aff1c07SPeter Maydell MemoryRegion *orig, hwaddr base) 1145aff1c07SPeter Maydell { 1155aff1c07SPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1165aff1c07SPeter Maydell memory_region_size(orig)); 1175aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1185aff1c07SPeter Maydell } 1195aff1c07SPeter Maydell 1205aff1c07SPeter Maydell static void init_sysbus_child(Object *parent, const char *childname, 1215aff1c07SPeter Maydell void *child, size_t childsize, 1225aff1c07SPeter Maydell const char *childtype) 1235aff1c07SPeter Maydell { 1245aff1c07SPeter Maydell object_initialize(child, childsize, childtype); 1255aff1c07SPeter Maydell object_property_add_child(parent, childname, OBJECT(child), &error_abort); 1265aff1c07SPeter Maydell qdev_set_parent_bus(DEVICE(child), sysbus_get_default()); 1275aff1c07SPeter Maydell 1285aff1c07SPeter Maydell } 1295aff1c07SPeter Maydell 1305aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind 1315aff1c07SPeter Maydell * Peripheral Protection Controllers. These data structures 1325aff1c07SPeter Maydell * define the layout of which devices sit behind which PPCs. 1335aff1c07SPeter Maydell * The devfn for each port is a function which creates, configures 1345aff1c07SPeter Maydell * and initializes the device, returning the MemoryRegion which 1355aff1c07SPeter Maydell * needs to be plugged into the downstream end of the PPC port. 1365aff1c07SPeter Maydell */ 1375aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, 1385aff1c07SPeter Maydell const char *name, hwaddr size); 1395aff1c07SPeter Maydell 1405aff1c07SPeter Maydell typedef struct PPCPortInfo { 1415aff1c07SPeter Maydell const char *name; 1425aff1c07SPeter Maydell MakeDevFn *devfn; 1435aff1c07SPeter Maydell void *opaque; 1445aff1c07SPeter Maydell hwaddr addr; 1455aff1c07SPeter Maydell hwaddr size; 1465aff1c07SPeter Maydell } PPCPortInfo; 1475aff1c07SPeter Maydell 1485aff1c07SPeter Maydell typedef struct PPCInfo { 1495aff1c07SPeter Maydell const char *name; 1505aff1c07SPeter Maydell PPCPortInfo ports[TZ_NUM_PORTS]; 1515aff1c07SPeter Maydell } PPCInfo; 1525aff1c07SPeter Maydell 1535aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, 1545aff1c07SPeter Maydell void *opaque, 1555aff1c07SPeter Maydell const char *name, hwaddr size) 1565aff1c07SPeter Maydell { 1575aff1c07SPeter Maydell /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, 1585aff1c07SPeter Maydell * and return a pointer to its MemoryRegion. 1595aff1c07SPeter Maydell */ 1605aff1c07SPeter Maydell UnimplementedDeviceState *uds = opaque; 1615aff1c07SPeter Maydell 1625aff1c07SPeter Maydell init_sysbus_child(OBJECT(mms), name, uds, 1635aff1c07SPeter Maydell sizeof(UnimplementedDeviceState), 1645aff1c07SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 1655aff1c07SPeter Maydell qdev_prop_set_string(DEVICE(uds), "name", name); 1665aff1c07SPeter Maydell qdev_prop_set_uint64(DEVICE(uds), "size", size); 1675aff1c07SPeter Maydell object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); 1685aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); 1695aff1c07SPeter Maydell } 1705aff1c07SPeter Maydell 1715aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, 1725aff1c07SPeter Maydell const char *name, hwaddr size) 1735aff1c07SPeter Maydell { 1745aff1c07SPeter Maydell CMSDKAPBUART *uart = opaque; 1755aff1c07SPeter Maydell int i = uart - &mms->uart[0]; 1765aff1c07SPeter Maydell int rxirqno = i * 2; 1775aff1c07SPeter Maydell int txirqno = i * 2 + 1; 1785aff1c07SPeter Maydell int combirqno = i + 10; 1795aff1c07SPeter Maydell SysBusDevice *s; 1805aff1c07SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 1815aff1c07SPeter Maydell DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); 1825aff1c07SPeter Maydell 1835aff1c07SPeter Maydell init_sysbus_child(OBJECT(mms), name, uart, 1845aff1c07SPeter Maydell sizeof(mms->uart[0]), TYPE_CMSDK_APB_UART); 185fc38a112SPeter Maydell qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); 1865aff1c07SPeter Maydell qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); 1875aff1c07SPeter Maydell object_property_set_bool(OBJECT(uart), true, "realized", &error_fatal); 1885aff1c07SPeter Maydell s = SYS_BUS_DEVICE(uart); 1895aff1c07SPeter Maydell sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, 1905aff1c07SPeter Maydell "EXP_IRQ", txirqno)); 1915aff1c07SPeter Maydell sysbus_connect_irq(s, 1, qdev_get_gpio_in_named(iotkitdev, 1925aff1c07SPeter Maydell "EXP_IRQ", rxirqno)); 1935aff1c07SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 1945aff1c07SPeter Maydell sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 1955aff1c07SPeter Maydell sysbus_connect_irq(s, 4, qdev_get_gpio_in_named(iotkitdev, 1965aff1c07SPeter Maydell "EXP_IRQ", combirqno)); 1975aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); 1985aff1c07SPeter Maydell } 1995aff1c07SPeter Maydell 2005aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, 2015aff1c07SPeter Maydell const char *name, hwaddr size) 2025aff1c07SPeter Maydell { 2035aff1c07SPeter Maydell MPS2SCC *scc = opaque; 2045aff1c07SPeter Maydell DeviceState *sccdev; 2055aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 2065aff1c07SPeter Maydell 2075aff1c07SPeter Maydell object_initialize(scc, sizeof(mms->scc), TYPE_MPS2_SCC); 2085aff1c07SPeter Maydell sccdev = DEVICE(scc); 2095aff1c07SPeter Maydell qdev_set_parent_bus(sccdev, sysbus_get_default()); 2105aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 2115aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x02000008); 2125aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 2135aff1c07SPeter Maydell object_property_set_bool(OBJECT(scc), true, "realized", &error_fatal); 2145aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); 2155aff1c07SPeter Maydell } 2165aff1c07SPeter Maydell 2175aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, 2185aff1c07SPeter Maydell const char *name, hwaddr size) 2195aff1c07SPeter Maydell { 2205aff1c07SPeter Maydell MPS2FPGAIO *fpgaio = opaque; 2215aff1c07SPeter Maydell 2225aff1c07SPeter Maydell object_initialize(fpgaio, sizeof(mms->fpgaio), TYPE_MPS2_FPGAIO); 2235aff1c07SPeter Maydell qdev_set_parent_bus(DEVICE(fpgaio), sysbus_get_default()); 2245aff1c07SPeter Maydell object_property_set_bool(OBJECT(fpgaio), true, "realized", &error_fatal); 2255aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); 2265aff1c07SPeter Maydell } 2275aff1c07SPeter Maydell 228*519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, 229*519655e6SPeter Maydell const char *name, hwaddr size) 230*519655e6SPeter Maydell { 231*519655e6SPeter Maydell SysBusDevice *s; 232*519655e6SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 233*519655e6SPeter Maydell NICInfo *nd = &nd_table[0]; 234*519655e6SPeter Maydell 235*519655e6SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 236*519655e6SPeter Maydell * except that it doesn't support the checksum-offload feature. 237*519655e6SPeter Maydell */ 238*519655e6SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 239*519655e6SPeter Maydell mms->lan9118 = qdev_create(NULL, "lan9118"); 240*519655e6SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 241*519655e6SPeter Maydell qdev_init_nofail(mms->lan9118); 242*519655e6SPeter Maydell 243*519655e6SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 244*519655e6SPeter Maydell sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 16)); 245*519655e6SPeter Maydell return sysbus_mmio_get_region(s, 0); 246*519655e6SPeter Maydell } 247*519655e6SPeter Maydell 2485aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine) 2495aff1c07SPeter Maydell { 2505aff1c07SPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 2515aff1c07SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(machine); 2525aff1c07SPeter Maydell MemoryRegion *system_memory = get_system_memory(); 2535aff1c07SPeter Maydell DeviceState *iotkitdev; 2545aff1c07SPeter Maydell DeviceState *dev_splitter; 2555aff1c07SPeter Maydell int i; 2565aff1c07SPeter Maydell 2575aff1c07SPeter Maydell if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 2585aff1c07SPeter Maydell error_report("This board can only be used with CPU %s", 2595aff1c07SPeter Maydell mc->default_cpu_type); 2605aff1c07SPeter Maydell exit(1); 2615aff1c07SPeter Maydell } 2625aff1c07SPeter Maydell 2635aff1c07SPeter Maydell init_sysbus_child(OBJECT(machine), "iotkit", &mms->iotkit, 2645aff1c07SPeter Maydell sizeof(mms->iotkit), TYPE_IOTKIT); 2655aff1c07SPeter Maydell iotkitdev = DEVICE(&mms->iotkit); 2665aff1c07SPeter Maydell object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), 2675aff1c07SPeter Maydell "memory", &error_abort); 2685aff1c07SPeter Maydell qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", 92); 2695aff1c07SPeter Maydell qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); 2705aff1c07SPeter Maydell object_property_set_bool(OBJECT(&mms->iotkit), true, "realized", 2715aff1c07SPeter Maydell &error_fatal); 2725aff1c07SPeter Maydell 2735aff1c07SPeter Maydell /* The sec_resp_cfg output from the IoTKit must be split into multiple 2745aff1c07SPeter Maydell * lines, one for each of the PPCs we create here. 2755aff1c07SPeter Maydell */ 2765aff1c07SPeter Maydell object_initialize(&mms->sec_resp_splitter, sizeof(mms->sec_resp_splitter), 2775aff1c07SPeter Maydell TYPE_SPLIT_IRQ); 2785aff1c07SPeter Maydell object_property_add_child(OBJECT(machine), "sec-resp-splitter", 2795aff1c07SPeter Maydell OBJECT(&mms->sec_resp_splitter), &error_abort); 2805aff1c07SPeter Maydell object_property_set_int(OBJECT(&mms->sec_resp_splitter), 5, 2815aff1c07SPeter Maydell "num-lines", &error_fatal); 2825aff1c07SPeter Maydell object_property_set_bool(OBJECT(&mms->sec_resp_splitter), true, 2835aff1c07SPeter Maydell "realized", &error_fatal); 2845aff1c07SPeter Maydell dev_splitter = DEVICE(&mms->sec_resp_splitter); 2855aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, 2865aff1c07SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 2875aff1c07SPeter Maydell 2885aff1c07SPeter Maydell /* The IoTKit sets up much of the memory layout, including 2895aff1c07SPeter Maydell * the aliases between secure and non-secure regions in the 2905aff1c07SPeter Maydell * address space. The FPGA itself contains: 2915aff1c07SPeter Maydell * 2925aff1c07SPeter Maydell * 0x00000000..0x003fffff SSRAM1 2935aff1c07SPeter Maydell * 0x00400000..0x007fffff alias of SSRAM1 2945aff1c07SPeter Maydell * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 2955aff1c07SPeter Maydell * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices 2965aff1c07SPeter Maydell * 0x80000000..0x80ffffff 16MB PSRAM 2975aff1c07SPeter Maydell */ 2985aff1c07SPeter Maydell 2995aff1c07SPeter Maydell /* The FPGA images have an odd combination of different RAMs, 3005aff1c07SPeter Maydell * because in hardware they are different implementations and 3015aff1c07SPeter Maydell * connected to different buses, giving varying performance/size 3025aff1c07SPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 3035aff1c07SPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 3045aff1c07SPeter Maydell */ 3055aff1c07SPeter Maydell memory_region_allocate_system_memory(&mms->psram, 3065aff1c07SPeter Maydell NULL, "mps.ram", 0x01000000); 3075aff1c07SPeter Maydell memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); 3085aff1c07SPeter Maydell 3095aff1c07SPeter Maydell /* The SSRAM memories should all be behind Memory Protection Controllers, 3105aff1c07SPeter Maydell * but we don't implement that yet. 3115aff1c07SPeter Maydell */ 3125aff1c07SPeter Maydell make_ram(&mms->ssram1, "mps.ssram1", 0x00000000, 0x00400000); 3135aff1c07SPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x00400000); 3145aff1c07SPeter Maydell 3155aff1c07SPeter Maydell make_ram(&mms->ssram23, "mps.ssram23", 0x28000000, 0x00400000); 3165aff1c07SPeter Maydell 3175aff1c07SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 3185aff1c07SPeter Maydell * Tx, Rx and "combined" IRQs are sent to the NVIC separately. 3195aff1c07SPeter Maydell * Create the OR gate for this. 3205aff1c07SPeter Maydell */ 3215aff1c07SPeter Maydell object_initialize(&mms->uart_irq_orgate, sizeof(mms->uart_irq_orgate), 3225aff1c07SPeter Maydell TYPE_OR_IRQ); 3235aff1c07SPeter Maydell object_property_add_child(OBJECT(mms), "uart-irq-orgate", 3245aff1c07SPeter Maydell OBJECT(&mms->uart_irq_orgate), &error_abort); 3255aff1c07SPeter Maydell object_property_set_int(OBJECT(&mms->uart_irq_orgate), 10, "num-lines", 3265aff1c07SPeter Maydell &error_fatal); 3275aff1c07SPeter Maydell object_property_set_bool(OBJECT(&mms->uart_irq_orgate), true, 3285aff1c07SPeter Maydell "realized", &error_fatal); 3295aff1c07SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, 3305aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 15)); 3315aff1c07SPeter Maydell 3325aff1c07SPeter Maydell /* Most of the devices in the FPGA are behind Peripheral Protection 3335aff1c07SPeter Maydell * Controllers. The required order for initializing things is: 3345aff1c07SPeter Maydell * + initialize the PPC 3355aff1c07SPeter Maydell * + initialize, configure and realize downstream devices 3365aff1c07SPeter Maydell * + connect downstream device MemoryRegions to the PPC 3375aff1c07SPeter Maydell * + realize the PPC 3385aff1c07SPeter Maydell * + map the PPC's MemoryRegions to the places in the address map 3395aff1c07SPeter Maydell * where the downstream devices should appear 3405aff1c07SPeter Maydell * + wire up the PPC's control lines to the IoTKit object 3415aff1c07SPeter Maydell */ 3425aff1c07SPeter Maydell 3435aff1c07SPeter Maydell const PPCInfo ppcs[] = { { 3445aff1c07SPeter Maydell .name = "apb_ppcexp0", 3455aff1c07SPeter Maydell .ports = { 3465aff1c07SPeter Maydell { "ssram-mpc0", make_unimp_dev, &mms->ssram_mpc[0], 3475aff1c07SPeter Maydell 0x58007000, 0x1000 }, 3485aff1c07SPeter Maydell { "ssram-mpc1", make_unimp_dev, &mms->ssram_mpc[1], 3495aff1c07SPeter Maydell 0x58008000, 0x1000 }, 3505aff1c07SPeter Maydell { "ssram-mpc2", make_unimp_dev, &mms->ssram_mpc[2], 3515aff1c07SPeter Maydell 0x58009000, 0x1000 }, 3525aff1c07SPeter Maydell }, 3535aff1c07SPeter Maydell }, { 3545aff1c07SPeter Maydell .name = "apb_ppcexp1", 3555aff1c07SPeter Maydell .ports = { 3565aff1c07SPeter Maydell { "spi0", make_unimp_dev, &mms->spi[0], 0x40205000, 0x1000 }, 3575aff1c07SPeter Maydell { "spi1", make_unimp_dev, &mms->spi[1], 0x40206000, 0x1000 }, 3585aff1c07SPeter Maydell { "spi2", make_unimp_dev, &mms->spi[2], 0x40209000, 0x1000 }, 3595aff1c07SPeter Maydell { "spi3", make_unimp_dev, &mms->spi[3], 0x4020a000, 0x1000 }, 3605aff1c07SPeter Maydell { "spi4", make_unimp_dev, &mms->spi[4], 0x4020b000, 0x1000 }, 3615aff1c07SPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, 3625aff1c07SPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, 3635aff1c07SPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, 3645aff1c07SPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, 3655aff1c07SPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, 3665aff1c07SPeter Maydell { "i2c0", make_unimp_dev, &mms->i2c[0], 0x40207000, 0x1000 }, 3675aff1c07SPeter Maydell { "i2c1", make_unimp_dev, &mms->i2c[1], 0x40208000, 0x1000 }, 3685aff1c07SPeter Maydell { "i2c2", make_unimp_dev, &mms->i2c[2], 0x4020c000, 0x1000 }, 3695aff1c07SPeter Maydell { "i2c3", make_unimp_dev, &mms->i2c[3], 0x4020d000, 0x1000 }, 3705aff1c07SPeter Maydell }, 3715aff1c07SPeter Maydell }, { 3725aff1c07SPeter Maydell .name = "apb_ppcexp2", 3735aff1c07SPeter Maydell .ports = { 3745aff1c07SPeter Maydell { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, 3755aff1c07SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 3765aff1c07SPeter Maydell 0x40301000, 0x1000 }, 3775aff1c07SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, 3785aff1c07SPeter Maydell }, 3795aff1c07SPeter Maydell }, { 3805aff1c07SPeter Maydell .name = "ahb_ppcexp0", 3815aff1c07SPeter Maydell .ports = { 3825aff1c07SPeter Maydell { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, 3835aff1c07SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, 3845aff1c07SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, 3855aff1c07SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, 3865aff1c07SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, 387*519655e6SPeter Maydell { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 }, 3885aff1c07SPeter Maydell }, 3895aff1c07SPeter Maydell }, { 3905aff1c07SPeter Maydell .name = "ahb_ppcexp1", 3915aff1c07SPeter Maydell .ports = { 3925aff1c07SPeter Maydell { "dma0", make_unimp_dev, &mms->dma[0], 0x40110000, 0x1000 }, 3935aff1c07SPeter Maydell { "dma1", make_unimp_dev, &mms->dma[1], 0x40111000, 0x1000 }, 3945aff1c07SPeter Maydell { "dma2", make_unimp_dev, &mms->dma[2], 0x40112000, 0x1000 }, 3955aff1c07SPeter Maydell { "dma3", make_unimp_dev, &mms->dma[3], 0x40113000, 0x1000 }, 3965aff1c07SPeter Maydell }, 3975aff1c07SPeter Maydell }, 3985aff1c07SPeter Maydell }; 3995aff1c07SPeter Maydell 4005aff1c07SPeter Maydell for (i = 0; i < ARRAY_SIZE(ppcs); i++) { 4015aff1c07SPeter Maydell const PPCInfo *ppcinfo = &ppcs[i]; 4025aff1c07SPeter Maydell TZPPC *ppc = &mms->ppc[i]; 4035aff1c07SPeter Maydell DeviceState *ppcdev; 4045aff1c07SPeter Maydell int port; 4055aff1c07SPeter Maydell char *gpioname; 4065aff1c07SPeter Maydell 4075aff1c07SPeter Maydell init_sysbus_child(OBJECT(machine), ppcinfo->name, ppc, 4085aff1c07SPeter Maydell sizeof(TZPPC), TYPE_TZ_PPC); 4095aff1c07SPeter Maydell ppcdev = DEVICE(ppc); 4105aff1c07SPeter Maydell 4115aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 4125aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 4135aff1c07SPeter Maydell MemoryRegion *mr; 4145aff1c07SPeter Maydell char *portname; 4155aff1c07SPeter Maydell 4165aff1c07SPeter Maydell if (!pinfo->devfn) { 4175aff1c07SPeter Maydell continue; 4185aff1c07SPeter Maydell } 4195aff1c07SPeter Maydell 4205aff1c07SPeter Maydell mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); 4215aff1c07SPeter Maydell portname = g_strdup_printf("port[%d]", port); 4225aff1c07SPeter Maydell object_property_set_link(OBJECT(ppc), OBJECT(mr), 4235aff1c07SPeter Maydell portname, &error_fatal); 4245aff1c07SPeter Maydell g_free(portname); 4255aff1c07SPeter Maydell } 4265aff1c07SPeter Maydell 4275aff1c07SPeter Maydell object_property_set_bool(OBJECT(ppc), true, "realized", &error_fatal); 4285aff1c07SPeter Maydell 4295aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 4305aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 4315aff1c07SPeter Maydell 4325aff1c07SPeter Maydell if (!pinfo->devfn) { 4335aff1c07SPeter Maydell continue; 4345aff1c07SPeter Maydell } 4355aff1c07SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); 4365aff1c07SPeter Maydell 4375aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); 4385aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 4395aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 4405aff1c07SPeter Maydell "cfg_nonsec", 4415aff1c07SPeter Maydell port)); 4425aff1c07SPeter Maydell g_free(gpioname); 4435aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_ap", ppcinfo->name); 4445aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 4455aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 4465aff1c07SPeter Maydell "cfg_ap", port)); 4475aff1c07SPeter Maydell g_free(gpioname); 4485aff1c07SPeter Maydell } 4495aff1c07SPeter Maydell 4505aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); 4515aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 4525aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 4535aff1c07SPeter Maydell "irq_enable", 0)); 4545aff1c07SPeter Maydell g_free(gpioname); 4555aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); 4565aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 4575aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 4585aff1c07SPeter Maydell "irq_clear", 0)); 4595aff1c07SPeter Maydell g_free(gpioname); 4605aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); 4615aff1c07SPeter Maydell qdev_connect_gpio_out_named(ppcdev, "irq", 0, 4625aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 4635aff1c07SPeter Maydell gpioname, 0)); 4645aff1c07SPeter Maydell g_free(gpioname); 4655aff1c07SPeter Maydell 4665aff1c07SPeter Maydell qdev_connect_gpio_out(dev_splitter, i, 4675aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 4685aff1c07SPeter Maydell "cfg_sec_resp", 0)); 4695aff1c07SPeter Maydell } 4705aff1c07SPeter Maydell 4715aff1c07SPeter Maydell create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); 4725aff1c07SPeter Maydell 4735aff1c07SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); 4745aff1c07SPeter Maydell } 4755aff1c07SPeter Maydell 4765aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data) 4775aff1c07SPeter Maydell { 4785aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4795aff1c07SPeter Maydell 4805aff1c07SPeter Maydell mc->init = mps2tz_common_init; 4815aff1c07SPeter Maydell mc->max_cpus = 1; 4825aff1c07SPeter Maydell } 4835aff1c07SPeter Maydell 4845aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data) 4855aff1c07SPeter Maydell { 4865aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 4875aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 4885aff1c07SPeter Maydell 4895aff1c07SPeter Maydell mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; 4905aff1c07SPeter Maydell mmc->fpga_type = FPGA_AN505; 4915aff1c07SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 4925aff1c07SPeter Maydell mmc->scc_id = 0x41040000 | (505 << 4); 4935aff1c07SPeter Maydell } 4945aff1c07SPeter Maydell 4955aff1c07SPeter Maydell static const TypeInfo mps2tz_info = { 4965aff1c07SPeter Maydell .name = TYPE_MPS2TZ_MACHINE, 4975aff1c07SPeter Maydell .parent = TYPE_MACHINE, 4985aff1c07SPeter Maydell .abstract = true, 4995aff1c07SPeter Maydell .instance_size = sizeof(MPS2TZMachineState), 5005aff1c07SPeter Maydell .class_size = sizeof(MPS2TZMachineClass), 5015aff1c07SPeter Maydell .class_init = mps2tz_class_init, 5025aff1c07SPeter Maydell }; 5035aff1c07SPeter Maydell 5045aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = { 5055aff1c07SPeter Maydell .name = TYPE_MPS2TZ_AN505_MACHINE, 5065aff1c07SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 5075aff1c07SPeter Maydell .class_init = mps2tz_an505_class_init, 5085aff1c07SPeter Maydell }; 5095aff1c07SPeter Maydell 5105aff1c07SPeter Maydell static void mps2tz_machine_init(void) 5115aff1c07SPeter Maydell { 5125aff1c07SPeter Maydell type_register_static(&mps2tz_info); 5135aff1c07SPeter Maydell type_register_static(&mps2tz_an505_info); 5145aff1c07SPeter Maydell } 5155aff1c07SPeter Maydell 5165aff1c07SPeter Maydell type_init(mps2tz_machine_init); 517