15aff1c07SPeter Maydell /* 25aff1c07SPeter Maydell * ARM V2M MPS2 board emulation, trustzone aware FPGA images 35aff1c07SPeter Maydell * 45aff1c07SPeter Maydell * Copyright (c) 2017 Linaro Limited 55aff1c07SPeter Maydell * Written by Peter Maydell 65aff1c07SPeter Maydell * 75aff1c07SPeter Maydell * This program is free software; you can redistribute it and/or modify 85aff1c07SPeter Maydell * it under the terms of the GNU General Public License version 2 or 95aff1c07SPeter Maydell * (at your option) any later version. 105aff1c07SPeter Maydell */ 115aff1c07SPeter Maydell 125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 135aff1c07SPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 145aff1c07SPeter Maydell * and most of the devices are in the FPGA, the details of the board 155aff1c07SPeter Maydell * as seen by the guest depend significantly on the FPGA image. 165aff1c07SPeter Maydell * This source file covers the following FPGA images, for TrustZone cores: 175aff1c07SPeter Maydell * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 185aff1c07SPeter Maydell * 195aff1c07SPeter Maydell * Links to the TRM for the board itself and to the various Application 205aff1c07SPeter Maydell * Notes which document the FPGA images can be found here: 215aff1c07SPeter Maydell * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 225aff1c07SPeter Maydell * 235aff1c07SPeter Maydell * Board TRM: 245aff1c07SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf 255aff1c07SPeter Maydell * Application Note AN505: 265aff1c07SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html 275aff1c07SPeter Maydell * 285aff1c07SPeter Maydell * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide 295aff1c07SPeter Maydell * (ARM ECM0601256) for the details of some of the device layout: 305aff1c07SPeter Maydell * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html 315aff1c07SPeter Maydell */ 325aff1c07SPeter Maydell 335aff1c07SPeter Maydell #include "qemu/osdep.h" 345aff1c07SPeter Maydell #include "qapi/error.h" 355aff1c07SPeter Maydell #include "qemu/error-report.h" 365aff1c07SPeter Maydell #include "hw/arm/arm.h" 375aff1c07SPeter Maydell #include "hw/arm/armv7m.h" 385aff1c07SPeter Maydell #include "hw/or-irq.h" 395aff1c07SPeter Maydell #include "hw/boards.h" 405aff1c07SPeter Maydell #include "exec/address-spaces.h" 415aff1c07SPeter Maydell #include "sysemu/sysemu.h" 425aff1c07SPeter Maydell #include "hw/misc/unimp.h" 435aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 445aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 455aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h" 465aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h" 47665670aaSPeter Maydell #include "hw/misc/tz-mpc.h" 48*28e56f05SPeter Maydell #include "hw/misc/tz-msc.h" 495aff1c07SPeter Maydell #include "hw/arm/iotkit.h" 50*28e56f05SPeter Maydell #include "hw/dma/pl080.h" 515aff1c07SPeter Maydell #include "hw/devices.h" 525aff1c07SPeter Maydell #include "net/net.h" 535aff1c07SPeter Maydell #include "hw/core/split-irq.h" 545aff1c07SPeter Maydell 555aff1c07SPeter Maydell typedef enum MPS2TZFPGAType { 565aff1c07SPeter Maydell FPGA_AN505, 575aff1c07SPeter Maydell } MPS2TZFPGAType; 585aff1c07SPeter Maydell 595aff1c07SPeter Maydell typedef struct { 605aff1c07SPeter Maydell MachineClass parent; 615aff1c07SPeter Maydell MPS2TZFPGAType fpga_type; 625aff1c07SPeter Maydell uint32_t scc_id; 635aff1c07SPeter Maydell } MPS2TZMachineClass; 645aff1c07SPeter Maydell 655aff1c07SPeter Maydell typedef struct { 665aff1c07SPeter Maydell MachineState parent; 675aff1c07SPeter Maydell 685aff1c07SPeter Maydell IoTKit iotkit; 695aff1c07SPeter Maydell MemoryRegion psram; 70665670aaSPeter Maydell MemoryRegion ssram[3]; 715aff1c07SPeter Maydell MemoryRegion ssram1_m; 725aff1c07SPeter Maydell MPS2SCC scc; 735aff1c07SPeter Maydell MPS2FPGAIO fpgaio; 745aff1c07SPeter Maydell TZPPC ppc[5]; 75665670aaSPeter Maydell TZMPC ssram_mpc[3]; 765aff1c07SPeter Maydell UnimplementedDeviceState spi[5]; 775aff1c07SPeter Maydell UnimplementedDeviceState i2c[4]; 785aff1c07SPeter Maydell UnimplementedDeviceState i2s_audio; 79519655e6SPeter Maydell UnimplementedDeviceState gpio[4]; 805aff1c07SPeter Maydell UnimplementedDeviceState gfx; 81*28e56f05SPeter Maydell PL080State dma[4]; 82*28e56f05SPeter Maydell TZMSC msc[4]; 835aff1c07SPeter Maydell CMSDKAPBUART uart[5]; 845aff1c07SPeter Maydell SplitIRQ sec_resp_splitter; 855aff1c07SPeter Maydell qemu_or_irq uart_irq_orgate; 86519655e6SPeter Maydell DeviceState *lan9118; 875aff1c07SPeter Maydell } MPS2TZMachineState; 885aff1c07SPeter Maydell 895aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz" 905aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") 915aff1c07SPeter Maydell 925aff1c07SPeter Maydell #define MPS2TZ_MACHINE(obj) \ 935aff1c07SPeter Maydell OBJECT_CHECK(MPS2TZMachineState, obj, TYPE_MPS2TZ_MACHINE) 945aff1c07SPeter Maydell #define MPS2TZ_MACHINE_GET_CLASS(obj) \ 955aff1c07SPeter Maydell OBJECT_GET_CLASS(MPS2TZMachineClass, obj, TYPE_MPS2TZ_MACHINE) 965aff1c07SPeter Maydell #define MPS2TZ_MACHINE_CLASS(klass) \ 975aff1c07SPeter Maydell OBJECT_CLASS_CHECK(MPS2TZMachineClass, klass, TYPE_MPS2TZ_MACHINE) 985aff1c07SPeter Maydell 995aff1c07SPeter Maydell /* Main SYSCLK frequency in Hz */ 1005aff1c07SPeter Maydell #define SYSCLK_FRQ 20000000 1015aff1c07SPeter Maydell 1025aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 1035aff1c07SPeter Maydell * located at @base in the memory map. 1045aff1c07SPeter Maydell */ 1055aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 1065aff1c07SPeter Maydell MemoryRegion *orig, hwaddr base) 1075aff1c07SPeter Maydell { 1085aff1c07SPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 1095aff1c07SPeter Maydell memory_region_size(orig)); 1105aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 1115aff1c07SPeter Maydell } 1125aff1c07SPeter Maydell 1135aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind 1145aff1c07SPeter Maydell * Peripheral Protection Controllers. These data structures 1155aff1c07SPeter Maydell * define the layout of which devices sit behind which PPCs. 1165aff1c07SPeter Maydell * The devfn for each port is a function which creates, configures 1175aff1c07SPeter Maydell * and initializes the device, returning the MemoryRegion which 1185aff1c07SPeter Maydell * needs to be plugged into the downstream end of the PPC port. 1195aff1c07SPeter Maydell */ 1205aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, 1215aff1c07SPeter Maydell const char *name, hwaddr size); 1225aff1c07SPeter Maydell 1235aff1c07SPeter Maydell typedef struct PPCPortInfo { 1245aff1c07SPeter Maydell const char *name; 1255aff1c07SPeter Maydell MakeDevFn *devfn; 1265aff1c07SPeter Maydell void *opaque; 1275aff1c07SPeter Maydell hwaddr addr; 1285aff1c07SPeter Maydell hwaddr size; 1295aff1c07SPeter Maydell } PPCPortInfo; 1305aff1c07SPeter Maydell 1315aff1c07SPeter Maydell typedef struct PPCInfo { 1325aff1c07SPeter Maydell const char *name; 1335aff1c07SPeter Maydell PPCPortInfo ports[TZ_NUM_PORTS]; 1345aff1c07SPeter Maydell } PPCInfo; 1355aff1c07SPeter Maydell 1365aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, 1375aff1c07SPeter Maydell void *opaque, 1385aff1c07SPeter Maydell const char *name, hwaddr size) 1395aff1c07SPeter Maydell { 1405aff1c07SPeter Maydell /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, 1415aff1c07SPeter Maydell * and return a pointer to its MemoryRegion. 1425aff1c07SPeter Maydell */ 1435aff1c07SPeter Maydell UnimplementedDeviceState *uds = opaque; 1445aff1c07SPeter Maydell 145fcf13ca5SThomas Huth sysbus_init_child_obj(OBJECT(mms), name, uds, 1465aff1c07SPeter Maydell sizeof(UnimplementedDeviceState), 1475aff1c07SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 1485aff1c07SPeter Maydell qdev_prop_set_string(DEVICE(uds), "name", name); 1495aff1c07SPeter Maydell qdev_prop_set_uint64(DEVICE(uds), "size", size); 1505aff1c07SPeter Maydell object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal); 1515aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); 1525aff1c07SPeter Maydell } 1535aff1c07SPeter Maydell 1545aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, 1555aff1c07SPeter Maydell const char *name, hwaddr size) 1565aff1c07SPeter Maydell { 1575aff1c07SPeter Maydell CMSDKAPBUART *uart = opaque; 1585aff1c07SPeter Maydell int i = uart - &mms->uart[0]; 1595aff1c07SPeter Maydell int rxirqno = i * 2; 1605aff1c07SPeter Maydell int txirqno = i * 2 + 1; 1615aff1c07SPeter Maydell int combirqno = i + 10; 1625aff1c07SPeter Maydell SysBusDevice *s; 1635aff1c07SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 1645aff1c07SPeter Maydell DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); 1655aff1c07SPeter Maydell 166fcf13ca5SThomas Huth sysbus_init_child_obj(OBJECT(mms), name, uart, sizeof(mms->uart[0]), 167fcf13ca5SThomas Huth TYPE_CMSDK_APB_UART); 168fc38a112SPeter Maydell qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); 1695aff1c07SPeter Maydell qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); 1705aff1c07SPeter Maydell object_property_set_bool(OBJECT(uart), true, "realized", &error_fatal); 1715aff1c07SPeter Maydell s = SYS_BUS_DEVICE(uart); 1725aff1c07SPeter Maydell sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, 1735aff1c07SPeter Maydell "EXP_IRQ", txirqno)); 1745aff1c07SPeter Maydell sysbus_connect_irq(s, 1, qdev_get_gpio_in_named(iotkitdev, 1755aff1c07SPeter Maydell "EXP_IRQ", rxirqno)); 1765aff1c07SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 1775aff1c07SPeter Maydell sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 1785aff1c07SPeter Maydell sysbus_connect_irq(s, 4, qdev_get_gpio_in_named(iotkitdev, 1795aff1c07SPeter Maydell "EXP_IRQ", combirqno)); 1805aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); 1815aff1c07SPeter Maydell } 1825aff1c07SPeter Maydell 1835aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, 1845aff1c07SPeter Maydell const char *name, hwaddr size) 1855aff1c07SPeter Maydell { 1865aff1c07SPeter Maydell MPS2SCC *scc = opaque; 1875aff1c07SPeter Maydell DeviceState *sccdev; 1885aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 1895aff1c07SPeter Maydell 1905aff1c07SPeter Maydell object_initialize(scc, sizeof(mms->scc), TYPE_MPS2_SCC); 1915aff1c07SPeter Maydell sccdev = DEVICE(scc); 1925aff1c07SPeter Maydell qdev_set_parent_bus(sccdev, sysbus_get_default()); 1935aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 1945aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x02000008); 1955aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 1965aff1c07SPeter Maydell object_property_set_bool(OBJECT(scc), true, "realized", &error_fatal); 1975aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); 1985aff1c07SPeter Maydell } 1995aff1c07SPeter Maydell 2005aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, 2015aff1c07SPeter Maydell const char *name, hwaddr size) 2025aff1c07SPeter Maydell { 2035aff1c07SPeter Maydell MPS2FPGAIO *fpgaio = opaque; 2045aff1c07SPeter Maydell 2055aff1c07SPeter Maydell object_initialize(fpgaio, sizeof(mms->fpgaio), TYPE_MPS2_FPGAIO); 2065aff1c07SPeter Maydell qdev_set_parent_bus(DEVICE(fpgaio), sysbus_get_default()); 2075aff1c07SPeter Maydell object_property_set_bool(OBJECT(fpgaio), true, "realized", &error_fatal); 2085aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); 2095aff1c07SPeter Maydell } 2105aff1c07SPeter Maydell 211519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, 212519655e6SPeter Maydell const char *name, hwaddr size) 213519655e6SPeter Maydell { 214519655e6SPeter Maydell SysBusDevice *s; 215519655e6SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 216519655e6SPeter Maydell NICInfo *nd = &nd_table[0]; 217519655e6SPeter Maydell 218519655e6SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 219519655e6SPeter Maydell * except that it doesn't support the checksum-offload feature. 220519655e6SPeter Maydell */ 221519655e6SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 222519655e6SPeter Maydell mms->lan9118 = qdev_create(NULL, "lan9118"); 223519655e6SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 224519655e6SPeter Maydell qdev_init_nofail(mms->lan9118); 225519655e6SPeter Maydell 226519655e6SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 227519655e6SPeter Maydell sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 16)); 228519655e6SPeter Maydell return sysbus_mmio_get_region(s, 0); 229519655e6SPeter Maydell } 230519655e6SPeter Maydell 231665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, 232665670aaSPeter Maydell const char *name, hwaddr size) 233665670aaSPeter Maydell { 234665670aaSPeter Maydell TZMPC *mpc = opaque; 235665670aaSPeter Maydell int i = mpc - &mms->ssram_mpc[0]; 236665670aaSPeter Maydell MemoryRegion *ssram = &mms->ssram[i]; 237665670aaSPeter Maydell MemoryRegion *upstream; 238665670aaSPeter Maydell char *mpcname = g_strdup_printf("%s-mpc", name); 239665670aaSPeter Maydell static uint32_t ramsize[] = { 0x00400000, 0x00200000, 0x00200000 }; 240665670aaSPeter Maydell static uint32_t rambase[] = { 0x00000000, 0x28000000, 0x28200000 }; 241665670aaSPeter Maydell 242665670aaSPeter Maydell memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal); 243665670aaSPeter Maydell 244fcf13ca5SThomas Huth sysbus_init_child_obj(OBJECT(mms), mpcname, mpc, sizeof(mms->ssram_mpc[0]), 245fcf13ca5SThomas Huth TYPE_TZ_MPC); 246665670aaSPeter Maydell object_property_set_link(OBJECT(mpc), OBJECT(ssram), 247665670aaSPeter Maydell "downstream", &error_fatal); 248665670aaSPeter Maydell object_property_set_bool(OBJECT(mpc), true, "realized", &error_fatal); 249665670aaSPeter Maydell /* Map the upstream end of the MPC into system memory */ 250665670aaSPeter Maydell upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); 251665670aaSPeter Maydell memory_region_add_subregion(get_system_memory(), rambase[i], upstream); 252665670aaSPeter Maydell /* and connect its interrupt to the IoTKit */ 253665670aaSPeter Maydell qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, 254665670aaSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 255665670aaSPeter Maydell "mpcexp_status", i)); 256665670aaSPeter Maydell 257665670aaSPeter Maydell /* The first SSRAM is a special case as it has an alias; accesses to 258665670aaSPeter Maydell * the alias region at 0x00400000 must also go to the MPC upstream. 259665670aaSPeter Maydell */ 260665670aaSPeter Maydell if (i == 0) { 261665670aaSPeter Maydell make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", upstream, 0x00400000); 262665670aaSPeter Maydell } 263665670aaSPeter Maydell 264665670aaSPeter Maydell g_free(mpcname); 265665670aaSPeter Maydell /* Return the register interface MR for our caller to map behind the PPC */ 266665670aaSPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); 267665670aaSPeter Maydell } 268665670aaSPeter Maydell 269*28e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, 270*28e56f05SPeter Maydell const char *name, hwaddr size) 271*28e56f05SPeter Maydell { 272*28e56f05SPeter Maydell PL080State *dma = opaque; 273*28e56f05SPeter Maydell int i = dma - &mms->dma[0]; 274*28e56f05SPeter Maydell SysBusDevice *s; 275*28e56f05SPeter Maydell char *mscname = g_strdup_printf("%s-msc", name); 276*28e56f05SPeter Maydell TZMSC *msc = &mms->msc[i]; 277*28e56f05SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 278*28e56f05SPeter Maydell MemoryRegion *msc_upstream; 279*28e56f05SPeter Maydell MemoryRegion *msc_downstream; 280*28e56f05SPeter Maydell 281*28e56f05SPeter Maydell /* 282*28e56f05SPeter Maydell * Each DMA device is a PL081 whose transaction master interface 283*28e56f05SPeter Maydell * is guarded by a Master Security Controller. The downstream end of 284*28e56f05SPeter Maydell * the MSC connects to the IoTKit AHB Slave Expansion port, so the 285*28e56f05SPeter Maydell * DMA devices can see all devices and memory that the CPU does. 286*28e56f05SPeter Maydell */ 287*28e56f05SPeter Maydell sysbus_init_child_obj(OBJECT(mms), mscname, msc, sizeof(*msc), TYPE_TZ_MSC); 288*28e56f05SPeter Maydell msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0); 289*28e56f05SPeter Maydell object_property_set_link(OBJECT(msc), OBJECT(msc_downstream), 290*28e56f05SPeter Maydell "downstream", &error_fatal); 291*28e56f05SPeter Maydell object_property_set_link(OBJECT(msc), OBJECT(mms), 292*28e56f05SPeter Maydell "idau", &error_fatal); 293*28e56f05SPeter Maydell object_property_set_bool(OBJECT(msc), true, "realized", &error_fatal); 294*28e56f05SPeter Maydell 295*28e56f05SPeter Maydell qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0, 296*28e56f05SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 297*28e56f05SPeter Maydell "mscexp_status", i)); 298*28e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i, 299*28e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 300*28e56f05SPeter Maydell "irq_clear", 0)); 301*28e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i, 302*28e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 303*28e56f05SPeter Maydell "cfg_nonsec", 0)); 304*28e56f05SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter), 305*28e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + i, 306*28e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 307*28e56f05SPeter Maydell "cfg_sec_resp", 0)); 308*28e56f05SPeter Maydell msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0); 309*28e56f05SPeter Maydell 310*28e56f05SPeter Maydell sysbus_init_child_obj(OBJECT(mms), name, dma, sizeof(*dma), TYPE_PL081); 311*28e56f05SPeter Maydell object_property_set_link(OBJECT(dma), OBJECT(msc_upstream), 312*28e56f05SPeter Maydell "downstream", &error_fatal); 313*28e56f05SPeter Maydell object_property_set_bool(OBJECT(dma), true, "realized", &error_fatal); 314*28e56f05SPeter Maydell 315*28e56f05SPeter Maydell s = SYS_BUS_DEVICE(dma); 316*28e56f05SPeter Maydell /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ 317*28e56f05SPeter Maydell sysbus_connect_irq(s, 0, qdev_get_gpio_in_named(iotkitdev, 318*28e56f05SPeter Maydell "EXP_IRQ", 58 + i * 3)); 319*28e56f05SPeter Maydell sysbus_connect_irq(s, 1, qdev_get_gpio_in_named(iotkitdev, 320*28e56f05SPeter Maydell "EXP_IRQ", 56 + i * 3)); 321*28e56f05SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in_named(iotkitdev, 322*28e56f05SPeter Maydell "EXP_IRQ", 57 + i * 3)); 323*28e56f05SPeter Maydell 324*28e56f05SPeter Maydell return sysbus_mmio_get_region(s, 0); 325*28e56f05SPeter Maydell } 326*28e56f05SPeter Maydell 3275aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine) 3285aff1c07SPeter Maydell { 3295aff1c07SPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 3305aff1c07SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(machine); 3315aff1c07SPeter Maydell MemoryRegion *system_memory = get_system_memory(); 3325aff1c07SPeter Maydell DeviceState *iotkitdev; 3335aff1c07SPeter Maydell DeviceState *dev_splitter; 3345aff1c07SPeter Maydell int i; 3355aff1c07SPeter Maydell 3365aff1c07SPeter Maydell if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 3375aff1c07SPeter Maydell error_report("This board can only be used with CPU %s", 3385aff1c07SPeter Maydell mc->default_cpu_type); 3395aff1c07SPeter Maydell exit(1); 3405aff1c07SPeter Maydell } 3415aff1c07SPeter Maydell 342fcf13ca5SThomas Huth sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, 3435aff1c07SPeter Maydell sizeof(mms->iotkit), TYPE_IOTKIT); 3445aff1c07SPeter Maydell iotkitdev = DEVICE(&mms->iotkit); 3455aff1c07SPeter Maydell object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), 3465aff1c07SPeter Maydell "memory", &error_abort); 3475aff1c07SPeter Maydell qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", 92); 3485aff1c07SPeter Maydell qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); 3495aff1c07SPeter Maydell object_property_set_bool(OBJECT(&mms->iotkit), true, "realized", 3505aff1c07SPeter Maydell &error_fatal); 3515aff1c07SPeter Maydell 3525aff1c07SPeter Maydell /* The sec_resp_cfg output from the IoTKit must be split into multiple 353*28e56f05SPeter Maydell * lines, one for each of the PPCs we create here, plus one per MSC. 3545aff1c07SPeter Maydell */ 3555aff1c07SPeter Maydell object_initialize(&mms->sec_resp_splitter, sizeof(mms->sec_resp_splitter), 3565aff1c07SPeter Maydell TYPE_SPLIT_IRQ); 3575aff1c07SPeter Maydell object_property_add_child(OBJECT(machine), "sec-resp-splitter", 3585aff1c07SPeter Maydell OBJECT(&mms->sec_resp_splitter), &error_abort); 359*28e56f05SPeter Maydell object_property_set_int(OBJECT(&mms->sec_resp_splitter), 360*28e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc), 3615aff1c07SPeter Maydell "num-lines", &error_fatal); 3625aff1c07SPeter Maydell object_property_set_bool(OBJECT(&mms->sec_resp_splitter), true, 3635aff1c07SPeter Maydell "realized", &error_fatal); 3645aff1c07SPeter Maydell dev_splitter = DEVICE(&mms->sec_resp_splitter); 3655aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, 3665aff1c07SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 3675aff1c07SPeter Maydell 3685aff1c07SPeter Maydell /* The IoTKit sets up much of the memory layout, including 3695aff1c07SPeter Maydell * the aliases between secure and non-secure regions in the 3705aff1c07SPeter Maydell * address space. The FPGA itself contains: 3715aff1c07SPeter Maydell * 3725aff1c07SPeter Maydell * 0x00000000..0x003fffff SSRAM1 3735aff1c07SPeter Maydell * 0x00400000..0x007fffff alias of SSRAM1 3745aff1c07SPeter Maydell * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 3755aff1c07SPeter Maydell * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices 3765aff1c07SPeter Maydell * 0x80000000..0x80ffffff 16MB PSRAM 3775aff1c07SPeter Maydell */ 3785aff1c07SPeter Maydell 3795aff1c07SPeter Maydell /* The FPGA images have an odd combination of different RAMs, 3805aff1c07SPeter Maydell * because in hardware they are different implementations and 3815aff1c07SPeter Maydell * connected to different buses, giving varying performance/size 3825aff1c07SPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 3835aff1c07SPeter Maydell * call the 16MB our "system memory", as it's the largest lump. 3845aff1c07SPeter Maydell */ 3855aff1c07SPeter Maydell memory_region_allocate_system_memory(&mms->psram, 3865aff1c07SPeter Maydell NULL, "mps.ram", 0x01000000); 3875aff1c07SPeter Maydell memory_region_add_subregion(system_memory, 0x80000000, &mms->psram); 3885aff1c07SPeter Maydell 3895aff1c07SPeter Maydell /* The overflow IRQs for all UARTs are ORed together. 3905aff1c07SPeter Maydell * Tx, Rx and "combined" IRQs are sent to the NVIC separately. 3915aff1c07SPeter Maydell * Create the OR gate for this. 3925aff1c07SPeter Maydell */ 3935aff1c07SPeter Maydell object_initialize(&mms->uart_irq_orgate, sizeof(mms->uart_irq_orgate), 3945aff1c07SPeter Maydell TYPE_OR_IRQ); 3955aff1c07SPeter Maydell object_property_add_child(OBJECT(mms), "uart-irq-orgate", 3965aff1c07SPeter Maydell OBJECT(&mms->uart_irq_orgate), &error_abort); 3975aff1c07SPeter Maydell object_property_set_int(OBJECT(&mms->uart_irq_orgate), 10, "num-lines", 3985aff1c07SPeter Maydell &error_fatal); 3995aff1c07SPeter Maydell object_property_set_bool(OBJECT(&mms->uart_irq_orgate), true, 4005aff1c07SPeter Maydell "realized", &error_fatal); 4015aff1c07SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, 4025aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, "EXP_IRQ", 15)); 4035aff1c07SPeter Maydell 4045aff1c07SPeter Maydell /* Most of the devices in the FPGA are behind Peripheral Protection 4055aff1c07SPeter Maydell * Controllers. The required order for initializing things is: 4065aff1c07SPeter Maydell * + initialize the PPC 4075aff1c07SPeter Maydell * + initialize, configure and realize downstream devices 4085aff1c07SPeter Maydell * + connect downstream device MemoryRegions to the PPC 4095aff1c07SPeter Maydell * + realize the PPC 4105aff1c07SPeter Maydell * + map the PPC's MemoryRegions to the places in the address map 4115aff1c07SPeter Maydell * where the downstream devices should appear 4125aff1c07SPeter Maydell * + wire up the PPC's control lines to the IoTKit object 4135aff1c07SPeter Maydell */ 4145aff1c07SPeter Maydell 4155aff1c07SPeter Maydell const PPCInfo ppcs[] = { { 4165aff1c07SPeter Maydell .name = "apb_ppcexp0", 4175aff1c07SPeter Maydell .ports = { 418665670aaSPeter Maydell { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, 419665670aaSPeter Maydell { "ssram-1", make_mpc, &mms->ssram_mpc[1], 0x58008000, 0x1000 }, 420665670aaSPeter Maydell { "ssram-2", make_mpc, &mms->ssram_mpc[2], 0x58009000, 0x1000 }, 4215aff1c07SPeter Maydell }, 4225aff1c07SPeter Maydell }, { 4235aff1c07SPeter Maydell .name = "apb_ppcexp1", 4245aff1c07SPeter Maydell .ports = { 4255aff1c07SPeter Maydell { "spi0", make_unimp_dev, &mms->spi[0], 0x40205000, 0x1000 }, 4265aff1c07SPeter Maydell { "spi1", make_unimp_dev, &mms->spi[1], 0x40206000, 0x1000 }, 4275aff1c07SPeter Maydell { "spi2", make_unimp_dev, &mms->spi[2], 0x40209000, 0x1000 }, 4285aff1c07SPeter Maydell { "spi3", make_unimp_dev, &mms->spi[3], 0x4020a000, 0x1000 }, 4295aff1c07SPeter Maydell { "spi4", make_unimp_dev, &mms->spi[4], 0x4020b000, 0x1000 }, 4305aff1c07SPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, 4315aff1c07SPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, 4325aff1c07SPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, 4335aff1c07SPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, 4345aff1c07SPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, 4355aff1c07SPeter Maydell { "i2c0", make_unimp_dev, &mms->i2c[0], 0x40207000, 0x1000 }, 4365aff1c07SPeter Maydell { "i2c1", make_unimp_dev, &mms->i2c[1], 0x40208000, 0x1000 }, 4375aff1c07SPeter Maydell { "i2c2", make_unimp_dev, &mms->i2c[2], 0x4020c000, 0x1000 }, 4385aff1c07SPeter Maydell { "i2c3", make_unimp_dev, &mms->i2c[3], 0x4020d000, 0x1000 }, 4395aff1c07SPeter Maydell }, 4405aff1c07SPeter Maydell }, { 4415aff1c07SPeter Maydell .name = "apb_ppcexp2", 4425aff1c07SPeter Maydell .ports = { 4435aff1c07SPeter Maydell { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, 4445aff1c07SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 4455aff1c07SPeter Maydell 0x40301000, 0x1000 }, 4465aff1c07SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, 4475aff1c07SPeter Maydell }, 4485aff1c07SPeter Maydell }, { 4495aff1c07SPeter Maydell .name = "ahb_ppcexp0", 4505aff1c07SPeter Maydell .ports = { 4515aff1c07SPeter Maydell { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, 4525aff1c07SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, 4535aff1c07SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, 4545aff1c07SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, 4555aff1c07SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, 456519655e6SPeter Maydell { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 }, 4575aff1c07SPeter Maydell }, 4585aff1c07SPeter Maydell }, { 4595aff1c07SPeter Maydell .name = "ahb_ppcexp1", 4605aff1c07SPeter Maydell .ports = { 461*28e56f05SPeter Maydell { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000 }, 462*28e56f05SPeter Maydell { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000 }, 463*28e56f05SPeter Maydell { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000 }, 464*28e56f05SPeter Maydell { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000 }, 4655aff1c07SPeter Maydell }, 4665aff1c07SPeter Maydell }, 4675aff1c07SPeter Maydell }; 4685aff1c07SPeter Maydell 4695aff1c07SPeter Maydell for (i = 0; i < ARRAY_SIZE(ppcs); i++) { 4705aff1c07SPeter Maydell const PPCInfo *ppcinfo = &ppcs[i]; 4715aff1c07SPeter Maydell TZPPC *ppc = &mms->ppc[i]; 4725aff1c07SPeter Maydell DeviceState *ppcdev; 4735aff1c07SPeter Maydell int port; 4745aff1c07SPeter Maydell char *gpioname; 4755aff1c07SPeter Maydell 476fcf13ca5SThomas Huth sysbus_init_child_obj(OBJECT(machine), ppcinfo->name, ppc, 4775aff1c07SPeter Maydell sizeof(TZPPC), TYPE_TZ_PPC); 4785aff1c07SPeter Maydell ppcdev = DEVICE(ppc); 4795aff1c07SPeter Maydell 4805aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 4815aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 4825aff1c07SPeter Maydell MemoryRegion *mr; 4835aff1c07SPeter Maydell char *portname; 4845aff1c07SPeter Maydell 4855aff1c07SPeter Maydell if (!pinfo->devfn) { 4865aff1c07SPeter Maydell continue; 4875aff1c07SPeter Maydell } 4885aff1c07SPeter Maydell 4895aff1c07SPeter Maydell mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); 4905aff1c07SPeter Maydell portname = g_strdup_printf("port[%d]", port); 4915aff1c07SPeter Maydell object_property_set_link(OBJECT(ppc), OBJECT(mr), 4925aff1c07SPeter Maydell portname, &error_fatal); 4935aff1c07SPeter Maydell g_free(portname); 4945aff1c07SPeter Maydell } 4955aff1c07SPeter Maydell 4965aff1c07SPeter Maydell object_property_set_bool(OBJECT(ppc), true, "realized", &error_fatal); 4975aff1c07SPeter Maydell 4985aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 4995aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 5005aff1c07SPeter Maydell 5015aff1c07SPeter Maydell if (!pinfo->devfn) { 5025aff1c07SPeter Maydell continue; 5035aff1c07SPeter Maydell } 5045aff1c07SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); 5055aff1c07SPeter Maydell 5065aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); 5075aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 5085aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 5095aff1c07SPeter Maydell "cfg_nonsec", 5105aff1c07SPeter Maydell port)); 5115aff1c07SPeter Maydell g_free(gpioname); 5125aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_ap", ppcinfo->name); 5135aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 5145aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 5155aff1c07SPeter Maydell "cfg_ap", port)); 5165aff1c07SPeter Maydell g_free(gpioname); 5175aff1c07SPeter Maydell } 5185aff1c07SPeter Maydell 5195aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); 5205aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 5215aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 5225aff1c07SPeter Maydell "irq_enable", 0)); 5235aff1c07SPeter Maydell g_free(gpioname); 5245aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); 5255aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 5265aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 5275aff1c07SPeter Maydell "irq_clear", 0)); 5285aff1c07SPeter Maydell g_free(gpioname); 5295aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); 5305aff1c07SPeter Maydell qdev_connect_gpio_out_named(ppcdev, "irq", 0, 5315aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 5325aff1c07SPeter Maydell gpioname, 0)); 5335aff1c07SPeter Maydell g_free(gpioname); 5345aff1c07SPeter Maydell 5355aff1c07SPeter Maydell qdev_connect_gpio_out(dev_splitter, i, 5365aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 5375aff1c07SPeter Maydell "cfg_sec_resp", 0)); 5385aff1c07SPeter Maydell } 5395aff1c07SPeter Maydell 5405aff1c07SPeter Maydell create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); 5415aff1c07SPeter Maydell 5425aff1c07SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); 5435aff1c07SPeter Maydell } 5445aff1c07SPeter Maydell 545*28e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, 546*28e56f05SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 547*28e56f05SPeter Maydell { 548*28e56f05SPeter Maydell /* 549*28e56f05SPeter Maydell * The MPS2 TZ FPGA images have IDAUs in them which are connected to 550*28e56f05SPeter Maydell * the Master Security Controllers. Thes have the same logic as 551*28e56f05SPeter Maydell * is used by the IoTKit for the IDAU connected to the CPU, except 552*28e56f05SPeter Maydell * that MSCs don't care about the NSC attribute. 553*28e56f05SPeter Maydell */ 554*28e56f05SPeter Maydell int region = extract32(address, 28, 4); 555*28e56f05SPeter Maydell 556*28e56f05SPeter Maydell *ns = !(region & 1); 557*28e56f05SPeter Maydell *nsc = false; 558*28e56f05SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 559*28e56f05SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 560*28e56f05SPeter Maydell *iregion = region; 561*28e56f05SPeter Maydell } 562*28e56f05SPeter Maydell 5635aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data) 5645aff1c07SPeter Maydell { 5655aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 566*28e56f05SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); 5675aff1c07SPeter Maydell 5685aff1c07SPeter Maydell mc->init = mps2tz_common_init; 5695aff1c07SPeter Maydell mc->max_cpus = 1; 570*28e56f05SPeter Maydell iic->check = mps2_tz_idau_check; 5715aff1c07SPeter Maydell } 5725aff1c07SPeter Maydell 5735aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data) 5745aff1c07SPeter Maydell { 5755aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 5765aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 5775aff1c07SPeter Maydell 5785aff1c07SPeter Maydell mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; 5795aff1c07SPeter Maydell mmc->fpga_type = FPGA_AN505; 5805aff1c07SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 5815aff1c07SPeter Maydell mmc->scc_id = 0x41040000 | (505 << 4); 5825aff1c07SPeter Maydell } 5835aff1c07SPeter Maydell 5845aff1c07SPeter Maydell static const TypeInfo mps2tz_info = { 5855aff1c07SPeter Maydell .name = TYPE_MPS2TZ_MACHINE, 5865aff1c07SPeter Maydell .parent = TYPE_MACHINE, 5875aff1c07SPeter Maydell .abstract = true, 5885aff1c07SPeter Maydell .instance_size = sizeof(MPS2TZMachineState), 5895aff1c07SPeter Maydell .class_size = sizeof(MPS2TZMachineClass), 5905aff1c07SPeter Maydell .class_init = mps2tz_class_init, 591*28e56f05SPeter Maydell .interfaces = (InterfaceInfo[]) { 592*28e56f05SPeter Maydell { TYPE_IDAU_INTERFACE }, 593*28e56f05SPeter Maydell { } 594*28e56f05SPeter Maydell }, 5955aff1c07SPeter Maydell }; 5965aff1c07SPeter Maydell 5975aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = { 5985aff1c07SPeter Maydell .name = TYPE_MPS2TZ_AN505_MACHINE, 5995aff1c07SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 6005aff1c07SPeter Maydell .class_init = mps2tz_an505_class_init, 6015aff1c07SPeter Maydell }; 6025aff1c07SPeter Maydell 6035aff1c07SPeter Maydell static void mps2tz_machine_init(void) 6045aff1c07SPeter Maydell { 6055aff1c07SPeter Maydell type_register_static(&mps2tz_info); 6065aff1c07SPeter Maydell type_register_static(&mps2tz_an505_info); 6075aff1c07SPeter Maydell } 6085aff1c07SPeter Maydell 6095aff1c07SPeter Maydell type_init(mps2tz_machine_init); 610