15aff1c07SPeter Maydell /* 25aff1c07SPeter Maydell * ARM V2M MPS2 board emulation, trustzone aware FPGA images 35aff1c07SPeter Maydell * 45aff1c07SPeter Maydell * Copyright (c) 2017 Linaro Limited 55aff1c07SPeter Maydell * Written by Peter Maydell 65aff1c07SPeter Maydell * 75aff1c07SPeter Maydell * This program is free software; you can redistribute it and/or modify 85aff1c07SPeter Maydell * it under the terms of the GNU General Public License version 2 or 95aff1c07SPeter Maydell * (at your option) any later version. 105aff1c07SPeter Maydell */ 115aff1c07SPeter Maydell 125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger 135aff1c07SPeter Maydell * FPGA but is otherwise the same as the 2). Since the CPU itself 145aff1c07SPeter Maydell * and most of the devices are in the FPGA, the details of the board 155aff1c07SPeter Maydell * as seen by the guest depend significantly on the FPGA image. 165aff1c07SPeter Maydell * This source file covers the following FPGA images, for TrustZone cores: 175aff1c07SPeter Maydell * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 1823f92423SPeter Maydell * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 19*25ff112aSPeter Maydell * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 205aff1c07SPeter Maydell * 215aff1c07SPeter Maydell * Links to the TRM for the board itself and to the various Application 225aff1c07SPeter Maydell * Notes which document the FPGA images can be found here: 235aff1c07SPeter Maydell * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 245aff1c07SPeter Maydell * 255aff1c07SPeter Maydell * Board TRM: 265aff1c07SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf 275aff1c07SPeter Maydell * Application Note AN505: 285aff1c07SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html 2923f92423SPeter Maydell * Application Note AN521: 3023f92423SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html 31*25ff112aSPeter Maydell * Application Note AN524: 32*25ff112aSPeter Maydell * https://developer.arm.com/documentation/dai0524/latest/ 335aff1c07SPeter Maydell * 345aff1c07SPeter Maydell * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide 355aff1c07SPeter Maydell * (ARM ECM0601256) for the details of some of the device layout: 365aff1c07SPeter Maydell * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html 37*25ff112aSPeter Maydell * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines 3823f92423SPeter Maydell * most of the device layout: 3923f92423SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf 4023f92423SPeter Maydell * 415aff1c07SPeter Maydell */ 425aff1c07SPeter Maydell 435aff1c07SPeter Maydell #include "qemu/osdep.h" 44eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h" 4570a2cb8eSIgor Mammedov #include "qemu/cutils.h" 465aff1c07SPeter Maydell #include "qapi/error.h" 475aff1c07SPeter Maydell #include "qemu/error-report.h" 4812ec8bd5SPeter Maydell #include "hw/arm/boot.h" 495aff1c07SPeter Maydell #include "hw/arm/armv7m.h" 505aff1c07SPeter Maydell #include "hw/or-irq.h" 515aff1c07SPeter Maydell #include "hw/boards.h" 525aff1c07SPeter Maydell #include "exec/address-spaces.h" 535aff1c07SPeter Maydell #include "sysemu/sysemu.h" 545aff1c07SPeter Maydell #include "hw/misc/unimp.h" 555aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h" 565aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h" 575aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h" 585aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h" 59665670aaSPeter Maydell #include "hw/misc/tz-mpc.h" 6028e56f05SPeter Maydell #include "hw/misc/tz-msc.h" 616eee5d24SPeter Maydell #include "hw/arm/armsse.h" 6228e56f05SPeter Maydell #include "hw/dma/pl080.h" 630d49759bSPeter Maydell #include "hw/ssi/pl022.h" 642e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 6594630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 665aff1c07SPeter Maydell #include "net/net.h" 675aff1c07SPeter Maydell #include "hw/core/split-irq.h" 68dee1515bSPeter Maydell #include "hw/qdev-clock.h" 69db1015e9SEduardo Habkost #include "qom/object.h" 705aff1c07SPeter Maydell 71*25ff112aSPeter Maydell #define MPS2TZ_NUMIRQ_MAX 95 724fec32dbSPeter Maydell #define MPS2TZ_RAM_MAX 4 734a30dc1cSPeter Maydell 745aff1c07SPeter Maydell typedef enum MPS2TZFPGAType { 755aff1c07SPeter Maydell FPGA_AN505, 764a30dc1cSPeter Maydell FPGA_AN521, 77*25ff112aSPeter Maydell FPGA_AN524, 785aff1c07SPeter Maydell } MPS2TZFPGAType; 795aff1c07SPeter Maydell 804fec32dbSPeter Maydell /* 814fec32dbSPeter Maydell * Define the layout of RAM in a board, including which parts are 824fec32dbSPeter Maydell * behind which MPCs. 834fec32dbSPeter Maydell * mrindex specifies the index into mms->ram[] to use for the backing RAM; 844fec32dbSPeter Maydell * -1 means "use the system RAM". 854fec32dbSPeter Maydell */ 864fec32dbSPeter Maydell typedef struct RAMInfo { 874fec32dbSPeter Maydell const char *name; 884fec32dbSPeter Maydell uint32_t base; 894fec32dbSPeter Maydell uint32_t size; 904fec32dbSPeter Maydell int mpc; /* MPC number, -1 for "not behind an MPC" */ 914fec32dbSPeter Maydell int mrindex; 924fec32dbSPeter Maydell int flags; 934fec32dbSPeter Maydell } RAMInfo; 944fec32dbSPeter Maydell 954fec32dbSPeter Maydell /* 964fec32dbSPeter Maydell * Flag values: 974fec32dbSPeter Maydell * IS_ALIAS: this RAM area is an alias to the upstream end of the 984fec32dbSPeter Maydell * MPC specified by its .mpc value 99b89918fcSPeter Maydell * IS_ROM: this RAM area is read-only 1004fec32dbSPeter Maydell */ 1014fec32dbSPeter Maydell #define IS_ALIAS 1 102b89918fcSPeter Maydell #define IS_ROM 2 1034fec32dbSPeter Maydell 104db1015e9SEduardo Habkost struct MPS2TZMachineClass { 1055aff1c07SPeter Maydell MachineClass parent; 1065aff1c07SPeter Maydell MPS2TZFPGAType fpga_type; 1075aff1c07SPeter Maydell uint32_t scc_id; 108a3e24690SPeter Maydell uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ 109f7c71b21SPeter Maydell uint32_t len_oscclk; 110f7c71b21SPeter Maydell const uint32_t *oscclk; 111de77e8f4SPeter Maydell uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ 112de77e8f4SPeter Maydell bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ 11311e1d412SPeter Maydell int numirq; /* Number of external interrupts */ 1144fec32dbSPeter Maydell const RAMInfo *raminfo; 11523f92423SPeter Maydell const char *armsse_type; 116db1015e9SEduardo Habkost }; 1175aff1c07SPeter Maydell 118db1015e9SEduardo Habkost struct MPS2TZMachineState { 1195aff1c07SPeter Maydell MachineState parent; 1205aff1c07SPeter Maydell 12193dbd103SPeter Maydell ARMSSE iotkit; 1224fec32dbSPeter Maydell MemoryRegion ram[MPS2TZ_RAM_MAX]; 1235aff1c07SPeter Maydell MPS2SCC scc; 1245aff1c07SPeter Maydell MPS2FPGAIO fpgaio; 1255aff1c07SPeter Maydell TZPPC ppc[5]; 1264fec32dbSPeter Maydell TZMPC mpc[3]; 1270d49759bSPeter Maydell PL022State spi[5]; 128*25ff112aSPeter Maydell ArmSbconI2CState i2c[5]; 1295aff1c07SPeter Maydell UnimplementedDeviceState i2s_audio; 130519655e6SPeter Maydell UnimplementedDeviceState gpio[4]; 1315aff1c07SPeter Maydell UnimplementedDeviceState gfx; 132*25ff112aSPeter Maydell UnimplementedDeviceState cldc; 133*25ff112aSPeter Maydell UnimplementedDeviceState rtc; 13428e56f05SPeter Maydell PL080State dma[4]; 13528e56f05SPeter Maydell TZMSC msc[4]; 136*25ff112aSPeter Maydell CMSDKAPBUART uart[6]; 1375aff1c07SPeter Maydell SplitIRQ sec_resp_splitter; 1385aff1c07SPeter Maydell qemu_or_irq uart_irq_orgate; 139519655e6SPeter Maydell DeviceState *lan9118; 14011e1d412SPeter Maydell SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; 141dee1515bSPeter Maydell Clock *sysclk; 142dee1515bSPeter Maydell Clock *s32kclk; 143db1015e9SEduardo Habkost }; 1445aff1c07SPeter Maydell 1455aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz" 1465aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") 14723f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") 148*25ff112aSPeter Maydell #define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") 1495aff1c07SPeter Maydell 150a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) 1515aff1c07SPeter Maydell 152dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */ 153dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000) 1545aff1c07SPeter Maydell 155*25ff112aSPeter Maydell /* 156*25ff112aSPeter Maydell * The MPS3 DDR is 2GiB, but on a 32-bit host QEMU doesn't permit 157*25ff112aSPeter Maydell * emulation of that much guest RAM, so artificially make it smaller. 158*25ff112aSPeter Maydell */ 159*25ff112aSPeter Maydell #if HOST_LONG_BITS == 32 160*25ff112aSPeter Maydell #define MPS3_DDR_SIZE (1 * GiB) 161*25ff112aSPeter Maydell #else 162*25ff112aSPeter Maydell #define MPS3_DDR_SIZE (2 * GiB) 163*25ff112aSPeter Maydell #endif 164*25ff112aSPeter Maydell 165f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = { 166f7c71b21SPeter Maydell 40000000, 167f7c71b21SPeter Maydell 24580000, 168f7c71b21SPeter Maydell 25000000, 169f7c71b21SPeter Maydell }; 170f7c71b21SPeter Maydell 171*25ff112aSPeter Maydell static const uint32_t an524_oscclk[] = { 172*25ff112aSPeter Maydell 24000000, 173*25ff112aSPeter Maydell 32000000, 174*25ff112aSPeter Maydell 50000000, 175*25ff112aSPeter Maydell 50000000, 176*25ff112aSPeter Maydell 24576000, 177*25ff112aSPeter Maydell 23750000, 178*25ff112aSPeter Maydell }; 179*25ff112aSPeter Maydell 1804fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { { 1814fec32dbSPeter Maydell .name = "ssram-0", 1824fec32dbSPeter Maydell .base = 0x00000000, 1834fec32dbSPeter Maydell .size = 0x00400000, 1844fec32dbSPeter Maydell .mpc = 0, 1854fec32dbSPeter Maydell .mrindex = 0, 1864fec32dbSPeter Maydell }, { 1874fec32dbSPeter Maydell .name = "ssram-1", 1884fec32dbSPeter Maydell .base = 0x28000000, 1894fec32dbSPeter Maydell .size = 0x00200000, 1904fec32dbSPeter Maydell .mpc = 1, 1914fec32dbSPeter Maydell .mrindex = 1, 1924fec32dbSPeter Maydell }, { 1934fec32dbSPeter Maydell .name = "ssram-2", 1944fec32dbSPeter Maydell .base = 0x28200000, 1954fec32dbSPeter Maydell .size = 0x00200000, 1964fec32dbSPeter Maydell .mpc = 2, 1974fec32dbSPeter Maydell .mrindex = 2, 1984fec32dbSPeter Maydell }, { 1994fec32dbSPeter Maydell .name = "ssram-0-alias", 2004fec32dbSPeter Maydell .base = 0x00400000, 2014fec32dbSPeter Maydell .size = 0x00400000, 2024fec32dbSPeter Maydell .mpc = 0, 2034fec32dbSPeter Maydell .mrindex = 3, 2044fec32dbSPeter Maydell .flags = IS_ALIAS, 2054fec32dbSPeter Maydell }, { 2064fec32dbSPeter Maydell /* Use the largest bit of contiguous RAM as our "system memory" */ 2074fec32dbSPeter Maydell .name = "mps.ram", 2084fec32dbSPeter Maydell .base = 0x80000000, 2094fec32dbSPeter Maydell .size = 16 * MiB, 2104fec32dbSPeter Maydell .mpc = -1, 2114fec32dbSPeter Maydell .mrindex = -1, 2124fec32dbSPeter Maydell }, { 2134fec32dbSPeter Maydell .name = NULL, 2144fec32dbSPeter Maydell }, 2154fec32dbSPeter Maydell }; 2164fec32dbSPeter Maydell 217*25ff112aSPeter Maydell static const RAMInfo an524_raminfo[] = { { 218*25ff112aSPeter Maydell .name = "bram", 219*25ff112aSPeter Maydell .base = 0x00000000, 220*25ff112aSPeter Maydell .size = 512 * KiB, 221*25ff112aSPeter Maydell .mpc = 0, 222*25ff112aSPeter Maydell .mrindex = 0, 223*25ff112aSPeter Maydell }, { 224*25ff112aSPeter Maydell .name = "sram", 225*25ff112aSPeter Maydell .base = 0x20000000, 226*25ff112aSPeter Maydell .size = 32 * 4 * KiB, 227*25ff112aSPeter Maydell .mpc = 1, 228*25ff112aSPeter Maydell .mrindex = 1, 229*25ff112aSPeter Maydell }, { 230*25ff112aSPeter Maydell /* We don't model QSPI flash yet; for now expose it as simple ROM */ 231*25ff112aSPeter Maydell .name = "QSPI", 232*25ff112aSPeter Maydell .base = 0x28000000, 233*25ff112aSPeter Maydell .size = 8 * MiB, 234*25ff112aSPeter Maydell .mpc = 1, 235*25ff112aSPeter Maydell .mrindex = 2, 236*25ff112aSPeter Maydell .flags = IS_ROM, 237*25ff112aSPeter Maydell }, { 238*25ff112aSPeter Maydell .name = "DDR", 239*25ff112aSPeter Maydell .base = 0x60000000, 240*25ff112aSPeter Maydell .size = MPS3_DDR_SIZE, 241*25ff112aSPeter Maydell .mpc = 2, 242*25ff112aSPeter Maydell .mrindex = -1, 243*25ff112aSPeter Maydell }, { 244*25ff112aSPeter Maydell .name = NULL, 245*25ff112aSPeter Maydell }, 246*25ff112aSPeter Maydell }; 247*25ff112aSPeter Maydell 2484fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) 2494fec32dbSPeter Maydell { 2504fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 2514fec32dbSPeter Maydell const RAMInfo *p; 2524fec32dbSPeter Maydell 2534fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 2544fec32dbSPeter Maydell if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { 2554fec32dbSPeter Maydell return p; 2564fec32dbSPeter Maydell } 2574fec32dbSPeter Maydell } 2584fec32dbSPeter Maydell /* if raminfo array doesn't have an entry for each MPC this is a bug */ 2594fec32dbSPeter Maydell g_assert_not_reached(); 2604fec32dbSPeter Maydell } 2614fec32dbSPeter Maydell 2624fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, 2634fec32dbSPeter Maydell const RAMInfo *raminfo) 2644fec32dbSPeter Maydell { 2654fec32dbSPeter Maydell /* Return an initialized MemoryRegion for the RAMInfo. */ 2664fec32dbSPeter Maydell MemoryRegion *ram; 2674fec32dbSPeter Maydell 2684fec32dbSPeter Maydell if (raminfo->mrindex < 0) { 2694fec32dbSPeter Maydell /* Means this RAMInfo is for QEMU's "system memory" */ 2704fec32dbSPeter Maydell MachineState *machine = MACHINE(mms); 271b89918fcSPeter Maydell assert(!(raminfo->flags & IS_ROM)); 2724fec32dbSPeter Maydell return machine->ram; 2734fec32dbSPeter Maydell } 2744fec32dbSPeter Maydell 2754fec32dbSPeter Maydell assert(raminfo->mrindex < MPS2TZ_RAM_MAX); 2764fec32dbSPeter Maydell ram = &mms->ram[raminfo->mrindex]; 2774fec32dbSPeter Maydell 2784fec32dbSPeter Maydell memory_region_init_ram(ram, NULL, raminfo->name, 2794fec32dbSPeter Maydell raminfo->size, &error_fatal); 280b89918fcSPeter Maydell if (raminfo->flags & IS_ROM) { 281b89918fcSPeter Maydell memory_region_set_readonly(ram, true); 282b89918fcSPeter Maydell } 2834fec32dbSPeter Maydell return ram; 2844fec32dbSPeter Maydell } 2854fec32dbSPeter Maydell 2865aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig 2875aff1c07SPeter Maydell * located at @base in the memory map. 2885aff1c07SPeter Maydell */ 2895aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name, 2905aff1c07SPeter Maydell MemoryRegion *orig, hwaddr base) 2915aff1c07SPeter Maydell { 2925aff1c07SPeter Maydell memory_region_init_alias(mr, NULL, name, orig, 0, 2935aff1c07SPeter Maydell memory_region_size(orig)); 2945aff1c07SPeter Maydell memory_region_add_subregion(get_system_memory(), base, mr); 2955aff1c07SPeter Maydell } 2965aff1c07SPeter Maydell 2974a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) 2984a30dc1cSPeter Maydell { 299fee887a7SPeter Maydell /* 300fee887a7SPeter Maydell * Return a qemu_irq which will signal IRQ n to all CPUs in the 301fee887a7SPeter Maydell * SSE. The irqno should be as the CPU sees it, so the first 302fee887a7SPeter Maydell * external-to-the-SSE interrupt is 32. 303fee887a7SPeter Maydell */ 304ba94ffd7SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(mms); 30511e1d412SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3064a30dc1cSPeter Maydell 307fee887a7SPeter Maydell assert(irqno >= 32 && irqno < (mmc->numirq + 32)); 308fee887a7SPeter Maydell 309fee887a7SPeter Maydell /* 310fee887a7SPeter Maydell * Convert from "CPU irq number" (as listed in the FPGA image 311fee887a7SPeter Maydell * documentation) to the SSE external-interrupt number. 312fee887a7SPeter Maydell */ 313fee887a7SPeter Maydell irqno -= 32; 3144a30dc1cSPeter Maydell 315ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 3164a30dc1cSPeter Maydell return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); 317ba94ffd7SPeter Maydell } else { 318ba94ffd7SPeter Maydell return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); 3194a30dc1cSPeter Maydell } 3204a30dc1cSPeter Maydell } 3214a30dc1cSPeter Maydell 3225aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind 3235aff1c07SPeter Maydell * Peripheral Protection Controllers. These data structures 3245aff1c07SPeter Maydell * define the layout of which devices sit behind which PPCs. 3255aff1c07SPeter Maydell * The devfn for each port is a function which creates, configures 3265aff1c07SPeter Maydell * and initializes the device, returning the MemoryRegion which 3275aff1c07SPeter Maydell * needs to be plugged into the downstream end of the PPC port. 3285aff1c07SPeter Maydell */ 3295aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, 33042418279SPeter Maydell const char *name, hwaddr size, 33142418279SPeter Maydell const int *irqs); 3325aff1c07SPeter Maydell 3335aff1c07SPeter Maydell typedef struct PPCPortInfo { 3345aff1c07SPeter Maydell const char *name; 3355aff1c07SPeter Maydell MakeDevFn *devfn; 3365aff1c07SPeter Maydell void *opaque; 3375aff1c07SPeter Maydell hwaddr addr; 3385aff1c07SPeter Maydell hwaddr size; 33942418279SPeter Maydell int irqs[3]; /* currently no device needs more IRQ lines than this */ 3405aff1c07SPeter Maydell } PPCPortInfo; 3415aff1c07SPeter Maydell 3425aff1c07SPeter Maydell typedef struct PPCInfo { 3435aff1c07SPeter Maydell const char *name; 3445aff1c07SPeter Maydell PPCPortInfo ports[TZ_NUM_PORTS]; 3455aff1c07SPeter Maydell } PPCInfo; 3465aff1c07SPeter Maydell 3475aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, 3485aff1c07SPeter Maydell void *opaque, 34942418279SPeter Maydell const char *name, hwaddr size, 35042418279SPeter Maydell const int *irqs) 3515aff1c07SPeter Maydell { 3525aff1c07SPeter Maydell /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, 3535aff1c07SPeter Maydell * and return a pointer to its MemoryRegion. 3545aff1c07SPeter Maydell */ 3555aff1c07SPeter Maydell UnimplementedDeviceState *uds = opaque; 3565aff1c07SPeter Maydell 3570074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE); 3585aff1c07SPeter Maydell qdev_prop_set_string(DEVICE(uds), "name", name); 3595aff1c07SPeter Maydell qdev_prop_set_uint64(DEVICE(uds), "size", size); 3600074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal); 3615aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0); 3625aff1c07SPeter Maydell } 3635aff1c07SPeter Maydell 3645aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, 36542418279SPeter Maydell const char *name, hwaddr size, 36642418279SPeter Maydell const int *irqs) 3675aff1c07SPeter Maydell { 368b22c4e8bSPeter Maydell /* The irq[] array is tx, rx, combined, in that order */ 369a3e24690SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 3705aff1c07SPeter Maydell CMSDKAPBUART *uart = opaque; 3715aff1c07SPeter Maydell int i = uart - &mms->uart[0]; 3725aff1c07SPeter Maydell SysBusDevice *s; 3735aff1c07SPeter Maydell DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); 3745aff1c07SPeter Maydell 3750074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); 376fc38a112SPeter Maydell qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); 377a3e24690SPeter Maydell qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); 3780074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); 3795aff1c07SPeter Maydell s = SYS_BUS_DEVICE(uart); 380b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 381b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 3825aff1c07SPeter Maydell sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); 3835aff1c07SPeter Maydell sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); 384b22c4e8bSPeter Maydell sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); 3855aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); 3865aff1c07SPeter Maydell } 3875aff1c07SPeter Maydell 3885aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, 38942418279SPeter Maydell const char *name, hwaddr size, 39042418279SPeter Maydell const int *irqs) 3915aff1c07SPeter Maydell { 3925aff1c07SPeter Maydell MPS2SCC *scc = opaque; 3935aff1c07SPeter Maydell DeviceState *sccdev; 3945aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 395f7c71b21SPeter Maydell uint32_t i; 3965aff1c07SPeter Maydell 3970074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); 3985aff1c07SPeter Maydell sccdev = DEVICE(scc); 3995aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); 400cb159db9SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); 4015aff1c07SPeter Maydell qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); 402f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); 403f7c71b21SPeter Maydell for (i = 0; i < mmc->len_oscclk; i++) { 404f7c71b21SPeter Maydell g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); 405f7c71b21SPeter Maydell qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); 406f7c71b21SPeter Maydell } 4070074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); 4085aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); 4095aff1c07SPeter Maydell } 4105aff1c07SPeter Maydell 4115aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, 41242418279SPeter Maydell const char *name, hwaddr size, 41342418279SPeter Maydell const int *irqs) 4145aff1c07SPeter Maydell { 4155aff1c07SPeter Maydell MPS2FPGAIO *fpgaio = opaque; 416de77e8f4SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 4175aff1c07SPeter Maydell 4180074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); 419de77e8f4SPeter Maydell qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); 420de77e8f4SPeter Maydell qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); 4210074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); 4225aff1c07SPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); 4235aff1c07SPeter Maydell } 4245aff1c07SPeter Maydell 425519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, 42642418279SPeter Maydell const char *name, hwaddr size, 42742418279SPeter Maydell const int *irqs) 428519655e6SPeter Maydell { 429519655e6SPeter Maydell SysBusDevice *s; 430519655e6SPeter Maydell NICInfo *nd = &nd_table[0]; 431519655e6SPeter Maydell 432519655e6SPeter Maydell /* In hardware this is a LAN9220; the LAN9118 is software compatible 433519655e6SPeter Maydell * except that it doesn't support the checksum-offload feature. 434519655e6SPeter Maydell */ 435519655e6SPeter Maydell qemu_check_nic_model(nd, "lan9118"); 4363e80f690SMarkus Armbruster mms->lan9118 = qdev_new(TYPE_LAN9118); 437519655e6SPeter Maydell qdev_set_nic_properties(mms->lan9118, nd); 438519655e6SPeter Maydell 439519655e6SPeter Maydell s = SYS_BUS_DEVICE(mms->lan9118); 4403c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 441b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 442519655e6SPeter Maydell return sysbus_mmio_get_region(s, 0); 443519655e6SPeter Maydell } 444519655e6SPeter Maydell 445665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, 44642418279SPeter Maydell const char *name, hwaddr size, 44742418279SPeter Maydell const int *irqs) 448665670aaSPeter Maydell { 449665670aaSPeter Maydell TZMPC *mpc = opaque; 4504fec32dbSPeter Maydell int i = mpc - &mms->mpc[0]; 451665670aaSPeter Maydell MemoryRegion *upstream; 4524fec32dbSPeter Maydell const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); 4534fec32dbSPeter Maydell MemoryRegion *ram = mr_for_raminfo(mms, raminfo); 454665670aaSPeter Maydell 4554fec32dbSPeter Maydell object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); 4564fec32dbSPeter Maydell object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), 4575325cc34SMarkus Armbruster &error_fatal); 4580074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); 459665670aaSPeter Maydell /* Map the upstream end of the MPC into system memory */ 460665670aaSPeter Maydell upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); 4614fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); 462665670aaSPeter Maydell /* and connect its interrupt to the IoTKit */ 463665670aaSPeter Maydell qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, 464665670aaSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 465665670aaSPeter Maydell "mpcexp_status", i)); 466665670aaSPeter Maydell 467665670aaSPeter Maydell /* Return the register interface MR for our caller to map behind the PPC */ 468665670aaSPeter Maydell return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); 469665670aaSPeter Maydell } 470665670aaSPeter Maydell 47128e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, 47242418279SPeter Maydell const char *name, hwaddr size, 47342418279SPeter Maydell const int *irqs) 47428e56f05SPeter Maydell { 475b22c4e8bSPeter Maydell /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ 47628e56f05SPeter Maydell PL080State *dma = opaque; 47728e56f05SPeter Maydell int i = dma - &mms->dma[0]; 47828e56f05SPeter Maydell SysBusDevice *s; 47928e56f05SPeter Maydell char *mscname = g_strdup_printf("%s-msc", name); 48028e56f05SPeter Maydell TZMSC *msc = &mms->msc[i]; 48128e56f05SPeter Maydell DeviceState *iotkitdev = DEVICE(&mms->iotkit); 48228e56f05SPeter Maydell MemoryRegion *msc_upstream; 48328e56f05SPeter Maydell MemoryRegion *msc_downstream; 48428e56f05SPeter Maydell 48528e56f05SPeter Maydell /* 48628e56f05SPeter Maydell * Each DMA device is a PL081 whose transaction master interface 48728e56f05SPeter Maydell * is guarded by a Master Security Controller. The downstream end of 48828e56f05SPeter Maydell * the MSC connects to the IoTKit AHB Slave Expansion port, so the 48928e56f05SPeter Maydell * DMA devices can see all devices and memory that the CPU does. 49028e56f05SPeter Maydell */ 4910074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC); 49228e56f05SPeter Maydell msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0); 4935325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "downstream", 4945325cc34SMarkus Armbruster OBJECT(msc_downstream), &error_fatal); 4955325cc34SMarkus Armbruster object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal); 4960074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal); 49728e56f05SPeter Maydell 49828e56f05SPeter Maydell qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0, 49928e56f05SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 50028e56f05SPeter Maydell "mscexp_status", i)); 50128e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i, 50228e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 50328e56f05SPeter Maydell "irq_clear", 0)); 50428e56f05SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i, 50528e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 50628e56f05SPeter Maydell "cfg_nonsec", 0)); 50728e56f05SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter), 50828e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + i, 50928e56f05SPeter Maydell qdev_get_gpio_in_named(DEVICE(msc), 51028e56f05SPeter Maydell "cfg_sec_resp", 0)); 51128e56f05SPeter Maydell msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0); 51228e56f05SPeter Maydell 5130074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081); 5145325cc34SMarkus Armbruster object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream), 5155325cc34SMarkus Armbruster &error_fatal); 5160074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal); 51728e56f05SPeter Maydell 51828e56f05SPeter Maydell s = SYS_BUS_DEVICE(dma); 51928e56f05SPeter Maydell /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ 520b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 521b22c4e8bSPeter Maydell sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); 522b22c4e8bSPeter Maydell sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); 52328e56f05SPeter Maydell 5247081e9b6SPeter Maydell g_free(mscname); 52528e56f05SPeter Maydell return sysbus_mmio_get_region(s, 0); 52628e56f05SPeter Maydell } 52728e56f05SPeter Maydell 5280d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, 52942418279SPeter Maydell const char *name, hwaddr size, 53042418279SPeter Maydell const int *irqs) 5310d49759bSPeter Maydell { 5320d49759bSPeter Maydell /* 5330d49759bSPeter Maydell * The AN505 has five PL022 SPI controllers. 5340d49759bSPeter Maydell * One of these should have the LCD controller behind it; the others 5350d49759bSPeter Maydell * are connected only to the FPGA's "general purpose SPI connector" 5360d49759bSPeter Maydell * or "shield" expansion connectors. 5370d49759bSPeter Maydell * Note that if we do implement devices behind SPI, the chip select 5380d49759bSPeter Maydell * lines are set via the "MISC" register in the MPS2 FPGAIO device. 5390d49759bSPeter Maydell */ 5400d49759bSPeter Maydell PL022State *spi = opaque; 5410d49759bSPeter Maydell SysBusDevice *s; 5420d49759bSPeter Maydell 5430074fce6SMarkus Armbruster object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); 5440074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); 5450d49759bSPeter Maydell s = SYS_BUS_DEVICE(spi); 546b22c4e8bSPeter Maydell sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); 5470d49759bSPeter Maydell return sysbus_mmio_get_region(s, 0); 5480d49759bSPeter Maydell } 5490d49759bSPeter Maydell 5502e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, 55142418279SPeter Maydell const char *name, hwaddr size, 55242418279SPeter Maydell const int *irqs) 5532e34818fSPhilippe Mathieu-Daudé { 5542e34818fSPhilippe Mathieu-Daudé ArmSbconI2CState *i2c = opaque; 5552e34818fSPhilippe Mathieu-Daudé SysBusDevice *s; 5562e34818fSPhilippe Mathieu-Daudé 5572e34818fSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C); 5582e34818fSPhilippe Mathieu-Daudé s = SYS_BUS_DEVICE(i2c); 5592e34818fSPhilippe Mathieu-Daudé sysbus_realize(s, &error_fatal); 5602e34818fSPhilippe Mathieu-Daudé return sysbus_mmio_get_region(s, 0); 5612e34818fSPhilippe Mathieu-Daudé } 5622e34818fSPhilippe Mathieu-Daudé 5634fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms) 5644fec32dbSPeter Maydell { 5654fec32dbSPeter Maydell /* 5664fec32dbSPeter Maydell * Handle the RAMs which are either not behind MPCs or which are 5674fec32dbSPeter Maydell * aliases to another MPC. 5684fec32dbSPeter Maydell */ 5694fec32dbSPeter Maydell const RAMInfo *p; 5704fec32dbSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 5714fec32dbSPeter Maydell 5724fec32dbSPeter Maydell for (p = mmc->raminfo; p->name; p++) { 5734fec32dbSPeter Maydell if (p->flags & IS_ALIAS) { 5744fec32dbSPeter Maydell SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); 5754fec32dbSPeter Maydell MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); 5764fec32dbSPeter Maydell make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); 5774fec32dbSPeter Maydell } else if (p->mpc == -1) { 5784fec32dbSPeter Maydell /* RAM not behind an MPC */ 5794fec32dbSPeter Maydell MemoryRegion *mr = mr_for_raminfo(mms, p); 5804fec32dbSPeter Maydell memory_region_add_subregion(get_system_memory(), p->base, mr); 5814fec32dbSPeter Maydell } 5824fec32dbSPeter Maydell } 5834fec32dbSPeter Maydell } 5844fec32dbSPeter Maydell 585a113aef9SPeter Maydell static uint32_t boot_ram_size(MPS2TZMachineState *mms) 586a113aef9SPeter Maydell { 587a113aef9SPeter Maydell /* Return the size of the RAM block at guest address zero */ 588a113aef9SPeter Maydell const RAMInfo *p; 589a113aef9SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 590a113aef9SPeter Maydell 591a113aef9SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 592a113aef9SPeter Maydell if (p->base == 0) { 593a113aef9SPeter Maydell return p->size; 594a113aef9SPeter Maydell } 595a113aef9SPeter Maydell } 596a113aef9SPeter Maydell g_assert_not_reached(); 597a113aef9SPeter Maydell } 598a113aef9SPeter Maydell 5995aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine) 6005aff1c07SPeter Maydell { 6015aff1c07SPeter Maydell MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); 6024a30dc1cSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); 6035aff1c07SPeter Maydell MachineClass *mc = MACHINE_GET_CLASS(machine); 6045aff1c07SPeter Maydell MemoryRegion *system_memory = get_system_memory(); 6055aff1c07SPeter Maydell DeviceState *iotkitdev; 6065aff1c07SPeter Maydell DeviceState *dev_splitter; 607ef29e382SPeter Maydell const PPCInfo *ppcs; 608ef29e382SPeter Maydell int num_ppcs; 6095aff1c07SPeter Maydell int i; 6105aff1c07SPeter Maydell 6115aff1c07SPeter Maydell if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { 6125aff1c07SPeter Maydell error_report("This board can only be used with CPU %s", 6135aff1c07SPeter Maydell mc->default_cpu_type); 6145aff1c07SPeter Maydell exit(1); 6155aff1c07SPeter Maydell } 6165aff1c07SPeter Maydell 61770a2cb8eSIgor Mammedov if (machine->ram_size != mc->default_ram_size) { 61870a2cb8eSIgor Mammedov char *sz = size_to_str(mc->default_ram_size); 61970a2cb8eSIgor Mammedov error_report("Invalid RAM size, should be %s", sz); 62070a2cb8eSIgor Mammedov g_free(sz); 62170a2cb8eSIgor Mammedov exit(EXIT_FAILURE); 62270a2cb8eSIgor Mammedov } 62370a2cb8eSIgor Mammedov 624dee1515bSPeter Maydell /* These clocks don't need migration because they are fixed-frequency */ 625dee1515bSPeter Maydell mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); 626a3e24690SPeter Maydell clock_set_hz(mms->sysclk, mmc->sysclk_frq); 627dee1515bSPeter Maydell mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); 628dee1515bSPeter Maydell clock_set_hz(mms->s32kclk, S32KCLK_FRQ); 629dee1515bSPeter Maydell 6300074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, 6310074fce6SMarkus Armbruster mmc->armsse_type); 6325aff1c07SPeter Maydell iotkitdev = DEVICE(&mms->iotkit); 6335325cc34SMarkus Armbruster object_property_set_link(OBJECT(&mms->iotkit), "memory", 6345325cc34SMarkus Armbruster OBJECT(system_memory), &error_abort); 63511e1d412SPeter Maydell qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); 636dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); 637dee1515bSPeter Maydell qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); 6380074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); 6395aff1c07SPeter Maydell 6404a30dc1cSPeter Maydell /* 641ba94ffd7SPeter Maydell * If this board has more than one CPU, then we need to create splitters 642ba94ffd7SPeter Maydell * to feed the IRQ inputs for each CPU in the SSE from each device in the 643ba94ffd7SPeter Maydell * board. If there is only one CPU, we can just wire the device IRQ 644ba94ffd7SPeter Maydell * directly to the SSE's IRQ input. 6454a30dc1cSPeter Maydell */ 64611e1d412SPeter Maydell assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); 647ba94ffd7SPeter Maydell if (mc->max_cpus > 1) { 64811e1d412SPeter Maydell for (i = 0; i < mmc->numirq; i++) { 6494a30dc1cSPeter Maydell char *name = g_strdup_printf("mps2-irq-splitter%d", i); 6504a30dc1cSPeter Maydell SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; 6514a30dc1cSPeter Maydell 6529fc7fc4dSMarkus Armbruster object_initialize_child_with_props(OBJECT(machine), name, 6534a30dc1cSPeter Maydell splitter, sizeof(*splitter), 6549fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ, &error_fatal, 6559fc7fc4dSMarkus Armbruster NULL); 6564a30dc1cSPeter Maydell g_free(name); 6574a30dc1cSPeter Maydell 6585325cc34SMarkus Armbruster object_property_set_int(OBJECT(splitter), "num-lines", 2, 6594a30dc1cSPeter Maydell &error_fatal); 660ce189ab2SMarkus Armbruster qdev_realize(DEVICE(splitter), NULL, &error_fatal); 6614a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 0, 6624a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 6634a30dc1cSPeter Maydell "EXP_IRQ", i)); 6644a30dc1cSPeter Maydell qdev_connect_gpio_out(DEVICE(splitter), 1, 6654a30dc1cSPeter Maydell qdev_get_gpio_in_named(DEVICE(&mms->iotkit), 6664a30dc1cSPeter Maydell "EXP_CPU1_IRQ", i)); 6674a30dc1cSPeter Maydell } 6684a30dc1cSPeter Maydell } 6694a30dc1cSPeter Maydell 6705aff1c07SPeter Maydell /* The sec_resp_cfg output from the IoTKit must be split into multiple 67128e56f05SPeter Maydell * lines, one for each of the PPCs we create here, plus one per MSC. 6725aff1c07SPeter Maydell */ 6737840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(machine), "sec-resp-splitter", 6749fc7fc4dSMarkus Armbruster &mms->sec_resp_splitter, TYPE_SPLIT_IRQ); 6755325cc34SMarkus Armbruster object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines", 67628e56f05SPeter Maydell ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc), 6775325cc34SMarkus Armbruster &error_fatal); 678ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal); 6795aff1c07SPeter Maydell dev_splitter = DEVICE(&mms->sec_resp_splitter); 6805aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, 6815aff1c07SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6825aff1c07SPeter Maydell 6834fec32dbSPeter Maydell /* 6844fec32dbSPeter Maydell * The IoTKit sets up much of the memory layout, including 6855aff1c07SPeter Maydell * the aliases between secure and non-secure regions in the 6864fec32dbSPeter Maydell * address space, and also most of the devices in the system. 6874fec32dbSPeter Maydell * The FPGA itself contains various RAMs and some additional devices. 6884fec32dbSPeter Maydell * The FPGA images have an odd combination of different RAMs, 6895aff1c07SPeter Maydell * because in hardware they are different implementations and 6905aff1c07SPeter Maydell * connected to different buses, giving varying performance/size 6915aff1c07SPeter Maydell * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily 6924fec32dbSPeter Maydell * call the largest lump our "system memory". 6935aff1c07SPeter Maydell */ 6945aff1c07SPeter Maydell 6958cf68ed9SPeter Maydell /* 6968cf68ed9SPeter Maydell * The overflow IRQs for all UARTs are ORed together. 6975aff1c07SPeter Maydell * Tx, Rx and "combined" IRQs are sent to the NVIC separately. 6988cf68ed9SPeter Maydell * Create the OR gate for this: it has one input for the TX overflow 6998cf68ed9SPeter Maydell * and one for the RX overflow for each UART we might have. 7008cf68ed9SPeter Maydell * (If the board has fewer than the maximum possible number of UARTs 7018cf68ed9SPeter Maydell * those inputs are never wired up and are treated as always-zero.) 7025aff1c07SPeter Maydell */ 7037840938eSPhilippe Mathieu-Daudé object_initialize_child(OBJECT(mms), "uart-irq-orgate", 7049fc7fc4dSMarkus Armbruster &mms->uart_irq_orgate, TYPE_OR_IRQ); 7058cf68ed9SPeter Maydell object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 7068cf68ed9SPeter Maydell 2 * ARRAY_SIZE(mms->uart), 7075aff1c07SPeter Maydell &error_fatal); 708ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); 7095aff1c07SPeter Maydell qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, 710fee887a7SPeter Maydell get_sse_irq_in(mms, 47)); 7115aff1c07SPeter Maydell 7125aff1c07SPeter Maydell /* Most of the devices in the FPGA are behind Peripheral Protection 7135aff1c07SPeter Maydell * Controllers. The required order for initializing things is: 7145aff1c07SPeter Maydell * + initialize the PPC 7155aff1c07SPeter Maydell * + initialize, configure and realize downstream devices 7165aff1c07SPeter Maydell * + connect downstream device MemoryRegions to the PPC 7175aff1c07SPeter Maydell * + realize the PPC 7185aff1c07SPeter Maydell * + map the PPC's MemoryRegions to the places in the address map 7195aff1c07SPeter Maydell * where the downstream devices should appear 7205aff1c07SPeter Maydell * + wire up the PPC's control lines to the IoTKit object 7215aff1c07SPeter Maydell */ 7225aff1c07SPeter Maydell 723ef29e382SPeter Maydell const PPCInfo an505_ppcs[] = { { 7245aff1c07SPeter Maydell .name = "apb_ppcexp0", 7255aff1c07SPeter Maydell .ports = { 7264fec32dbSPeter Maydell { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 7274fec32dbSPeter Maydell { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 7284fec32dbSPeter Maydell { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 7295aff1c07SPeter Maydell }, 7305aff1c07SPeter Maydell }, { 7315aff1c07SPeter Maydell .name = "apb_ppcexp1", 7325aff1c07SPeter Maydell .ports = { 733b22c4e8bSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, 734b22c4e8bSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, 735b22c4e8bSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, 736b22c4e8bSPeter Maydell { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, 737b22c4e8bSPeter Maydell { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, 738b22c4e8bSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, 739b22c4e8bSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, 740b22c4e8bSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, 741b22c4e8bSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, 742b22c4e8bSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, 7432e34818fSPhilippe Mathieu-Daudé { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, 7442e34818fSPhilippe Mathieu-Daudé { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, 7452e34818fSPhilippe Mathieu-Daudé { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, 7462e34818fSPhilippe Mathieu-Daudé { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 }, 7475aff1c07SPeter Maydell }, 7485aff1c07SPeter Maydell }, { 7495aff1c07SPeter Maydell .name = "apb_ppcexp2", 7505aff1c07SPeter Maydell .ports = { 7515aff1c07SPeter Maydell { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 }, 7525aff1c07SPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 7535aff1c07SPeter Maydell 0x40301000, 0x1000 }, 7545aff1c07SPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 }, 7555aff1c07SPeter Maydell }, 7565aff1c07SPeter Maydell }, { 7575aff1c07SPeter Maydell .name = "ahb_ppcexp0", 7585aff1c07SPeter Maydell .ports = { 7595aff1c07SPeter Maydell { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 }, 7605aff1c07SPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 }, 7615aff1c07SPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, 7625aff1c07SPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, 7635aff1c07SPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, 764b22c4e8bSPeter Maydell { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, 7655aff1c07SPeter Maydell }, 7665aff1c07SPeter Maydell }, { 7675aff1c07SPeter Maydell .name = "ahb_ppcexp1", 7685aff1c07SPeter Maydell .ports = { 769b22c4e8bSPeter Maydell { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, 770b22c4e8bSPeter Maydell { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, 771b22c4e8bSPeter Maydell { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, 772b22c4e8bSPeter Maydell { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, 7735aff1c07SPeter Maydell }, 7745aff1c07SPeter Maydell }, 7755aff1c07SPeter Maydell }; 7765aff1c07SPeter Maydell 777*25ff112aSPeter Maydell const PPCInfo an524_ppcs[] = { { 778*25ff112aSPeter Maydell .name = "apb_ppcexp0", 779*25ff112aSPeter Maydell .ports = { 780*25ff112aSPeter Maydell { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, 781*25ff112aSPeter Maydell { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, 782*25ff112aSPeter Maydell { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, 783*25ff112aSPeter Maydell }, 784*25ff112aSPeter Maydell }, { 785*25ff112aSPeter Maydell .name = "apb_ppcexp1", 786*25ff112aSPeter Maydell .ports = { 787*25ff112aSPeter Maydell { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, 788*25ff112aSPeter Maydell { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, 789*25ff112aSPeter Maydell { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, 790*25ff112aSPeter Maydell { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, 791*25ff112aSPeter Maydell { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, 792*25ff112aSPeter Maydell { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, 793*25ff112aSPeter Maydell { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, 794*25ff112aSPeter Maydell { /* port 7 reserved */ }, 795*25ff112aSPeter Maydell { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, 796*25ff112aSPeter Maydell }, 797*25ff112aSPeter Maydell }, { 798*25ff112aSPeter Maydell .name = "apb_ppcexp2", 799*25ff112aSPeter Maydell .ports = { 800*25ff112aSPeter Maydell { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, 801*25ff112aSPeter Maydell { "i2s-audio", make_unimp_dev, &mms->i2s_audio, 802*25ff112aSPeter Maydell 0x41301000, 0x1000 }, 803*25ff112aSPeter Maydell { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, 804*25ff112aSPeter Maydell { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, 805*25ff112aSPeter Maydell { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, 806*25ff112aSPeter Maydell { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, 807*25ff112aSPeter Maydell { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, 808*25ff112aSPeter Maydell { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, 809*25ff112aSPeter Maydell { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, 810*25ff112aSPeter Maydell 811*25ff112aSPeter Maydell { /* port 9 reserved */ }, 812*25ff112aSPeter Maydell { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, 813*25ff112aSPeter Maydell { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, 814*25ff112aSPeter Maydell }, 815*25ff112aSPeter Maydell }, { 816*25ff112aSPeter Maydell .name = "ahb_ppcexp0", 817*25ff112aSPeter Maydell .ports = { 818*25ff112aSPeter Maydell { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, 819*25ff112aSPeter Maydell { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, 820*25ff112aSPeter Maydell { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, 821*25ff112aSPeter Maydell { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, 822*25ff112aSPeter Maydell { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, 823*25ff112aSPeter Maydell }, 824*25ff112aSPeter Maydell }, 825*25ff112aSPeter Maydell }; 826*25ff112aSPeter Maydell 827ef29e382SPeter Maydell switch (mmc->fpga_type) { 828ef29e382SPeter Maydell case FPGA_AN505: 829ef29e382SPeter Maydell case FPGA_AN521: 830ef29e382SPeter Maydell ppcs = an505_ppcs; 831ef29e382SPeter Maydell num_ppcs = ARRAY_SIZE(an505_ppcs); 832ef29e382SPeter Maydell break; 833*25ff112aSPeter Maydell case FPGA_AN524: 834*25ff112aSPeter Maydell ppcs = an524_ppcs; 835*25ff112aSPeter Maydell num_ppcs = ARRAY_SIZE(an524_ppcs); 836*25ff112aSPeter Maydell break; 837ef29e382SPeter Maydell default: 838ef29e382SPeter Maydell g_assert_not_reached(); 839ef29e382SPeter Maydell } 840ef29e382SPeter Maydell 841ef29e382SPeter Maydell for (i = 0; i < num_ppcs; i++) { 8425aff1c07SPeter Maydell const PPCInfo *ppcinfo = &ppcs[i]; 8435aff1c07SPeter Maydell TZPPC *ppc = &mms->ppc[i]; 8445aff1c07SPeter Maydell DeviceState *ppcdev; 8455aff1c07SPeter Maydell int port; 8465aff1c07SPeter Maydell char *gpioname; 8475aff1c07SPeter Maydell 8480074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), ppcinfo->name, ppc, 8490074fce6SMarkus Armbruster TYPE_TZ_PPC); 8505aff1c07SPeter Maydell ppcdev = DEVICE(ppc); 8515aff1c07SPeter Maydell 8525aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 8535aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 8545aff1c07SPeter Maydell MemoryRegion *mr; 8555aff1c07SPeter Maydell char *portname; 8565aff1c07SPeter Maydell 8575aff1c07SPeter Maydell if (!pinfo->devfn) { 8585aff1c07SPeter Maydell continue; 8595aff1c07SPeter Maydell } 8605aff1c07SPeter Maydell 86142418279SPeter Maydell mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, 86242418279SPeter Maydell pinfo->irqs); 8635aff1c07SPeter Maydell portname = g_strdup_printf("port[%d]", port); 8645325cc34SMarkus Armbruster object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 8655325cc34SMarkus Armbruster &error_fatal); 8665aff1c07SPeter Maydell g_free(portname); 8675aff1c07SPeter Maydell } 8685aff1c07SPeter Maydell 8690074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal); 8705aff1c07SPeter Maydell 8715aff1c07SPeter Maydell for (port = 0; port < TZ_NUM_PORTS; port++) { 8725aff1c07SPeter Maydell const PPCPortInfo *pinfo = &ppcinfo->ports[port]; 8735aff1c07SPeter Maydell 8745aff1c07SPeter Maydell if (!pinfo->devfn) { 8755aff1c07SPeter Maydell continue; 8765aff1c07SPeter Maydell } 8775aff1c07SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr); 8785aff1c07SPeter Maydell 8795aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name); 8805aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 8815aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 8825aff1c07SPeter Maydell "cfg_nonsec", 8835aff1c07SPeter Maydell port)); 8845aff1c07SPeter Maydell g_free(gpioname); 8855aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_ap", ppcinfo->name); 8865aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, port, 8875aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 8885aff1c07SPeter Maydell "cfg_ap", port)); 8895aff1c07SPeter Maydell g_free(gpioname); 8905aff1c07SPeter Maydell } 8915aff1c07SPeter Maydell 8925aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name); 8935aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 8945aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 8955aff1c07SPeter Maydell "irq_enable", 0)); 8965aff1c07SPeter Maydell g_free(gpioname); 8975aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name); 8985aff1c07SPeter Maydell qdev_connect_gpio_out_named(iotkitdev, gpioname, 0, 8995aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9005aff1c07SPeter Maydell "irq_clear", 0)); 9015aff1c07SPeter Maydell g_free(gpioname); 9025aff1c07SPeter Maydell gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name); 9035aff1c07SPeter Maydell qdev_connect_gpio_out_named(ppcdev, "irq", 0, 9045aff1c07SPeter Maydell qdev_get_gpio_in_named(iotkitdev, 9055aff1c07SPeter Maydell gpioname, 0)); 9065aff1c07SPeter Maydell g_free(gpioname); 9075aff1c07SPeter Maydell 9085aff1c07SPeter Maydell qdev_connect_gpio_out(dev_splitter, i, 9095aff1c07SPeter Maydell qdev_get_gpio_in_named(ppcdev, 9105aff1c07SPeter Maydell "cfg_sec_resp", 0)); 9115aff1c07SPeter Maydell } 9125aff1c07SPeter Maydell 9135aff1c07SPeter Maydell create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); 9145aff1c07SPeter Maydell 9154fec32dbSPeter Maydell create_non_mpc_ram(mms); 9164fec32dbSPeter Maydell 917a113aef9SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 918a113aef9SPeter Maydell boot_ram_size(mms)); 9195aff1c07SPeter Maydell } 9205aff1c07SPeter Maydell 92128e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, 92228e56f05SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 92328e56f05SPeter Maydell { 92428e56f05SPeter Maydell /* 92528e56f05SPeter Maydell * The MPS2 TZ FPGA images have IDAUs in them which are connected to 92628e56f05SPeter Maydell * the Master Security Controllers. Thes have the same logic as 92728e56f05SPeter Maydell * is used by the IoTKit for the IDAU connected to the CPU, except 92828e56f05SPeter Maydell * that MSCs don't care about the NSC attribute. 92928e56f05SPeter Maydell */ 93028e56f05SPeter Maydell int region = extract32(address, 28, 4); 93128e56f05SPeter Maydell 93228e56f05SPeter Maydell *ns = !(region & 1); 93328e56f05SPeter Maydell *nsc = false; 93428e56f05SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 93528e56f05SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 93628e56f05SPeter Maydell *iregion = region; 93728e56f05SPeter Maydell } 93828e56f05SPeter Maydell 9395aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data) 9405aff1c07SPeter Maydell { 9415aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 94228e56f05SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); 9435aff1c07SPeter Maydell 9445aff1c07SPeter Maydell mc->init = mps2tz_common_init; 94528e56f05SPeter Maydell iic->check = mps2_tz_idau_check; 94618a8c3b3SPeter Maydell } 94718a8c3b3SPeter Maydell 94818a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) 94918a8c3b3SPeter Maydell { 95018a8c3b3SPeter Maydell /* 95118a8c3b3SPeter Maydell * Set mc->default_ram_size and default_ram_id from the 95218a8c3b3SPeter Maydell * information in mmc->raminfo. 95318a8c3b3SPeter Maydell */ 95418a8c3b3SPeter Maydell MachineClass *mc = MACHINE_CLASS(mmc); 95518a8c3b3SPeter Maydell const RAMInfo *p; 95618a8c3b3SPeter Maydell 95718a8c3b3SPeter Maydell for (p = mmc->raminfo; p->name; p++) { 95818a8c3b3SPeter Maydell if (p->mrindex < 0) { 95918a8c3b3SPeter Maydell /* Found the entry for "system memory" */ 96018a8c3b3SPeter Maydell mc->default_ram_size = p->size; 96118a8c3b3SPeter Maydell mc->default_ram_id = p->name; 96218a8c3b3SPeter Maydell return; 96318a8c3b3SPeter Maydell } 96418a8c3b3SPeter Maydell } 96518a8c3b3SPeter Maydell g_assert_not_reached(); 9665aff1c07SPeter Maydell } 9675aff1c07SPeter Maydell 9685aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data) 9695aff1c07SPeter Maydell { 9705aff1c07SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 9715aff1c07SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 9725aff1c07SPeter Maydell 9735aff1c07SPeter Maydell mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33"; 97423f92423SPeter Maydell mc->default_cpus = 1; 97523f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 97623f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 9775aff1c07SPeter Maydell mmc->fpga_type = FPGA_AN505; 9785aff1c07SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 979cb159db9SPeter Maydell mmc->scc_id = 0x41045050; 980a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 981f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; 982f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 983de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 984de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 98511e1d412SPeter Maydell mmc->numirq = 92; 9864fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; 98723f92423SPeter Maydell mmc->armsse_type = TYPE_IOTKIT; 98818a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 98923f92423SPeter Maydell } 99023f92423SPeter Maydell 99123f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data) 99223f92423SPeter Maydell { 99323f92423SPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 99423f92423SPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 99523f92423SPeter Maydell 99623f92423SPeter Maydell mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33"; 99723f92423SPeter Maydell mc->default_cpus = 2; 99823f92423SPeter Maydell mc->min_cpus = mc->default_cpus; 99923f92423SPeter Maydell mc->max_cpus = mc->default_cpus; 100023f92423SPeter Maydell mmc->fpga_type = FPGA_AN521; 100123f92423SPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 100223f92423SPeter Maydell mmc->scc_id = 0x41045210; 1003a3e24690SPeter Maydell mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ 1004f7c71b21SPeter Maydell mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ 1005f7c71b21SPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); 1006de77e8f4SPeter Maydell mmc->fpgaio_num_leds = 2; 1007de77e8f4SPeter Maydell mmc->fpgaio_has_switches = false; 100811e1d412SPeter Maydell mmc->numirq = 92; 10094fec32dbSPeter Maydell mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ 101023f92423SPeter Maydell mmc->armsse_type = TYPE_SSE200; 101118a8c3b3SPeter Maydell mps2tz_set_default_ram_info(mmc); 10125aff1c07SPeter Maydell } 10135aff1c07SPeter Maydell 1014*25ff112aSPeter Maydell static void mps3tz_an524_class_init(ObjectClass *oc, void *data) 1015*25ff112aSPeter Maydell { 1016*25ff112aSPeter Maydell MachineClass *mc = MACHINE_CLASS(oc); 1017*25ff112aSPeter Maydell MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); 1018*25ff112aSPeter Maydell 1019*25ff112aSPeter Maydell mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; 1020*25ff112aSPeter Maydell mc->default_cpus = 2; 1021*25ff112aSPeter Maydell mc->min_cpus = mc->default_cpus; 1022*25ff112aSPeter Maydell mc->max_cpus = mc->default_cpus; 1023*25ff112aSPeter Maydell mmc->fpga_type = FPGA_AN524; 1024*25ff112aSPeter Maydell mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); 1025*25ff112aSPeter Maydell mmc->scc_id = 0x41045240; 1026*25ff112aSPeter Maydell mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ 1027*25ff112aSPeter Maydell mmc->oscclk = an524_oscclk; 1028*25ff112aSPeter Maydell mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); 1029*25ff112aSPeter Maydell mmc->fpgaio_num_leds = 10; 1030*25ff112aSPeter Maydell mmc->fpgaio_has_switches = true; 1031*25ff112aSPeter Maydell mmc->numirq = 95; 1032*25ff112aSPeter Maydell mmc->raminfo = an524_raminfo; 1033*25ff112aSPeter Maydell mmc->armsse_type = TYPE_SSE200; 1034*25ff112aSPeter Maydell mps2tz_set_default_ram_info(mmc); 1035*25ff112aSPeter Maydell } 1036*25ff112aSPeter Maydell 10375aff1c07SPeter Maydell static const TypeInfo mps2tz_info = { 10385aff1c07SPeter Maydell .name = TYPE_MPS2TZ_MACHINE, 10395aff1c07SPeter Maydell .parent = TYPE_MACHINE, 10405aff1c07SPeter Maydell .abstract = true, 10415aff1c07SPeter Maydell .instance_size = sizeof(MPS2TZMachineState), 10425aff1c07SPeter Maydell .class_size = sizeof(MPS2TZMachineClass), 10435aff1c07SPeter Maydell .class_init = mps2tz_class_init, 104428e56f05SPeter Maydell .interfaces = (InterfaceInfo[]) { 104528e56f05SPeter Maydell { TYPE_IDAU_INTERFACE }, 104628e56f05SPeter Maydell { } 104728e56f05SPeter Maydell }, 10485aff1c07SPeter Maydell }; 10495aff1c07SPeter Maydell 10505aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = { 10515aff1c07SPeter Maydell .name = TYPE_MPS2TZ_AN505_MACHINE, 10525aff1c07SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 10535aff1c07SPeter Maydell .class_init = mps2tz_an505_class_init, 10545aff1c07SPeter Maydell }; 10555aff1c07SPeter Maydell 105623f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = { 105723f92423SPeter Maydell .name = TYPE_MPS2TZ_AN521_MACHINE, 105823f92423SPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 105923f92423SPeter Maydell .class_init = mps2tz_an521_class_init, 106023f92423SPeter Maydell }; 106123f92423SPeter Maydell 1062*25ff112aSPeter Maydell static const TypeInfo mps3tz_an524_info = { 1063*25ff112aSPeter Maydell .name = TYPE_MPS3TZ_AN524_MACHINE, 1064*25ff112aSPeter Maydell .parent = TYPE_MPS2TZ_MACHINE, 1065*25ff112aSPeter Maydell .class_init = mps3tz_an524_class_init, 1066*25ff112aSPeter Maydell }; 1067*25ff112aSPeter Maydell 10685aff1c07SPeter Maydell static void mps2tz_machine_init(void) 10695aff1c07SPeter Maydell { 10705aff1c07SPeter Maydell type_register_static(&mps2tz_info); 10715aff1c07SPeter Maydell type_register_static(&mps2tz_an505_info); 107223f92423SPeter Maydell type_register_static(&mps2tz_an521_info); 1073*25ff112aSPeter Maydell type_register_static(&mps3tz_an524_info); 10745aff1c07SPeter Maydell } 10755aff1c07SPeter Maydell 10765aff1c07SPeter Maydell type_init(mps2tz_machine_init); 1077