xref: /qemu/hw/arm/mps2-tz.c (revision 18a8c3b390550601e5b88cf78e416353d23bc1eb)
15aff1c07SPeter Maydell /*
25aff1c07SPeter Maydell  * ARM V2M MPS2 board emulation, trustzone aware FPGA images
35aff1c07SPeter Maydell  *
45aff1c07SPeter Maydell  * Copyright (c) 2017 Linaro Limited
55aff1c07SPeter Maydell  * Written by Peter Maydell
65aff1c07SPeter Maydell  *
75aff1c07SPeter Maydell  *  This program is free software; you can redistribute it and/or modify
85aff1c07SPeter Maydell  *  it under the terms of the GNU General Public License version 2 or
95aff1c07SPeter Maydell  *  (at your option) any later version.
105aff1c07SPeter Maydell  */
115aff1c07SPeter Maydell 
125aff1c07SPeter Maydell /* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
135aff1c07SPeter Maydell  * FPGA but is otherwise the same as the 2). Since the CPU itself
145aff1c07SPeter Maydell  * and most of the devices are in the FPGA, the details of the board
155aff1c07SPeter Maydell  * as seen by the guest depend significantly on the FPGA image.
165aff1c07SPeter Maydell  * This source file covers the following FPGA images, for TrustZone cores:
175aff1c07SPeter Maydell  *  "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505
1823f92423SPeter Maydell  *  "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521
195aff1c07SPeter Maydell  *
205aff1c07SPeter Maydell  * Links to the TRM for the board itself and to the various Application
215aff1c07SPeter Maydell  * Notes which document the FPGA images can be found here:
225aff1c07SPeter Maydell  * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2
235aff1c07SPeter Maydell  *
245aff1c07SPeter Maydell  * Board TRM:
255aff1c07SPeter Maydell  * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf
265aff1c07SPeter Maydell  * Application Note AN505:
275aff1c07SPeter Maydell  * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html
2823f92423SPeter Maydell  * Application Note AN521:
2923f92423SPeter Maydell  * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html
305aff1c07SPeter Maydell  *
315aff1c07SPeter Maydell  * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide
325aff1c07SPeter Maydell  * (ARM ECM0601256) for the details of some of the device layout:
335aff1c07SPeter Maydell  *   http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html
3423f92423SPeter Maydell  * Similarly, the AN521 uses the SSE-200, and the SSE-200 TRM defines
3523f92423SPeter Maydell  * most of the device layout:
3623f92423SPeter Maydell  *  http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf
3723f92423SPeter Maydell  *
385aff1c07SPeter Maydell  */
395aff1c07SPeter Maydell 
405aff1c07SPeter Maydell #include "qemu/osdep.h"
41eba59997SPhilippe Mathieu-Daudé #include "qemu/units.h"
4270a2cb8eSIgor Mammedov #include "qemu/cutils.h"
435aff1c07SPeter Maydell #include "qapi/error.h"
445aff1c07SPeter Maydell #include "qemu/error-report.h"
4512ec8bd5SPeter Maydell #include "hw/arm/boot.h"
465aff1c07SPeter Maydell #include "hw/arm/armv7m.h"
475aff1c07SPeter Maydell #include "hw/or-irq.h"
485aff1c07SPeter Maydell #include "hw/boards.h"
495aff1c07SPeter Maydell #include "exec/address-spaces.h"
505aff1c07SPeter Maydell #include "sysemu/sysemu.h"
515aff1c07SPeter Maydell #include "hw/misc/unimp.h"
525aff1c07SPeter Maydell #include "hw/char/cmsdk-apb-uart.h"
535aff1c07SPeter Maydell #include "hw/timer/cmsdk-apb-timer.h"
545aff1c07SPeter Maydell #include "hw/misc/mps2-scc.h"
555aff1c07SPeter Maydell #include "hw/misc/mps2-fpgaio.h"
56665670aaSPeter Maydell #include "hw/misc/tz-mpc.h"
5728e56f05SPeter Maydell #include "hw/misc/tz-msc.h"
586eee5d24SPeter Maydell #include "hw/arm/armsse.h"
5928e56f05SPeter Maydell #include "hw/dma/pl080.h"
600d49759bSPeter Maydell #include "hw/ssi/pl022.h"
612e34818fSPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
6294630665SPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
635aff1c07SPeter Maydell #include "net/net.h"
645aff1c07SPeter Maydell #include "hw/core/split-irq.h"
65dee1515bSPeter Maydell #include "hw/qdev-clock.h"
66db1015e9SEduardo Habkost #include "qom/object.h"
675aff1c07SPeter Maydell 
6811e1d412SPeter Maydell #define MPS2TZ_NUMIRQ_MAX 92
694fec32dbSPeter Maydell #define MPS2TZ_RAM_MAX 4
704a30dc1cSPeter Maydell 
715aff1c07SPeter Maydell typedef enum MPS2TZFPGAType {
725aff1c07SPeter Maydell     FPGA_AN505,
734a30dc1cSPeter Maydell     FPGA_AN521,
745aff1c07SPeter Maydell } MPS2TZFPGAType;
755aff1c07SPeter Maydell 
764fec32dbSPeter Maydell /*
774fec32dbSPeter Maydell  * Define the layout of RAM in a board, including which parts are
784fec32dbSPeter Maydell  * behind which MPCs.
794fec32dbSPeter Maydell  * mrindex specifies the index into mms->ram[] to use for the backing RAM;
804fec32dbSPeter Maydell  * -1 means "use the system RAM".
814fec32dbSPeter Maydell  */
824fec32dbSPeter Maydell typedef struct RAMInfo {
834fec32dbSPeter Maydell     const char *name;
844fec32dbSPeter Maydell     uint32_t base;
854fec32dbSPeter Maydell     uint32_t size;
864fec32dbSPeter Maydell     int mpc; /* MPC number, -1 for "not behind an MPC" */
874fec32dbSPeter Maydell     int mrindex;
884fec32dbSPeter Maydell     int flags;
894fec32dbSPeter Maydell } RAMInfo;
904fec32dbSPeter Maydell 
914fec32dbSPeter Maydell /*
924fec32dbSPeter Maydell  * Flag values:
934fec32dbSPeter Maydell  *  IS_ALIAS: this RAM area is an alias to the upstream end of the
944fec32dbSPeter Maydell  *    MPC specified by its .mpc value
954fec32dbSPeter Maydell  */
964fec32dbSPeter Maydell #define IS_ALIAS 1
974fec32dbSPeter Maydell 
98db1015e9SEduardo Habkost struct MPS2TZMachineClass {
995aff1c07SPeter Maydell     MachineClass parent;
1005aff1c07SPeter Maydell     MPS2TZFPGAType fpga_type;
1015aff1c07SPeter Maydell     uint32_t scc_id;
102a3e24690SPeter Maydell     uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */
103f7c71b21SPeter Maydell     uint32_t len_oscclk;
104f7c71b21SPeter Maydell     const uint32_t *oscclk;
105de77e8f4SPeter Maydell     uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */
106de77e8f4SPeter Maydell     bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */
10711e1d412SPeter Maydell     int numirq; /* Number of external interrupts */
1084fec32dbSPeter Maydell     const RAMInfo *raminfo;
10923f92423SPeter Maydell     const char *armsse_type;
110db1015e9SEduardo Habkost };
1115aff1c07SPeter Maydell 
112db1015e9SEduardo Habkost struct MPS2TZMachineState {
1135aff1c07SPeter Maydell     MachineState parent;
1145aff1c07SPeter Maydell 
11593dbd103SPeter Maydell     ARMSSE iotkit;
1164fec32dbSPeter Maydell     MemoryRegion ram[MPS2TZ_RAM_MAX];
1175aff1c07SPeter Maydell     MPS2SCC scc;
1185aff1c07SPeter Maydell     MPS2FPGAIO fpgaio;
1195aff1c07SPeter Maydell     TZPPC ppc[5];
1204fec32dbSPeter Maydell     TZMPC mpc[3];
1210d49759bSPeter Maydell     PL022State spi[5];
1222e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState i2c[4];
1235aff1c07SPeter Maydell     UnimplementedDeviceState i2s_audio;
124519655e6SPeter Maydell     UnimplementedDeviceState gpio[4];
1255aff1c07SPeter Maydell     UnimplementedDeviceState gfx;
12628e56f05SPeter Maydell     PL080State dma[4];
12728e56f05SPeter Maydell     TZMSC msc[4];
1285aff1c07SPeter Maydell     CMSDKAPBUART uart[5];
1295aff1c07SPeter Maydell     SplitIRQ sec_resp_splitter;
1305aff1c07SPeter Maydell     qemu_or_irq uart_irq_orgate;
131519655e6SPeter Maydell     DeviceState *lan9118;
13211e1d412SPeter Maydell     SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX];
133dee1515bSPeter Maydell     Clock *sysclk;
134dee1515bSPeter Maydell     Clock *s32kclk;
135db1015e9SEduardo Habkost };
1365aff1c07SPeter Maydell 
1375aff1c07SPeter Maydell #define TYPE_MPS2TZ_MACHINE "mps2tz"
1385aff1c07SPeter Maydell #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505")
13923f92423SPeter Maydell #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521")
1405aff1c07SPeter Maydell 
141a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE)
1425aff1c07SPeter Maydell 
143dee1515bSPeter Maydell /* Slow 32Khz S32KCLK frequency in Hz */
144dee1515bSPeter Maydell #define S32KCLK_FRQ (32 * 1000)
1455aff1c07SPeter Maydell 
146f7c71b21SPeter Maydell static const uint32_t an505_oscclk[] = {
147f7c71b21SPeter Maydell     40000000,
148f7c71b21SPeter Maydell     24580000,
149f7c71b21SPeter Maydell     25000000,
150f7c71b21SPeter Maydell };
151f7c71b21SPeter Maydell 
1524fec32dbSPeter Maydell static const RAMInfo an505_raminfo[] = { {
1534fec32dbSPeter Maydell         .name = "ssram-0",
1544fec32dbSPeter Maydell         .base = 0x00000000,
1554fec32dbSPeter Maydell         .size = 0x00400000,
1564fec32dbSPeter Maydell         .mpc = 0,
1574fec32dbSPeter Maydell         .mrindex = 0,
1584fec32dbSPeter Maydell     }, {
1594fec32dbSPeter Maydell         .name = "ssram-1",
1604fec32dbSPeter Maydell         .base = 0x28000000,
1614fec32dbSPeter Maydell         .size = 0x00200000,
1624fec32dbSPeter Maydell         .mpc = 1,
1634fec32dbSPeter Maydell         .mrindex = 1,
1644fec32dbSPeter Maydell     }, {
1654fec32dbSPeter Maydell         .name = "ssram-2",
1664fec32dbSPeter Maydell         .base = 0x28200000,
1674fec32dbSPeter Maydell         .size = 0x00200000,
1684fec32dbSPeter Maydell         .mpc = 2,
1694fec32dbSPeter Maydell         .mrindex = 2,
1704fec32dbSPeter Maydell     }, {
1714fec32dbSPeter Maydell         .name = "ssram-0-alias",
1724fec32dbSPeter Maydell         .base = 0x00400000,
1734fec32dbSPeter Maydell         .size = 0x00400000,
1744fec32dbSPeter Maydell         .mpc = 0,
1754fec32dbSPeter Maydell         .mrindex = 3,
1764fec32dbSPeter Maydell         .flags = IS_ALIAS,
1774fec32dbSPeter Maydell     }, {
1784fec32dbSPeter Maydell         /* Use the largest bit of contiguous RAM as our "system memory" */
1794fec32dbSPeter Maydell         .name = "mps.ram",
1804fec32dbSPeter Maydell         .base = 0x80000000,
1814fec32dbSPeter Maydell         .size = 16 * MiB,
1824fec32dbSPeter Maydell         .mpc = -1,
1834fec32dbSPeter Maydell         .mrindex = -1,
1844fec32dbSPeter Maydell     }, {
1854fec32dbSPeter Maydell         .name = NULL,
1864fec32dbSPeter Maydell     },
1874fec32dbSPeter Maydell };
1884fec32dbSPeter Maydell 
1894fec32dbSPeter Maydell static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc)
1904fec32dbSPeter Maydell {
1914fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
1924fec32dbSPeter Maydell     const RAMInfo *p;
1934fec32dbSPeter Maydell 
1944fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
1954fec32dbSPeter Maydell         if (p->mpc == mpc && !(p->flags & IS_ALIAS)) {
1964fec32dbSPeter Maydell             return p;
1974fec32dbSPeter Maydell         }
1984fec32dbSPeter Maydell     }
1994fec32dbSPeter Maydell     /* if raminfo array doesn't have an entry for each MPC this is a bug */
2004fec32dbSPeter Maydell     g_assert_not_reached();
2014fec32dbSPeter Maydell }
2024fec32dbSPeter Maydell 
2034fec32dbSPeter Maydell static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms,
2044fec32dbSPeter Maydell                                     const RAMInfo *raminfo)
2054fec32dbSPeter Maydell {
2064fec32dbSPeter Maydell     /* Return an initialized MemoryRegion for the RAMInfo. */
2074fec32dbSPeter Maydell     MemoryRegion *ram;
2084fec32dbSPeter Maydell 
2094fec32dbSPeter Maydell     if (raminfo->mrindex < 0) {
2104fec32dbSPeter Maydell         /* Means this RAMInfo is for QEMU's "system memory" */
2114fec32dbSPeter Maydell         MachineState *machine = MACHINE(mms);
2124fec32dbSPeter Maydell         return machine->ram;
2134fec32dbSPeter Maydell     }
2144fec32dbSPeter Maydell 
2154fec32dbSPeter Maydell     assert(raminfo->mrindex < MPS2TZ_RAM_MAX);
2164fec32dbSPeter Maydell     ram = &mms->ram[raminfo->mrindex];
2174fec32dbSPeter Maydell 
2184fec32dbSPeter Maydell     memory_region_init_ram(ram, NULL, raminfo->name,
2194fec32dbSPeter Maydell                            raminfo->size, &error_fatal);
2204fec32dbSPeter Maydell     return ram;
2214fec32dbSPeter Maydell }
2224fec32dbSPeter Maydell 
2235aff1c07SPeter Maydell /* Create an alias of an entire original MemoryRegion @orig
2245aff1c07SPeter Maydell  * located at @base in the memory map.
2255aff1c07SPeter Maydell  */
2265aff1c07SPeter Maydell static void make_ram_alias(MemoryRegion *mr, const char *name,
2275aff1c07SPeter Maydell                            MemoryRegion *orig, hwaddr base)
2285aff1c07SPeter Maydell {
2295aff1c07SPeter Maydell     memory_region_init_alias(mr, NULL, name, orig, 0,
2305aff1c07SPeter Maydell                              memory_region_size(orig));
2315aff1c07SPeter Maydell     memory_region_add_subregion(get_system_memory(), base, mr);
2325aff1c07SPeter Maydell }
2335aff1c07SPeter Maydell 
2344a30dc1cSPeter Maydell static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno)
2354a30dc1cSPeter Maydell {
236fee887a7SPeter Maydell     /*
237fee887a7SPeter Maydell      * Return a qemu_irq which will signal IRQ n to all CPUs in the
238fee887a7SPeter Maydell      * SSE.  The irqno should be as the CPU sees it, so the first
239fee887a7SPeter Maydell      * external-to-the-SSE interrupt is 32.
240fee887a7SPeter Maydell      */
241ba94ffd7SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(mms);
24211e1d412SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
2434a30dc1cSPeter Maydell 
244fee887a7SPeter Maydell     assert(irqno >= 32 && irqno < (mmc->numirq + 32));
245fee887a7SPeter Maydell 
246fee887a7SPeter Maydell     /*
247fee887a7SPeter Maydell      * Convert from "CPU irq number" (as listed in the FPGA image
248fee887a7SPeter Maydell      * documentation) to the SSE external-interrupt number.
249fee887a7SPeter Maydell      */
250fee887a7SPeter Maydell     irqno -= 32;
2514a30dc1cSPeter Maydell 
252ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
2534a30dc1cSPeter Maydell         return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0);
254ba94ffd7SPeter Maydell     } else {
255ba94ffd7SPeter Maydell         return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno);
2564a30dc1cSPeter Maydell     }
2574a30dc1cSPeter Maydell }
2584a30dc1cSPeter Maydell 
2595aff1c07SPeter Maydell /* Most of the devices in the AN505 FPGA image sit behind
2605aff1c07SPeter Maydell  * Peripheral Protection Controllers. These data structures
2615aff1c07SPeter Maydell  * define the layout of which devices sit behind which PPCs.
2625aff1c07SPeter Maydell  * The devfn for each port is a function which creates, configures
2635aff1c07SPeter Maydell  * and initializes the device, returning the MemoryRegion which
2645aff1c07SPeter Maydell  * needs to be plugged into the downstream end of the PPC port.
2655aff1c07SPeter Maydell  */
2665aff1c07SPeter Maydell typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque,
26742418279SPeter Maydell                                 const char *name, hwaddr size,
26842418279SPeter Maydell                                 const int *irqs);
2695aff1c07SPeter Maydell 
2705aff1c07SPeter Maydell typedef struct PPCPortInfo {
2715aff1c07SPeter Maydell     const char *name;
2725aff1c07SPeter Maydell     MakeDevFn *devfn;
2735aff1c07SPeter Maydell     void *opaque;
2745aff1c07SPeter Maydell     hwaddr addr;
2755aff1c07SPeter Maydell     hwaddr size;
27642418279SPeter Maydell     int irqs[3]; /* currently no device needs more IRQ lines than this */
2775aff1c07SPeter Maydell } PPCPortInfo;
2785aff1c07SPeter Maydell 
2795aff1c07SPeter Maydell typedef struct PPCInfo {
2805aff1c07SPeter Maydell     const char *name;
2815aff1c07SPeter Maydell     PPCPortInfo ports[TZ_NUM_PORTS];
2825aff1c07SPeter Maydell } PPCInfo;
2835aff1c07SPeter Maydell 
2845aff1c07SPeter Maydell static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms,
2855aff1c07SPeter Maydell                                     void *opaque,
28642418279SPeter Maydell                                     const char *name, hwaddr size,
28742418279SPeter Maydell                                     const int *irqs)
2885aff1c07SPeter Maydell {
2895aff1c07SPeter Maydell     /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE,
2905aff1c07SPeter Maydell      * and return a pointer to its MemoryRegion.
2915aff1c07SPeter Maydell      */
2925aff1c07SPeter Maydell     UnimplementedDeviceState *uds = opaque;
2935aff1c07SPeter Maydell 
2940074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uds, TYPE_UNIMPLEMENTED_DEVICE);
2955aff1c07SPeter Maydell     qdev_prop_set_string(DEVICE(uds), "name", name);
2965aff1c07SPeter Maydell     qdev_prop_set_uint64(DEVICE(uds), "size", size);
2970074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal);
2985aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0);
2995aff1c07SPeter Maydell }
3005aff1c07SPeter Maydell 
3015aff1c07SPeter Maydell static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque,
30242418279SPeter Maydell                                const char *name, hwaddr size,
30342418279SPeter Maydell                                const int *irqs)
3045aff1c07SPeter Maydell {
305b22c4e8bSPeter Maydell     /* The irq[] array is tx, rx, combined, in that order */
306a3e24690SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3075aff1c07SPeter Maydell     CMSDKAPBUART *uart = opaque;
3085aff1c07SPeter Maydell     int i = uart - &mms->uart[0];
3095aff1c07SPeter Maydell     SysBusDevice *s;
3105aff1c07SPeter Maydell     DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate);
3115aff1c07SPeter Maydell 
3120074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART);
313fc38a112SPeter Maydell     qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i));
314a3e24690SPeter Maydell     qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq);
3150074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal);
3165aff1c07SPeter Maydell     s = SYS_BUS_DEVICE(uart);
317b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
318b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
3195aff1c07SPeter Maydell     sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
3205aff1c07SPeter Maydell     sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
321b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2]));
3225aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0);
3235aff1c07SPeter Maydell }
3245aff1c07SPeter Maydell 
3255aff1c07SPeter Maydell static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque,
32642418279SPeter Maydell                               const char *name, hwaddr size,
32742418279SPeter Maydell                               const int *irqs)
3285aff1c07SPeter Maydell {
3295aff1c07SPeter Maydell     MPS2SCC *scc = opaque;
3305aff1c07SPeter Maydell     DeviceState *sccdev;
3315aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
332f7c71b21SPeter Maydell     uint32_t i;
3335aff1c07SPeter Maydell 
3340074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC);
3355aff1c07SPeter Maydell     sccdev = DEVICE(scc);
3365aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
337cb159db9SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
3385aff1c07SPeter Maydell     qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
339f7c71b21SPeter Maydell     qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk);
340f7c71b21SPeter Maydell     for (i = 0; i < mmc->len_oscclk; i++) {
341f7c71b21SPeter Maydell         g_autofree char *propname = g_strdup_printf("oscclk[%u]", i);
342f7c71b21SPeter Maydell         qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]);
343f7c71b21SPeter Maydell     }
3440074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal);
3455aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0);
3465aff1c07SPeter Maydell }
3475aff1c07SPeter Maydell 
3485aff1c07SPeter Maydell static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque,
34942418279SPeter Maydell                                  const char *name, hwaddr size,
35042418279SPeter Maydell                                  const int *irqs)
3515aff1c07SPeter Maydell {
3525aff1c07SPeter Maydell     MPS2FPGAIO *fpgaio = opaque;
353de77e8f4SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
3545aff1c07SPeter Maydell 
3550074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO);
356de77e8f4SPeter Maydell     qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds);
357de77e8f4SPeter Maydell     qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches);
3580074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal);
3595aff1c07SPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0);
3605aff1c07SPeter Maydell }
3615aff1c07SPeter Maydell 
362519655e6SPeter Maydell static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque,
36342418279SPeter Maydell                                   const char *name, hwaddr size,
36442418279SPeter Maydell                                   const int *irqs)
365519655e6SPeter Maydell {
366519655e6SPeter Maydell     SysBusDevice *s;
367519655e6SPeter Maydell     NICInfo *nd = &nd_table[0];
368519655e6SPeter Maydell 
369519655e6SPeter Maydell     /* In hardware this is a LAN9220; the LAN9118 is software compatible
370519655e6SPeter Maydell      * except that it doesn't support the checksum-offload feature.
371519655e6SPeter Maydell      */
372519655e6SPeter Maydell     qemu_check_nic_model(nd, "lan9118");
3733e80f690SMarkus Armbruster     mms->lan9118 = qdev_new(TYPE_LAN9118);
374519655e6SPeter Maydell     qdev_set_nic_properties(mms->lan9118, nd);
375519655e6SPeter Maydell 
376519655e6SPeter Maydell     s = SYS_BUS_DEVICE(mms->lan9118);
3773c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
378b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
379519655e6SPeter Maydell     return sysbus_mmio_get_region(s, 0);
380519655e6SPeter Maydell }
381519655e6SPeter Maydell 
382665670aaSPeter Maydell static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque,
38342418279SPeter Maydell                               const char *name, hwaddr size,
38442418279SPeter Maydell                               const int *irqs)
385665670aaSPeter Maydell {
386665670aaSPeter Maydell     TZMPC *mpc = opaque;
3874fec32dbSPeter Maydell     int i = mpc - &mms->mpc[0];
388665670aaSPeter Maydell     MemoryRegion *upstream;
3894fec32dbSPeter Maydell     const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i);
3904fec32dbSPeter Maydell     MemoryRegion *ram = mr_for_raminfo(mms, raminfo);
391665670aaSPeter Maydell 
3924fec32dbSPeter Maydell     object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC);
3934fec32dbSPeter Maydell     object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram),
3945325cc34SMarkus Armbruster                              &error_fatal);
3950074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal);
396665670aaSPeter Maydell     /* Map the upstream end of the MPC into system memory */
397665670aaSPeter Maydell     upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1);
3984fec32dbSPeter Maydell     memory_region_add_subregion(get_system_memory(), raminfo->base, upstream);
399665670aaSPeter Maydell     /* and connect its interrupt to the IoTKit */
400665670aaSPeter Maydell     qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0,
401665670aaSPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
402665670aaSPeter Maydell                                                        "mpcexp_status", i));
403665670aaSPeter Maydell 
404665670aaSPeter Maydell     /* Return the register interface MR for our caller to map behind the PPC */
405665670aaSPeter Maydell     return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0);
406665670aaSPeter Maydell }
407665670aaSPeter Maydell 
40828e56f05SPeter Maydell static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque,
40942418279SPeter Maydell                               const char *name, hwaddr size,
41042418279SPeter Maydell                               const int *irqs)
41128e56f05SPeter Maydell {
412b22c4e8bSPeter Maydell     /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */
41328e56f05SPeter Maydell     PL080State *dma = opaque;
41428e56f05SPeter Maydell     int i = dma - &mms->dma[0];
41528e56f05SPeter Maydell     SysBusDevice *s;
41628e56f05SPeter Maydell     char *mscname = g_strdup_printf("%s-msc", name);
41728e56f05SPeter Maydell     TZMSC *msc = &mms->msc[i];
41828e56f05SPeter Maydell     DeviceState *iotkitdev = DEVICE(&mms->iotkit);
41928e56f05SPeter Maydell     MemoryRegion *msc_upstream;
42028e56f05SPeter Maydell     MemoryRegion *msc_downstream;
42128e56f05SPeter Maydell 
42228e56f05SPeter Maydell     /*
42328e56f05SPeter Maydell      * Each DMA device is a PL081 whose transaction master interface
42428e56f05SPeter Maydell      * is guarded by a Master Security Controller. The downstream end of
42528e56f05SPeter Maydell      * the MSC connects to the IoTKit AHB Slave Expansion port, so the
42628e56f05SPeter Maydell      * DMA devices can see all devices and memory that the CPU does.
42728e56f05SPeter Maydell      */
4280074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), mscname, msc, TYPE_TZ_MSC);
42928e56f05SPeter Maydell     msc_downstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(&mms->iotkit), 0);
4305325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "downstream",
4315325cc34SMarkus Armbruster                              OBJECT(msc_downstream), &error_fatal);
4325325cc34SMarkus Armbruster     object_property_set_link(OBJECT(msc), "idau", OBJECT(mms), &error_fatal);
4330074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(msc), &error_fatal);
43428e56f05SPeter Maydell 
43528e56f05SPeter Maydell     qdev_connect_gpio_out_named(DEVICE(msc), "irq", 0,
43628e56f05SPeter Maydell                                 qdev_get_gpio_in_named(iotkitdev,
43728e56f05SPeter Maydell                                                        "mscexp_status", i));
43828e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_clear", i,
43928e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
44028e56f05SPeter Maydell                                                        "irq_clear", 0));
44128e56f05SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "mscexp_ns", i,
44228e56f05SPeter Maydell                                 qdev_get_gpio_in_named(DEVICE(msc),
44328e56f05SPeter Maydell                                                        "cfg_nonsec", 0));
44428e56f05SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->sec_resp_splitter),
44528e56f05SPeter Maydell                           ARRAY_SIZE(mms->ppc) + i,
44628e56f05SPeter Maydell                           qdev_get_gpio_in_named(DEVICE(msc),
44728e56f05SPeter Maydell                                                  "cfg_sec_resp", 0));
44828e56f05SPeter Maydell     msc_upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(msc), 0);
44928e56f05SPeter Maydell 
4500074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, dma, TYPE_PL081);
4515325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dma), "downstream", OBJECT(msc_upstream),
4525325cc34SMarkus Armbruster                              &error_fatal);
4530074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dma), &error_fatal);
45428e56f05SPeter Maydell 
45528e56f05SPeter Maydell     s = SYS_BUS_DEVICE(dma);
45628e56f05SPeter Maydell     /* Wire up DMACINTR, DMACINTERR, DMACINTTC */
457b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
458b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1]));
459b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2]));
46028e56f05SPeter Maydell 
4617081e9b6SPeter Maydell     g_free(mscname);
46228e56f05SPeter Maydell     return sysbus_mmio_get_region(s, 0);
46328e56f05SPeter Maydell }
46428e56f05SPeter Maydell 
4650d49759bSPeter Maydell static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque,
46642418279SPeter Maydell                               const char *name, hwaddr size,
46742418279SPeter Maydell                               const int *irqs)
4680d49759bSPeter Maydell {
4690d49759bSPeter Maydell     /*
4700d49759bSPeter Maydell      * The AN505 has five PL022 SPI controllers.
4710d49759bSPeter Maydell      * One of these should have the LCD controller behind it; the others
4720d49759bSPeter Maydell      * are connected only to the FPGA's "general purpose SPI connector"
4730d49759bSPeter Maydell      * or "shield" expansion connectors.
4740d49759bSPeter Maydell      * Note that if we do implement devices behind SPI, the chip select
4750d49759bSPeter Maydell      * lines are set via the "MISC" register in the MPS2 FPGAIO device.
4760d49759bSPeter Maydell      */
4770d49759bSPeter Maydell     PL022State *spi = opaque;
4780d49759bSPeter Maydell     SysBusDevice *s;
4790d49759bSPeter Maydell 
4800074fce6SMarkus Armbruster     object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022);
4810074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal);
4820d49759bSPeter Maydell     s = SYS_BUS_DEVICE(spi);
483b22c4e8bSPeter Maydell     sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0]));
4840d49759bSPeter Maydell     return sysbus_mmio_get_region(s, 0);
4850d49759bSPeter Maydell }
4860d49759bSPeter Maydell 
4872e34818fSPhilippe Mathieu-Daudé static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque,
48842418279SPeter Maydell                               const char *name, hwaddr size,
48942418279SPeter Maydell                               const int *irqs)
4902e34818fSPhilippe Mathieu-Daudé {
4912e34818fSPhilippe Mathieu-Daudé     ArmSbconI2CState *i2c = opaque;
4922e34818fSPhilippe Mathieu-Daudé     SysBusDevice *s;
4932e34818fSPhilippe Mathieu-Daudé 
4942e34818fSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C);
4952e34818fSPhilippe Mathieu-Daudé     s = SYS_BUS_DEVICE(i2c);
4962e34818fSPhilippe Mathieu-Daudé     sysbus_realize(s, &error_fatal);
4972e34818fSPhilippe Mathieu-Daudé     return sysbus_mmio_get_region(s, 0);
4982e34818fSPhilippe Mathieu-Daudé }
4992e34818fSPhilippe Mathieu-Daudé 
5004fec32dbSPeter Maydell static void create_non_mpc_ram(MPS2TZMachineState *mms)
5014fec32dbSPeter Maydell {
5024fec32dbSPeter Maydell     /*
5034fec32dbSPeter Maydell      * Handle the RAMs which are either not behind MPCs or which are
5044fec32dbSPeter Maydell      * aliases to another MPC.
5054fec32dbSPeter Maydell      */
5064fec32dbSPeter Maydell     const RAMInfo *p;
5074fec32dbSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
5084fec32dbSPeter Maydell 
5094fec32dbSPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
5104fec32dbSPeter Maydell         if (p->flags & IS_ALIAS) {
5114fec32dbSPeter Maydell             SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]);
5124fec32dbSPeter Maydell             MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1);
5134fec32dbSPeter Maydell             make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base);
5144fec32dbSPeter Maydell         } else if (p->mpc == -1) {
5154fec32dbSPeter Maydell             /* RAM not behind an MPC */
5164fec32dbSPeter Maydell             MemoryRegion *mr = mr_for_raminfo(mms, p);
5174fec32dbSPeter Maydell             memory_region_add_subregion(get_system_memory(), p->base, mr);
5184fec32dbSPeter Maydell         }
5194fec32dbSPeter Maydell     }
5204fec32dbSPeter Maydell }
5214fec32dbSPeter Maydell 
5225aff1c07SPeter Maydell static void mps2tz_common_init(MachineState *machine)
5235aff1c07SPeter Maydell {
5245aff1c07SPeter Maydell     MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine);
5254a30dc1cSPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms);
5265aff1c07SPeter Maydell     MachineClass *mc = MACHINE_GET_CLASS(machine);
5275aff1c07SPeter Maydell     MemoryRegion *system_memory = get_system_memory();
5285aff1c07SPeter Maydell     DeviceState *iotkitdev;
5295aff1c07SPeter Maydell     DeviceState *dev_splitter;
530ef29e382SPeter Maydell     const PPCInfo *ppcs;
531ef29e382SPeter Maydell     int num_ppcs;
5325aff1c07SPeter Maydell     int i;
5335aff1c07SPeter Maydell 
5345aff1c07SPeter Maydell     if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) {
5355aff1c07SPeter Maydell         error_report("This board can only be used with CPU %s",
5365aff1c07SPeter Maydell                      mc->default_cpu_type);
5375aff1c07SPeter Maydell         exit(1);
5385aff1c07SPeter Maydell     }
5395aff1c07SPeter Maydell 
54070a2cb8eSIgor Mammedov     if (machine->ram_size != mc->default_ram_size) {
54170a2cb8eSIgor Mammedov         char *sz = size_to_str(mc->default_ram_size);
54270a2cb8eSIgor Mammedov         error_report("Invalid RAM size, should be %s", sz);
54370a2cb8eSIgor Mammedov         g_free(sz);
54470a2cb8eSIgor Mammedov         exit(EXIT_FAILURE);
54570a2cb8eSIgor Mammedov     }
54670a2cb8eSIgor Mammedov 
547dee1515bSPeter Maydell     /* These clocks don't need migration because they are fixed-frequency */
548dee1515bSPeter Maydell     mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
549a3e24690SPeter Maydell     clock_set_hz(mms->sysclk, mmc->sysclk_frq);
550dee1515bSPeter Maydell     mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK");
551dee1515bSPeter Maydell     clock_set_hz(mms->s32kclk, S32KCLK_FRQ);
552dee1515bSPeter Maydell 
5530074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit,
5540074fce6SMarkus Armbruster                             mmc->armsse_type);
5555aff1c07SPeter Maydell     iotkitdev = DEVICE(&mms->iotkit);
5565325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&mms->iotkit), "memory",
5575325cc34SMarkus Armbruster                              OBJECT(system_memory), &error_abort);
55811e1d412SPeter Maydell     qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq);
559dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
560dee1515bSPeter Maydell     qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
5610074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal);
5625aff1c07SPeter Maydell 
5634a30dc1cSPeter Maydell     /*
564ba94ffd7SPeter Maydell      * If this board has more than one CPU, then we need to create splitters
565ba94ffd7SPeter Maydell      * to feed the IRQ inputs for each CPU in the SSE from each device in the
566ba94ffd7SPeter Maydell      * board. If there is only one CPU, we can just wire the device IRQ
567ba94ffd7SPeter Maydell      * directly to the SSE's IRQ input.
5684a30dc1cSPeter Maydell      */
56911e1d412SPeter Maydell     assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX);
570ba94ffd7SPeter Maydell     if (mc->max_cpus > 1) {
57111e1d412SPeter Maydell         for (i = 0; i < mmc->numirq; i++) {
5724a30dc1cSPeter Maydell             char *name = g_strdup_printf("mps2-irq-splitter%d", i);
5734a30dc1cSPeter Maydell             SplitIRQ *splitter = &mms->cpu_irq_splitter[i];
5744a30dc1cSPeter Maydell 
5759fc7fc4dSMarkus Armbruster             object_initialize_child_with_props(OBJECT(machine), name,
5764a30dc1cSPeter Maydell                                                splitter, sizeof(*splitter),
5779fc7fc4dSMarkus Armbruster                                                TYPE_SPLIT_IRQ, &error_fatal,
5789fc7fc4dSMarkus Armbruster                                                NULL);
5794a30dc1cSPeter Maydell             g_free(name);
5804a30dc1cSPeter Maydell 
5815325cc34SMarkus Armbruster             object_property_set_int(OBJECT(splitter), "num-lines", 2,
5824a30dc1cSPeter Maydell                                     &error_fatal);
583ce189ab2SMarkus Armbruster             qdev_realize(DEVICE(splitter), NULL, &error_fatal);
5844a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 0,
5854a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
5864a30dc1cSPeter Maydell                                                          "EXP_IRQ", i));
5874a30dc1cSPeter Maydell             qdev_connect_gpio_out(DEVICE(splitter), 1,
5884a30dc1cSPeter Maydell                                   qdev_get_gpio_in_named(DEVICE(&mms->iotkit),
5894a30dc1cSPeter Maydell                                                          "EXP_CPU1_IRQ", i));
5904a30dc1cSPeter Maydell         }
5914a30dc1cSPeter Maydell     }
5924a30dc1cSPeter Maydell 
5935aff1c07SPeter Maydell     /* The sec_resp_cfg output from the IoTKit must be split into multiple
59428e56f05SPeter Maydell      * lines, one for each of the PPCs we create here, plus one per MSC.
5955aff1c07SPeter Maydell      */
5967840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(machine), "sec-resp-splitter",
5979fc7fc4dSMarkus Armbruster                             &mms->sec_resp_splitter, TYPE_SPLIT_IRQ);
5985325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&mms->sec_resp_splitter), "num-lines",
59928e56f05SPeter Maydell                             ARRAY_SIZE(mms->ppc) + ARRAY_SIZE(mms->msc),
6005325cc34SMarkus Armbruster                             &error_fatal);
601ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->sec_resp_splitter), NULL, &error_fatal);
6025aff1c07SPeter Maydell     dev_splitter = DEVICE(&mms->sec_resp_splitter);
6035aff1c07SPeter Maydell     qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0,
6045aff1c07SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
6055aff1c07SPeter Maydell 
6064fec32dbSPeter Maydell     /*
6074fec32dbSPeter Maydell      * The IoTKit sets up much of the memory layout, including
6085aff1c07SPeter Maydell      * the aliases between secure and non-secure regions in the
6094fec32dbSPeter Maydell      * address space, and also most of the devices in the system.
6104fec32dbSPeter Maydell      * The FPGA itself contains various RAMs and some additional devices.
6114fec32dbSPeter Maydell      * The FPGA images have an odd combination of different RAMs,
6125aff1c07SPeter Maydell      * because in hardware they are different implementations and
6135aff1c07SPeter Maydell      * connected to different buses, giving varying performance/size
6145aff1c07SPeter Maydell      * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
6154fec32dbSPeter Maydell      * call the largest lump our "system memory".
6165aff1c07SPeter Maydell      */
6175aff1c07SPeter Maydell 
6188cf68ed9SPeter Maydell     /*
6198cf68ed9SPeter Maydell      * The overflow IRQs for all UARTs are ORed together.
6205aff1c07SPeter Maydell      * Tx, Rx and "combined" IRQs are sent to the NVIC separately.
6218cf68ed9SPeter Maydell      * Create the OR gate for this: it has one input for the TX overflow
6228cf68ed9SPeter Maydell      * and one for the RX overflow for each UART we might have.
6238cf68ed9SPeter Maydell      * (If the board has fewer than the maximum possible number of UARTs
6248cf68ed9SPeter Maydell      * those inputs are never wired up and are treated as always-zero.)
6255aff1c07SPeter Maydell      */
6267840938eSPhilippe Mathieu-Daudé     object_initialize_child(OBJECT(mms), "uart-irq-orgate",
6279fc7fc4dSMarkus Armbruster                             &mms->uart_irq_orgate, TYPE_OR_IRQ);
6288cf68ed9SPeter Maydell     object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines",
6298cf68ed9SPeter Maydell                             2 * ARRAY_SIZE(mms->uart),
6305aff1c07SPeter Maydell                             &error_fatal);
631ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal);
6325aff1c07SPeter Maydell     qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0,
633fee887a7SPeter Maydell                           get_sse_irq_in(mms, 47));
6345aff1c07SPeter Maydell 
6355aff1c07SPeter Maydell     /* Most of the devices in the FPGA are behind Peripheral Protection
6365aff1c07SPeter Maydell      * Controllers. The required order for initializing things is:
6375aff1c07SPeter Maydell      *  + initialize the PPC
6385aff1c07SPeter Maydell      *  + initialize, configure and realize downstream devices
6395aff1c07SPeter Maydell      *  + connect downstream device MemoryRegions to the PPC
6405aff1c07SPeter Maydell      *  + realize the PPC
6415aff1c07SPeter Maydell      *  + map the PPC's MemoryRegions to the places in the address map
6425aff1c07SPeter Maydell      *    where the downstream devices should appear
6435aff1c07SPeter Maydell      *  + wire up the PPC's control lines to the IoTKit object
6445aff1c07SPeter Maydell      */
6455aff1c07SPeter Maydell 
646ef29e382SPeter Maydell     const PPCInfo an505_ppcs[] = { {
6475aff1c07SPeter Maydell             .name = "apb_ppcexp0",
6485aff1c07SPeter Maydell             .ports = {
6494fec32dbSPeter Maydell                 { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 },
6504fec32dbSPeter Maydell                 { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 },
6514fec32dbSPeter Maydell                 { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 },
6525aff1c07SPeter Maydell             },
6535aff1c07SPeter Maydell         }, {
6545aff1c07SPeter Maydell             .name = "apb_ppcexp1",
6555aff1c07SPeter Maydell             .ports = {
656b22c4e8bSPeter Maydell                 { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } },
657b22c4e8bSPeter Maydell                 { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } },
658b22c4e8bSPeter Maydell                 { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } },
659b22c4e8bSPeter Maydell                 { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } },
660b22c4e8bSPeter Maydell                 { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } },
661b22c4e8bSPeter Maydell                 { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } },
662b22c4e8bSPeter Maydell                 { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } },
663b22c4e8bSPeter Maydell                 { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } },
664b22c4e8bSPeter Maydell                 { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } },
665b22c4e8bSPeter Maydell                 { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } },
6662e34818fSPhilippe Mathieu-Daudé                 { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 },
6672e34818fSPhilippe Mathieu-Daudé                 { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 },
6682e34818fSPhilippe Mathieu-Daudé                 { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 },
6692e34818fSPhilippe Mathieu-Daudé                 { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 },
6705aff1c07SPeter Maydell             },
6715aff1c07SPeter Maydell         }, {
6725aff1c07SPeter Maydell             .name = "apb_ppcexp2",
6735aff1c07SPeter Maydell             .ports = {
6745aff1c07SPeter Maydell                 { "scc", make_scc, &mms->scc, 0x40300000, 0x1000 },
6755aff1c07SPeter Maydell                 { "i2s-audio", make_unimp_dev, &mms->i2s_audio,
6765aff1c07SPeter Maydell                   0x40301000, 0x1000 },
6775aff1c07SPeter Maydell                 { "fpgaio", make_fpgaio, &mms->fpgaio, 0x40302000, 0x1000 },
6785aff1c07SPeter Maydell             },
6795aff1c07SPeter Maydell         }, {
6805aff1c07SPeter Maydell             .name = "ahb_ppcexp0",
6815aff1c07SPeter Maydell             .ports = {
6825aff1c07SPeter Maydell                 { "gfx", make_unimp_dev, &mms->gfx, 0x41000000, 0x140000 },
6835aff1c07SPeter Maydell                 { "gpio0", make_unimp_dev, &mms->gpio[0], 0x40100000, 0x1000 },
6845aff1c07SPeter Maydell                 { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 },
6855aff1c07SPeter Maydell                 { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 },
6865aff1c07SPeter Maydell                 { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 },
687b22c4e8bSPeter Maydell                 { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } },
6885aff1c07SPeter Maydell             },
6895aff1c07SPeter Maydell         }, {
6905aff1c07SPeter Maydell             .name = "ahb_ppcexp1",
6915aff1c07SPeter Maydell             .ports = {
692b22c4e8bSPeter Maydell                 { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } },
693b22c4e8bSPeter Maydell                 { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } },
694b22c4e8bSPeter Maydell                 { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } },
695b22c4e8bSPeter Maydell                 { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } },
6965aff1c07SPeter Maydell             },
6975aff1c07SPeter Maydell         },
6985aff1c07SPeter Maydell     };
6995aff1c07SPeter Maydell 
700ef29e382SPeter Maydell     switch (mmc->fpga_type) {
701ef29e382SPeter Maydell     case FPGA_AN505:
702ef29e382SPeter Maydell     case FPGA_AN521:
703ef29e382SPeter Maydell         ppcs = an505_ppcs;
704ef29e382SPeter Maydell         num_ppcs = ARRAY_SIZE(an505_ppcs);
705ef29e382SPeter Maydell         break;
706ef29e382SPeter Maydell     default:
707ef29e382SPeter Maydell         g_assert_not_reached();
708ef29e382SPeter Maydell     }
709ef29e382SPeter Maydell 
710ef29e382SPeter Maydell     for (i = 0; i < num_ppcs; i++) {
7115aff1c07SPeter Maydell         const PPCInfo *ppcinfo = &ppcs[i];
7125aff1c07SPeter Maydell         TZPPC *ppc = &mms->ppc[i];
7135aff1c07SPeter Maydell         DeviceState *ppcdev;
7145aff1c07SPeter Maydell         int port;
7155aff1c07SPeter Maydell         char *gpioname;
7165aff1c07SPeter Maydell 
7170074fce6SMarkus Armbruster         object_initialize_child(OBJECT(machine), ppcinfo->name, ppc,
7180074fce6SMarkus Armbruster                                 TYPE_TZ_PPC);
7195aff1c07SPeter Maydell         ppcdev = DEVICE(ppc);
7205aff1c07SPeter Maydell 
7215aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
7225aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
7235aff1c07SPeter Maydell             MemoryRegion *mr;
7245aff1c07SPeter Maydell             char *portname;
7255aff1c07SPeter Maydell 
7265aff1c07SPeter Maydell             if (!pinfo->devfn) {
7275aff1c07SPeter Maydell                 continue;
7285aff1c07SPeter Maydell             }
7295aff1c07SPeter Maydell 
73042418279SPeter Maydell             mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size,
73142418279SPeter Maydell                               pinfo->irqs);
7325aff1c07SPeter Maydell             portname = g_strdup_printf("port[%d]", port);
7335325cc34SMarkus Armbruster             object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
7345325cc34SMarkus Armbruster                                      &error_fatal);
7355aff1c07SPeter Maydell             g_free(portname);
7365aff1c07SPeter Maydell         }
7375aff1c07SPeter Maydell 
7380074fce6SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(ppc), &error_fatal);
7395aff1c07SPeter Maydell 
7405aff1c07SPeter Maydell         for (port = 0; port < TZ_NUM_PORTS; port++) {
7415aff1c07SPeter Maydell             const PPCPortInfo *pinfo = &ppcinfo->ports[port];
7425aff1c07SPeter Maydell 
7435aff1c07SPeter Maydell             if (!pinfo->devfn) {
7445aff1c07SPeter Maydell                 continue;
7455aff1c07SPeter Maydell             }
7465aff1c07SPeter Maydell             sysbus_mmio_map(SYS_BUS_DEVICE(ppc), port, pinfo->addr);
7475aff1c07SPeter Maydell 
7485aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_nonsec", ppcinfo->name);
7495aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
7505aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
7515aff1c07SPeter Maydell                                                                "cfg_nonsec",
7525aff1c07SPeter Maydell                                                                port));
7535aff1c07SPeter Maydell             g_free(gpioname);
7545aff1c07SPeter Maydell             gpioname = g_strdup_printf("%s_ap", ppcinfo->name);
7555aff1c07SPeter Maydell             qdev_connect_gpio_out_named(iotkitdev, gpioname, port,
7565aff1c07SPeter Maydell                                         qdev_get_gpio_in_named(ppcdev,
7575aff1c07SPeter Maydell                                                                "cfg_ap", port));
7585aff1c07SPeter Maydell             g_free(gpioname);
7595aff1c07SPeter Maydell         }
7605aff1c07SPeter Maydell 
7615aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_enable", ppcinfo->name);
7625aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
7635aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
7645aff1c07SPeter Maydell                                                            "irq_enable", 0));
7655aff1c07SPeter Maydell         g_free(gpioname);
7665aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_clear", ppcinfo->name);
7675aff1c07SPeter Maydell         qdev_connect_gpio_out_named(iotkitdev, gpioname, 0,
7685aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(ppcdev,
7695aff1c07SPeter Maydell                                                            "irq_clear", 0));
7705aff1c07SPeter Maydell         g_free(gpioname);
7715aff1c07SPeter Maydell         gpioname = g_strdup_printf("%s_irq_status", ppcinfo->name);
7725aff1c07SPeter Maydell         qdev_connect_gpio_out_named(ppcdev, "irq", 0,
7735aff1c07SPeter Maydell                                     qdev_get_gpio_in_named(iotkitdev,
7745aff1c07SPeter Maydell                                                            gpioname, 0));
7755aff1c07SPeter Maydell         g_free(gpioname);
7765aff1c07SPeter Maydell 
7775aff1c07SPeter Maydell         qdev_connect_gpio_out(dev_splitter, i,
7785aff1c07SPeter Maydell                               qdev_get_gpio_in_named(ppcdev,
7795aff1c07SPeter Maydell                                                      "cfg_sec_resp", 0));
7805aff1c07SPeter Maydell     }
7815aff1c07SPeter Maydell 
7825aff1c07SPeter Maydell     create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000);
7835aff1c07SPeter Maydell 
7844fec32dbSPeter Maydell     create_non_mpc_ram(mms);
7854fec32dbSPeter Maydell 
7865aff1c07SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000);
7875aff1c07SPeter Maydell }
7885aff1c07SPeter Maydell 
78928e56f05SPeter Maydell static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address,
79028e56f05SPeter Maydell                                int *iregion, bool *exempt, bool *ns, bool *nsc)
79128e56f05SPeter Maydell {
79228e56f05SPeter Maydell     /*
79328e56f05SPeter Maydell      * The MPS2 TZ FPGA images have IDAUs in them which are connected to
79428e56f05SPeter Maydell      * the Master Security Controllers. Thes have the same logic as
79528e56f05SPeter Maydell      * is used by the IoTKit for the IDAU connected to the CPU, except
79628e56f05SPeter Maydell      * that MSCs don't care about the NSC attribute.
79728e56f05SPeter Maydell      */
79828e56f05SPeter Maydell     int region = extract32(address, 28, 4);
79928e56f05SPeter Maydell 
80028e56f05SPeter Maydell     *ns = !(region & 1);
80128e56f05SPeter Maydell     *nsc = false;
80228e56f05SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
80328e56f05SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
80428e56f05SPeter Maydell     *iregion = region;
80528e56f05SPeter Maydell }
80628e56f05SPeter Maydell 
8075aff1c07SPeter Maydell static void mps2tz_class_init(ObjectClass *oc, void *data)
8085aff1c07SPeter Maydell {
8095aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
81028e56f05SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc);
8115aff1c07SPeter Maydell 
8125aff1c07SPeter Maydell     mc->init = mps2tz_common_init;
81328e56f05SPeter Maydell     iic->check = mps2_tz_idau_check;
814*18a8c3b3SPeter Maydell }
815*18a8c3b3SPeter Maydell 
816*18a8c3b3SPeter Maydell static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc)
817*18a8c3b3SPeter Maydell {
818*18a8c3b3SPeter Maydell     /*
819*18a8c3b3SPeter Maydell      * Set mc->default_ram_size and default_ram_id from the
820*18a8c3b3SPeter Maydell      * information in mmc->raminfo.
821*18a8c3b3SPeter Maydell      */
822*18a8c3b3SPeter Maydell     MachineClass *mc = MACHINE_CLASS(mmc);
823*18a8c3b3SPeter Maydell     const RAMInfo *p;
824*18a8c3b3SPeter Maydell 
825*18a8c3b3SPeter Maydell     for (p = mmc->raminfo; p->name; p++) {
826*18a8c3b3SPeter Maydell         if (p->mrindex < 0) {
827*18a8c3b3SPeter Maydell             /* Found the entry for "system memory" */
828*18a8c3b3SPeter Maydell             mc->default_ram_size = p->size;
829*18a8c3b3SPeter Maydell             mc->default_ram_id = p->name;
830*18a8c3b3SPeter Maydell             return;
831*18a8c3b3SPeter Maydell         }
832*18a8c3b3SPeter Maydell     }
833*18a8c3b3SPeter Maydell     g_assert_not_reached();
8345aff1c07SPeter Maydell }
8355aff1c07SPeter Maydell 
8365aff1c07SPeter Maydell static void mps2tz_an505_class_init(ObjectClass *oc, void *data)
8375aff1c07SPeter Maydell {
8385aff1c07SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
8395aff1c07SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
8405aff1c07SPeter Maydell 
8415aff1c07SPeter Maydell     mc->desc = "ARM MPS2 with AN505 FPGA image for Cortex-M33";
84223f92423SPeter Maydell     mc->default_cpus = 1;
84323f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
84423f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
8455aff1c07SPeter Maydell     mmc->fpga_type = FPGA_AN505;
8465aff1c07SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
847cb159db9SPeter Maydell     mmc->scc_id = 0x41045050;
848a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
849f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk;
850f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
851de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
852de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
85311e1d412SPeter Maydell     mmc->numirq = 92;
8544fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo;
85523f92423SPeter Maydell     mmc->armsse_type = TYPE_IOTKIT;
856*18a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
85723f92423SPeter Maydell }
85823f92423SPeter Maydell 
85923f92423SPeter Maydell static void mps2tz_an521_class_init(ObjectClass *oc, void *data)
86023f92423SPeter Maydell {
86123f92423SPeter Maydell     MachineClass *mc = MACHINE_CLASS(oc);
86223f92423SPeter Maydell     MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
86323f92423SPeter Maydell 
86423f92423SPeter Maydell     mc->desc = "ARM MPS2 with AN521 FPGA image for dual Cortex-M33";
86523f92423SPeter Maydell     mc->default_cpus = 2;
86623f92423SPeter Maydell     mc->min_cpus = mc->default_cpus;
86723f92423SPeter Maydell     mc->max_cpus = mc->default_cpus;
86823f92423SPeter Maydell     mmc->fpga_type = FPGA_AN521;
86923f92423SPeter Maydell     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33");
87023f92423SPeter Maydell     mmc->scc_id = 0x41045210;
871a3e24690SPeter Maydell     mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */
872f7c71b21SPeter Maydell     mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */
873f7c71b21SPeter Maydell     mmc->len_oscclk = ARRAY_SIZE(an505_oscclk);
874de77e8f4SPeter Maydell     mmc->fpgaio_num_leds = 2;
875de77e8f4SPeter Maydell     mmc->fpgaio_has_switches = false;
87611e1d412SPeter Maydell     mmc->numirq = 92;
8774fec32dbSPeter Maydell     mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */
87823f92423SPeter Maydell     mmc->armsse_type = TYPE_SSE200;
879*18a8c3b3SPeter Maydell     mps2tz_set_default_ram_info(mmc);
8805aff1c07SPeter Maydell }
8815aff1c07SPeter Maydell 
8825aff1c07SPeter Maydell static const TypeInfo mps2tz_info = {
8835aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_MACHINE,
8845aff1c07SPeter Maydell     .parent = TYPE_MACHINE,
8855aff1c07SPeter Maydell     .abstract = true,
8865aff1c07SPeter Maydell     .instance_size = sizeof(MPS2TZMachineState),
8875aff1c07SPeter Maydell     .class_size = sizeof(MPS2TZMachineClass),
8885aff1c07SPeter Maydell     .class_init = mps2tz_class_init,
88928e56f05SPeter Maydell     .interfaces = (InterfaceInfo[]) {
89028e56f05SPeter Maydell         { TYPE_IDAU_INTERFACE },
89128e56f05SPeter Maydell         { }
89228e56f05SPeter Maydell     },
8935aff1c07SPeter Maydell };
8945aff1c07SPeter Maydell 
8955aff1c07SPeter Maydell static const TypeInfo mps2tz_an505_info = {
8965aff1c07SPeter Maydell     .name = TYPE_MPS2TZ_AN505_MACHINE,
8975aff1c07SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
8985aff1c07SPeter Maydell     .class_init = mps2tz_an505_class_init,
8995aff1c07SPeter Maydell };
9005aff1c07SPeter Maydell 
90123f92423SPeter Maydell static const TypeInfo mps2tz_an521_info = {
90223f92423SPeter Maydell     .name = TYPE_MPS2TZ_AN521_MACHINE,
90323f92423SPeter Maydell     .parent = TYPE_MPS2TZ_MACHINE,
90423f92423SPeter Maydell     .class_init = mps2tz_an521_class_init,
90523f92423SPeter Maydell };
90623f92423SPeter Maydell 
9075aff1c07SPeter Maydell static void mps2tz_machine_init(void)
9085aff1c07SPeter Maydell {
9095aff1c07SPeter Maydell     type_register_static(&mps2tz_info);
9105aff1c07SPeter Maydell     type_register_static(&mps2tz_an505_info);
91123f92423SPeter Maydell     type_register_static(&mps2tz_an521_info);
9125aff1c07SPeter Maydell }
9135aff1c07SPeter Maydell 
9145aff1c07SPeter Maydell type_init(mps2tz_machine_init);
915