xref: /qemu/hw/arm/integratorcp.c (revision ba1ba5cca3962a9cc400c713c736b4fb8db1f38e)
1b5ff1b31Sbellard /*
2b5ff1b31Sbellard  * ARM Integrator CP System emulation.
3b5ff1b31Sbellard  *
4a1bb27b1Spbrook  * Copyright (c) 2005-2007 CodeSourcery.
5b5ff1b31Sbellard  * Written by Paul Brook
6b5ff1b31Sbellard  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL
8b5ff1b31Sbellard  */
9b5ff1b31Sbellard 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
124771d756SPaolo Bonzini #include "qemu-common.h"
134771d756SPaolo Bonzini #include "cpu.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
15bd2be150SPeter Maydell #include "hw/devices.h"
1683c9f4caSPaolo Bonzini #include "hw/boards.h"
17bd2be150SPeter Maydell #include "hw/arm/arm.h"
18b8616055SAlex Bennée #include "hw/misc/arm_integrator_debug.h"
191422e32dSPaolo Bonzini #include "net/net.h"
20022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
219c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
22223a72f1SGreg Bellows #include "qemu/error-report.h"
23f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
24b5ff1b31Sbellard 
25257ec289SAndreas Färber #define TYPE_INTEGRATOR_CM "integrator_core"
26257ec289SAndreas Färber #define INTEGRATOR_CM(obj) \
27257ec289SAndreas Färber     OBJECT_CHECK(IntegratorCMState, (obj), TYPE_INTEGRATOR_CM)
28257ec289SAndreas Färber 
29257ec289SAndreas Färber typedef struct IntegratorCMState {
30257ec289SAndreas Färber     /*< private >*/
31257ec289SAndreas Färber     SysBusDevice parent_obj;
32257ec289SAndreas Färber     /*< public >*/
33257ec289SAndreas Färber 
3471d9bc50SBenoît Canet     MemoryRegion iomem;
35ee6847d1SGerd Hoffmann     uint32_t memsz;
36211adf4dSAvi Kivity     MemoryRegion flash;
37b5ff1b31Sbellard     uint32_t cm_osc;
38b5ff1b31Sbellard     uint32_t cm_ctrl;
39b5ff1b31Sbellard     uint32_t cm_lock;
40b5ff1b31Sbellard     uint32_t cm_auxosc;
41b5ff1b31Sbellard     uint32_t cm_sdram;
42b5ff1b31Sbellard     uint32_t cm_init;
43b5ff1b31Sbellard     uint32_t cm_flags;
44b5ff1b31Sbellard     uint32_t cm_nvflags;
45f53977f7SJan Petrous     uint32_t cm_refcnt_offset;
46b5ff1b31Sbellard     uint32_t int_level;
47b5ff1b31Sbellard     uint32_t irq_enabled;
48b5ff1b31Sbellard     uint32_t fiq_enabled;
49257ec289SAndreas Färber } IntegratorCMState;
50b5ff1b31Sbellard 
51b5ff1b31Sbellard static uint8_t integrator_spd[128] = {
52b5ff1b31Sbellard    128, 8, 4, 11, 9, 1, 64, 0,  2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
53b5ff1b31Sbellard    0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
54b5ff1b31Sbellard };
55b5ff1b31Sbellard 
5626d32022SPavel Dovgalyuk static const VMStateDescription vmstate_integratorcm = {
5726d32022SPavel Dovgalyuk     .name = "integratorcm",
5826d32022SPavel Dovgalyuk     .version_id = 1,
5926d32022SPavel Dovgalyuk     .minimum_version_id = 1,
6026d32022SPavel Dovgalyuk     .fields      = (VMStateField[]) {
6126d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_osc, IntegratorCMState),
6226d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_ctrl, IntegratorCMState),
6326d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_lock, IntegratorCMState),
6426d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_auxosc, IntegratorCMState),
6526d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_sdram, IntegratorCMState),
6626d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_init, IntegratorCMState),
6726d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_flags, IntegratorCMState),
6826d32022SPavel Dovgalyuk         VMSTATE_UINT32(cm_nvflags, IntegratorCMState),
6926d32022SPavel Dovgalyuk         VMSTATE_UINT32(int_level, IntegratorCMState),
7026d32022SPavel Dovgalyuk         VMSTATE_UINT32(irq_enabled, IntegratorCMState),
7126d32022SPavel Dovgalyuk         VMSTATE_UINT32(fiq_enabled, IntegratorCMState),
7226d32022SPavel Dovgalyuk         VMSTATE_END_OF_LIST()
7326d32022SPavel Dovgalyuk     }
7426d32022SPavel Dovgalyuk };
7526d32022SPavel Dovgalyuk 
76a8170e5eSAvi Kivity static uint64_t integratorcm_read(void *opaque, hwaddr offset,
7771d9bc50SBenoît Canet                                   unsigned size)
78b5ff1b31Sbellard {
79257ec289SAndreas Färber     IntegratorCMState *s = opaque;
80b5ff1b31Sbellard     if (offset >= 0x100 && offset < 0x200) {
81b5ff1b31Sbellard         /* CM_SPD */
82b5ff1b31Sbellard         if (offset >= 0x180)
83b5ff1b31Sbellard             return 0;
84b5ff1b31Sbellard         return integrator_spd[offset >> 2];
85b5ff1b31Sbellard     }
86b5ff1b31Sbellard     switch (offset >> 2) {
87b5ff1b31Sbellard     case 0: /* CM_ID */
88b5ff1b31Sbellard         return 0x411a3001;
89b5ff1b31Sbellard     case 1: /* CM_PROC */
90b5ff1b31Sbellard         return 0;
91b5ff1b31Sbellard     case 2: /* CM_OSC */
92b5ff1b31Sbellard         return s->cm_osc;
93b5ff1b31Sbellard     case 3: /* CM_CTRL */
94b5ff1b31Sbellard         return s->cm_ctrl;
95b5ff1b31Sbellard     case 4: /* CM_STAT */
96b5ff1b31Sbellard         return 0x00100000;
97b5ff1b31Sbellard     case 5: /* CM_LOCK */
98b5ff1b31Sbellard         if (s->cm_lock == 0xa05f) {
99b5ff1b31Sbellard             return 0x1a05f;
100b5ff1b31Sbellard         } else {
101b5ff1b31Sbellard             return s->cm_lock;
102b5ff1b31Sbellard         }
103b5ff1b31Sbellard     case 6: /* CM_LMBUSCNT */
104b5ff1b31Sbellard         /* ??? High frequency timer.  */
1052ac71179SPaul Brook         hw_error("integratorcm_read: CM_LMBUSCNT");
106b5ff1b31Sbellard     case 7: /* CM_AUXOSC */
107b5ff1b31Sbellard         return s->cm_auxosc;
108b5ff1b31Sbellard     case 8: /* CM_SDRAM */
109b5ff1b31Sbellard         return s->cm_sdram;
110b5ff1b31Sbellard     case 9: /* CM_INIT */
111b5ff1b31Sbellard         return s->cm_init;
112f53977f7SJan Petrous     case 10: /* CM_REFCNT */
113f53977f7SJan Petrous         /* This register, CM_REFCNT, provides a 32-bit count value.
114f53977f7SJan Petrous          * The count increments at the fixed reference clock frequency of 24MHz
115f53977f7SJan Petrous          * and can be used as a real-time counter.
116f53977f7SJan Petrous          */
117f53977f7SJan Petrous         return (uint32_t)muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
118f53977f7SJan Petrous                                   1000) - s->cm_refcnt_offset;
119b5ff1b31Sbellard     case 12: /* CM_FLAGS */
120b5ff1b31Sbellard         return s->cm_flags;
121b5ff1b31Sbellard     case 14: /* CM_NVFLAGS */
122b5ff1b31Sbellard         return s->cm_nvflags;
123b5ff1b31Sbellard     case 16: /* CM_IRQ_STAT */
124b5ff1b31Sbellard         return s->int_level & s->irq_enabled;
125b5ff1b31Sbellard     case 17: /* CM_IRQ_RSTAT */
126b5ff1b31Sbellard         return s->int_level;
127b5ff1b31Sbellard     case 18: /* CM_IRQ_ENSET */
128b5ff1b31Sbellard         return s->irq_enabled;
129b5ff1b31Sbellard     case 20: /* CM_SOFT_INTSET */
130b5ff1b31Sbellard         return s->int_level & 1;
131b5ff1b31Sbellard     case 24: /* CM_FIQ_STAT */
132b5ff1b31Sbellard         return s->int_level & s->fiq_enabled;
133b5ff1b31Sbellard     case 25: /* CM_FIQ_RSTAT */
134b5ff1b31Sbellard         return s->int_level;
135b5ff1b31Sbellard     case 26: /* CM_FIQ_ENSET */
136b5ff1b31Sbellard         return s->fiq_enabled;
137b5ff1b31Sbellard     case 32: /* CM_VOLTAGE_CTL0 */
138b5ff1b31Sbellard     case 33: /* CM_VOLTAGE_CTL1 */
139b5ff1b31Sbellard     case 34: /* CM_VOLTAGE_CTL2 */
140b5ff1b31Sbellard     case 35: /* CM_VOLTAGE_CTL3 */
141b5ff1b31Sbellard         /* ??? Voltage control unimplemented.  */
142b5ff1b31Sbellard         return 0;
143b5ff1b31Sbellard     default:
1442ac71179SPaul Brook         hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
1452ac71179SPaul Brook                  (int)offset);
146b5ff1b31Sbellard         return 0;
147b5ff1b31Sbellard     }
148b5ff1b31Sbellard }
149b5ff1b31Sbellard 
150257ec289SAndreas Färber static void integratorcm_do_remap(IntegratorCMState *s)
151b5ff1b31Sbellard {
152563c2bf3SPeter Maydell     /* Sync memory region state with CM_CTRL REMAP bit:
153563c2bf3SPeter Maydell      * bit 0 => flash at address 0; bit 1 => RAM
154563c2bf3SPeter Maydell      */
155563c2bf3SPeter Maydell     memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
156b5ff1b31Sbellard }
157b5ff1b31Sbellard 
158257ec289SAndreas Färber static void integratorcm_set_ctrl(IntegratorCMState *s, uint32_t value)
159b5ff1b31Sbellard {
160b5ff1b31Sbellard     if (value & 8) {
161cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
162b5ff1b31Sbellard     }
163df3f457bSPeter Maydell     if ((s->cm_ctrl ^ value) & 1) {
164df3f457bSPeter Maydell         /* (value & 1) != 0 means the green "MISC LED" is lit.
165df3f457bSPeter Maydell          * We don't have any nice place to display LEDs. printf is a bad
166df3f457bSPeter Maydell          * idea because Linux uses the LED as a heartbeat and the output
167df3f457bSPeter Maydell          * will swamp anything else on the terminal.
168df3f457bSPeter Maydell          */
169b5ff1b31Sbellard     }
170df3f457bSPeter Maydell     /* Note that the RESET bit [3] always reads as zero */
171df3f457bSPeter Maydell     s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
172563c2bf3SPeter Maydell     integratorcm_do_remap(s);
173b5ff1b31Sbellard }
174b5ff1b31Sbellard 
175257ec289SAndreas Färber static void integratorcm_update(IntegratorCMState *s)
176b5ff1b31Sbellard {
177b5ff1b31Sbellard     /* ??? The CPU irq/fiq is raised when either the core module or base PIC
178b5ff1b31Sbellard        are active.  */
179b5ff1b31Sbellard     if (s->int_level & (s->irq_enabled | s->fiq_enabled))
1802ac71179SPaul Brook         hw_error("Core module interrupt\n");
181b5ff1b31Sbellard }
182b5ff1b31Sbellard 
183a8170e5eSAvi Kivity static void integratorcm_write(void *opaque, hwaddr offset,
18471d9bc50SBenoît Canet                                uint64_t value, unsigned size)
185b5ff1b31Sbellard {
186257ec289SAndreas Färber     IntegratorCMState *s = opaque;
187b5ff1b31Sbellard     switch (offset >> 2) {
188b5ff1b31Sbellard     case 2: /* CM_OSC */
189b5ff1b31Sbellard         if (s->cm_lock == 0xa05f)
190b5ff1b31Sbellard             s->cm_osc = value;
191b5ff1b31Sbellard         break;
192b5ff1b31Sbellard     case 3: /* CM_CTRL */
193b5ff1b31Sbellard         integratorcm_set_ctrl(s, value);
194b5ff1b31Sbellard         break;
195b5ff1b31Sbellard     case 5: /* CM_LOCK */
196b5ff1b31Sbellard         s->cm_lock = value & 0xffff;
197b5ff1b31Sbellard         break;
198b5ff1b31Sbellard     case 7: /* CM_AUXOSC */
199b5ff1b31Sbellard         if (s->cm_lock == 0xa05f)
200b5ff1b31Sbellard             s->cm_auxosc = value;
201b5ff1b31Sbellard         break;
202b5ff1b31Sbellard     case 8: /* CM_SDRAM */
203b5ff1b31Sbellard         s->cm_sdram = value;
204b5ff1b31Sbellard         break;
205b5ff1b31Sbellard     case 9: /* CM_INIT */
206b5ff1b31Sbellard         /* ??? This can change the memory bus frequency.  */
207b5ff1b31Sbellard         s->cm_init = value;
208b5ff1b31Sbellard         break;
209b5ff1b31Sbellard     case 12: /* CM_FLAGSS */
210b5ff1b31Sbellard         s->cm_flags |= value;
211b5ff1b31Sbellard         break;
212b5ff1b31Sbellard     case 13: /* CM_FLAGSC */
213b5ff1b31Sbellard         s->cm_flags &= ~value;
214b5ff1b31Sbellard         break;
215b5ff1b31Sbellard     case 14: /* CM_NVFLAGSS */
216b5ff1b31Sbellard         s->cm_nvflags |= value;
217b5ff1b31Sbellard         break;
218b5ff1b31Sbellard     case 15: /* CM_NVFLAGSS */
219b5ff1b31Sbellard         s->cm_nvflags &= ~value;
220b5ff1b31Sbellard         break;
221b5ff1b31Sbellard     case 18: /* CM_IRQ_ENSET */
222b5ff1b31Sbellard         s->irq_enabled |= value;
223b5ff1b31Sbellard         integratorcm_update(s);
224b5ff1b31Sbellard         break;
225b5ff1b31Sbellard     case 19: /* CM_IRQ_ENCLR */
226b5ff1b31Sbellard         s->irq_enabled &= ~value;
227b5ff1b31Sbellard         integratorcm_update(s);
228b5ff1b31Sbellard         break;
229b5ff1b31Sbellard     case 20: /* CM_SOFT_INTSET */
230b5ff1b31Sbellard         s->int_level |= (value & 1);
231b5ff1b31Sbellard         integratorcm_update(s);
232b5ff1b31Sbellard         break;
233b5ff1b31Sbellard     case 21: /* CM_SOFT_INTCLR */
234b5ff1b31Sbellard         s->int_level &= ~(value & 1);
235b5ff1b31Sbellard         integratorcm_update(s);
236b5ff1b31Sbellard         break;
237b5ff1b31Sbellard     case 26: /* CM_FIQ_ENSET */
238b5ff1b31Sbellard         s->fiq_enabled |= value;
239b5ff1b31Sbellard         integratorcm_update(s);
240b5ff1b31Sbellard         break;
241b5ff1b31Sbellard     case 27: /* CM_FIQ_ENCLR */
242b5ff1b31Sbellard         s->fiq_enabled &= ~value;
243b5ff1b31Sbellard         integratorcm_update(s);
244b5ff1b31Sbellard         break;
245b5ff1b31Sbellard     case 32: /* CM_VOLTAGE_CTL0 */
246b5ff1b31Sbellard     case 33: /* CM_VOLTAGE_CTL1 */
247b5ff1b31Sbellard     case 34: /* CM_VOLTAGE_CTL2 */
248b5ff1b31Sbellard     case 35: /* CM_VOLTAGE_CTL3 */
249b5ff1b31Sbellard         /* ??? Voltage control unimplemented.  */
250b5ff1b31Sbellard         break;
251b5ff1b31Sbellard     default:
2522ac71179SPaul Brook         hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
2532ac71179SPaul Brook                  (int)offset);
254b5ff1b31Sbellard         break;
255b5ff1b31Sbellard     }
256b5ff1b31Sbellard }
257b5ff1b31Sbellard 
258b5ff1b31Sbellard /* Integrator/CM control registers.  */
259b5ff1b31Sbellard 
26071d9bc50SBenoît Canet static const MemoryRegionOps integratorcm_ops = {
26171d9bc50SBenoît Canet     .read = integratorcm_read,
26271d9bc50SBenoît Canet     .write = integratorcm_write,
26371d9bc50SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
264b5ff1b31Sbellard };
265b5ff1b31Sbellard 
266a1f42e0cSxiaoqiang.zhao static void integratorcm_init(Object *obj)
267b5ff1b31Sbellard {
268a1f42e0cSxiaoqiang.zhao     IntegratorCMState *s = INTEGRATOR_CM(obj);
269a1f42e0cSxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
270b5ff1b31Sbellard 
271b5ff1b31Sbellard     s->cm_osc = 0x01000048;
272b5ff1b31Sbellard     /* ??? What should the high bits of this value be?  */
273b5ff1b31Sbellard     s->cm_auxosc = 0x0007feff;
274b5ff1b31Sbellard     s->cm_sdram = 0x00011122;
275e9d9ee23SJakub Jermar     memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
276e9d9ee23SJakub Jermar     s->cm_init = 0x00000112;
277e9d9ee23SJakub Jermar     s->cm_refcnt_offset = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
278e9d9ee23SJakub Jermar                                    1000);
279b2d1b050SPeter Maydell     memory_region_init_ram(&s->flash, obj, "integrator.flash", 0x100000,
280e9d9ee23SJakub Jermar                            &error_fatal);
281e9d9ee23SJakub Jermar 
282e9d9ee23SJakub Jermar     memory_region_init_io(&s->iomem, obj, &integratorcm_ops, s,
283e9d9ee23SJakub Jermar                           "integratorcm", 0x00800000);
284e9d9ee23SJakub Jermar     sysbus_init_mmio(dev, &s->iomem);
285e9d9ee23SJakub Jermar 
286e9d9ee23SJakub Jermar     integratorcm_do_remap(s);
287e9d9ee23SJakub Jermar     /* ??? Save/restore.  */
288e9d9ee23SJakub Jermar }
289e9d9ee23SJakub Jermar 
290e9d9ee23SJakub Jermar static void integratorcm_realize(DeviceState *d, Error **errp)
291e9d9ee23SJakub Jermar {
292e9d9ee23SJakub Jermar     IntegratorCMState *s = INTEGRATOR_CM(d);
293e9d9ee23SJakub Jermar 
294ee6847d1SGerd Hoffmann     if (s->memsz >= 256) {
295b5ff1b31Sbellard         integrator_spd[31] = 64;
296b5ff1b31Sbellard         s->cm_sdram |= 0x10;
297ee6847d1SGerd Hoffmann     } else if (s->memsz >= 128) {
298b5ff1b31Sbellard         integrator_spd[31] = 32;
299b5ff1b31Sbellard         s->cm_sdram |= 0x0c;
300ee6847d1SGerd Hoffmann     } else if (s->memsz >= 64) {
301b5ff1b31Sbellard         integrator_spd[31] = 16;
302b5ff1b31Sbellard         s->cm_sdram |= 0x08;
303ee6847d1SGerd Hoffmann     } else if (s->memsz >= 32) {
304b5ff1b31Sbellard         integrator_spd[31] = 4;
305b5ff1b31Sbellard         s->cm_sdram |= 0x04;
306b5ff1b31Sbellard     } else {
307b5ff1b31Sbellard         integrator_spd[31] = 2;
308b5ff1b31Sbellard     }
309b5ff1b31Sbellard }
310b5ff1b31Sbellard 
311b5ff1b31Sbellard /* Integrator/CP hardware emulation.  */
312b5ff1b31Sbellard /* Primary interrupt controller.  */
313b5ff1b31Sbellard 
31491b64626SAndreas Färber #define TYPE_INTEGRATOR_PIC "integrator_pic"
31591b64626SAndreas Färber #define INTEGRATOR_PIC(obj) \
31691b64626SAndreas Färber    OBJECT_CHECK(icp_pic_state, (obj), TYPE_INTEGRATOR_PIC)
31791b64626SAndreas Färber 
31891b64626SAndreas Färber typedef struct icp_pic_state {
31991b64626SAndreas Färber     /*< private >*/
32091b64626SAndreas Färber     SysBusDevice parent_obj;
32191b64626SAndreas Färber     /*< public >*/
32291b64626SAndreas Färber 
32361074e46SBenoît Canet     MemoryRegion iomem;
324b5ff1b31Sbellard     uint32_t level;
325b5ff1b31Sbellard     uint32_t irq_enabled;
326b5ff1b31Sbellard     uint32_t fiq_enabled;
327d537cf6cSpbrook     qemu_irq parent_irq;
328d537cf6cSpbrook     qemu_irq parent_fiq;
329b5ff1b31Sbellard } icp_pic_state;
330b5ff1b31Sbellard 
33126d32022SPavel Dovgalyuk static const VMStateDescription vmstate_icp_pic = {
33226d32022SPavel Dovgalyuk     .name = "icp_pic",
33326d32022SPavel Dovgalyuk     .version_id = 1,
33426d32022SPavel Dovgalyuk     .minimum_version_id = 1,
33526d32022SPavel Dovgalyuk     .fields      = (VMStateField[]) {
33626d32022SPavel Dovgalyuk         VMSTATE_UINT32(level, icp_pic_state),
33726d32022SPavel Dovgalyuk         VMSTATE_UINT32(irq_enabled, icp_pic_state),
33826d32022SPavel Dovgalyuk         VMSTATE_UINT32(fiq_enabled, icp_pic_state),
33926d32022SPavel Dovgalyuk         VMSTATE_END_OF_LIST()
34026d32022SPavel Dovgalyuk     }
34126d32022SPavel Dovgalyuk };
34226d32022SPavel Dovgalyuk 
343b5ff1b31Sbellard static void icp_pic_update(icp_pic_state *s)
344b5ff1b31Sbellard {
345b5ff1b31Sbellard     uint32_t flags;
346b5ff1b31Sbellard 
347b5ff1b31Sbellard     flags = (s->level & s->irq_enabled);
348d537cf6cSpbrook     qemu_set_irq(s->parent_irq, flags != 0);
349cdbdb648Spbrook     flags = (s->level & s->fiq_enabled);
350d537cf6cSpbrook     qemu_set_irq(s->parent_fiq, flags != 0);
351b5ff1b31Sbellard }
352b5ff1b31Sbellard 
353cdbdb648Spbrook static void icp_pic_set_irq(void *opaque, int irq, int level)
354b5ff1b31Sbellard {
35580337b66Sbellard     icp_pic_state *s = (icp_pic_state *)opaque;
356b5ff1b31Sbellard     if (level)
35780337b66Sbellard         s->level |= 1 << irq;
358b5ff1b31Sbellard     else
35980337b66Sbellard         s->level &= ~(1 << irq);
360b5ff1b31Sbellard     icp_pic_update(s);
361b5ff1b31Sbellard }
362b5ff1b31Sbellard 
363a8170e5eSAvi Kivity static uint64_t icp_pic_read(void *opaque, hwaddr offset,
36461074e46SBenoît Canet                              unsigned size)
365b5ff1b31Sbellard {
366b5ff1b31Sbellard     icp_pic_state *s = (icp_pic_state *)opaque;
367b5ff1b31Sbellard 
368b5ff1b31Sbellard     switch (offset >> 2) {
369b5ff1b31Sbellard     case 0: /* IRQ_STATUS */
370b5ff1b31Sbellard         return s->level & s->irq_enabled;
371b5ff1b31Sbellard     case 1: /* IRQ_RAWSTAT */
372b5ff1b31Sbellard         return s->level;
373b5ff1b31Sbellard     case 2: /* IRQ_ENABLESET */
374b5ff1b31Sbellard         return s->irq_enabled;
375b5ff1b31Sbellard     case 4: /* INT_SOFTSET */
376b5ff1b31Sbellard         return s->level & 1;
377b5ff1b31Sbellard     case 8: /* FRQ_STATUS */
378b5ff1b31Sbellard         return s->level & s->fiq_enabled;
379b5ff1b31Sbellard     case 9: /* FRQ_RAWSTAT */
380b5ff1b31Sbellard         return s->level;
381b5ff1b31Sbellard     case 10: /* FRQ_ENABLESET */
382b5ff1b31Sbellard         return s->fiq_enabled;
383b5ff1b31Sbellard     case 3: /* IRQ_ENABLECLR */
384b5ff1b31Sbellard     case 5: /* INT_SOFTCLR */
385b5ff1b31Sbellard     case 11: /* FRQ_ENABLECLR */
386b5ff1b31Sbellard     default:
38729bfb117Spbrook         printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
388b5ff1b31Sbellard         return 0;
389b5ff1b31Sbellard     }
390b5ff1b31Sbellard }
391b5ff1b31Sbellard 
392a8170e5eSAvi Kivity static void icp_pic_write(void *opaque, hwaddr offset,
39361074e46SBenoît Canet                           uint64_t value, unsigned size)
394b5ff1b31Sbellard {
395b5ff1b31Sbellard     icp_pic_state *s = (icp_pic_state *)opaque;
396b5ff1b31Sbellard 
397b5ff1b31Sbellard     switch (offset >> 2) {
398b5ff1b31Sbellard     case 2: /* IRQ_ENABLESET */
399b5ff1b31Sbellard         s->irq_enabled |= value;
400b5ff1b31Sbellard         break;
401b5ff1b31Sbellard     case 3: /* IRQ_ENABLECLR */
402b5ff1b31Sbellard         s->irq_enabled &= ~value;
403b5ff1b31Sbellard         break;
404b5ff1b31Sbellard     case 4: /* INT_SOFTSET */
405b5ff1b31Sbellard         if (value & 1)
406d537cf6cSpbrook             icp_pic_set_irq(s, 0, 1);
407b5ff1b31Sbellard         break;
408b5ff1b31Sbellard     case 5: /* INT_SOFTCLR */
409b5ff1b31Sbellard         if (value & 1)
410d537cf6cSpbrook             icp_pic_set_irq(s, 0, 0);
411b5ff1b31Sbellard         break;
412b5ff1b31Sbellard     case 10: /* FRQ_ENABLESET */
413b5ff1b31Sbellard         s->fiq_enabled |= value;
414b5ff1b31Sbellard         break;
415b5ff1b31Sbellard     case 11: /* FRQ_ENABLECLR */
416b5ff1b31Sbellard         s->fiq_enabled &= ~value;
417b5ff1b31Sbellard         break;
418b5ff1b31Sbellard     case 0: /* IRQ_STATUS */
419b5ff1b31Sbellard     case 1: /* IRQ_RAWSTAT */
420b5ff1b31Sbellard     case 8: /* FRQ_STATUS */
421b5ff1b31Sbellard     case 9: /* FRQ_RAWSTAT */
422b5ff1b31Sbellard     default:
42329bfb117Spbrook         printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
424b5ff1b31Sbellard         return;
425b5ff1b31Sbellard     }
426b5ff1b31Sbellard     icp_pic_update(s);
427b5ff1b31Sbellard }
428b5ff1b31Sbellard 
42961074e46SBenoît Canet static const MemoryRegionOps icp_pic_ops = {
43061074e46SBenoît Canet     .read = icp_pic_read,
43161074e46SBenoît Canet     .write = icp_pic_write,
43261074e46SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
433b5ff1b31Sbellard };
434b5ff1b31Sbellard 
435a1f42e0cSxiaoqiang.zhao static void icp_pic_init(Object *obj)
436b5ff1b31Sbellard {
437a1f42e0cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
438a1f42e0cSxiaoqiang.zhao     icp_pic_state *s = INTEGRATOR_PIC(obj);
439a1f42e0cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
440b5ff1b31Sbellard 
44191b64626SAndreas Färber     qdev_init_gpio_in(dev, icp_pic_set_irq, 32);
44291b64626SAndreas Färber     sysbus_init_irq(sbd, &s->parent_irq);
44391b64626SAndreas Färber     sysbus_init_irq(sbd, &s->parent_fiq);
444a1f42e0cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &icp_pic_ops, s,
44564bde0f3SPaolo Bonzini                           "icp-pic", 0x00800000);
44691b64626SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
447b5ff1b31Sbellard }
448b5ff1b31Sbellard 
449b5ff1b31Sbellard /* CP control registers.  */
4500c36493eSBenoît Canet 
451ffc8542aSJan Kiszka #define TYPE_ICP_CONTROL_REGS "icp-ctrl-regs"
452ffc8542aSJan Kiszka #define ICP_CONTROL_REGS(obj) \
453ffc8542aSJan Kiszka     OBJECT_CHECK(ICPCtrlRegsState, (obj), TYPE_ICP_CONTROL_REGS)
454ffc8542aSJan Kiszka 
455ffc8542aSJan Kiszka typedef struct ICPCtrlRegsState {
456ffc8542aSJan Kiszka     /*< private >*/
457ffc8542aSJan Kiszka     SysBusDevice parent_obj;
458ffc8542aSJan Kiszka     /*< public >*/
459ffc8542aSJan Kiszka 
460ffc8542aSJan Kiszka     MemoryRegion iomem;
46183d0cf89SJan Kiszka 
46283d0cf89SJan Kiszka     qemu_irq mmc_irq;
46383d0cf89SJan Kiszka     uint32_t intreg_state;
464ffc8542aSJan Kiszka } ICPCtrlRegsState;
465ffc8542aSJan Kiszka 
46683d0cf89SJan Kiszka #define ICP_GPIO_MMC_WPROT      "mmc-wprot"
46783d0cf89SJan Kiszka #define ICP_GPIO_MMC_CARDIN     "mmc-cardin"
46883d0cf89SJan Kiszka 
46983d0cf89SJan Kiszka #define ICP_INTREG_WPROT        (1 << 0)
47083d0cf89SJan Kiszka #define ICP_INTREG_CARDIN       (1 << 3)
47183d0cf89SJan Kiszka 
47226d32022SPavel Dovgalyuk static const VMStateDescription vmstate_icp_control = {
47326d32022SPavel Dovgalyuk     .name = "icp_control",
47426d32022SPavel Dovgalyuk     .version_id = 1,
47526d32022SPavel Dovgalyuk     .minimum_version_id = 1,
47626d32022SPavel Dovgalyuk     .fields      = (VMStateField[]) {
47726d32022SPavel Dovgalyuk         VMSTATE_UINT32(intreg_state, ICPCtrlRegsState),
47826d32022SPavel Dovgalyuk         VMSTATE_END_OF_LIST()
47926d32022SPavel Dovgalyuk     }
48026d32022SPavel Dovgalyuk };
48126d32022SPavel Dovgalyuk 
482a8170e5eSAvi Kivity static uint64_t icp_control_read(void *opaque, hwaddr offset,
4830c36493eSBenoît Canet                                  unsigned size)
484b5ff1b31Sbellard {
48583d0cf89SJan Kiszka     ICPCtrlRegsState *s = opaque;
48683d0cf89SJan Kiszka 
487b5ff1b31Sbellard     switch (offset >> 2) {
488b5ff1b31Sbellard     case 0: /* CP_IDFIELD */
489b5ff1b31Sbellard         return 0x41034003;
490b5ff1b31Sbellard     case 1: /* CP_FLASHPROG */
491b5ff1b31Sbellard         return 0;
492b5ff1b31Sbellard     case 2: /* CP_INTREG */
49383d0cf89SJan Kiszka         return s->intreg_state;
494b5ff1b31Sbellard     case 3: /* CP_DECODE */
495b5ff1b31Sbellard         return 0x11;
496b5ff1b31Sbellard     default:
4972ac71179SPaul Brook         hw_error("icp_control_read: Bad offset %x\n", (int)offset);
498b5ff1b31Sbellard         return 0;
499b5ff1b31Sbellard     }
500b5ff1b31Sbellard }
501b5ff1b31Sbellard 
502a8170e5eSAvi Kivity static void icp_control_write(void *opaque, hwaddr offset,
5030c36493eSBenoît Canet                           uint64_t value, unsigned size)
504b5ff1b31Sbellard {
50583d0cf89SJan Kiszka     ICPCtrlRegsState *s = opaque;
50683d0cf89SJan Kiszka 
507b5ff1b31Sbellard     switch (offset >> 2) {
508b5ff1b31Sbellard     case 2: /* CP_INTREG */
50983d0cf89SJan Kiszka         s->intreg_state &= ~(value & ICP_INTREG_CARDIN);
51083d0cf89SJan Kiszka         qemu_set_irq(s->mmc_irq, !!(s->intreg_state & ICP_INTREG_CARDIN));
51183d0cf89SJan Kiszka         break;
51283d0cf89SJan Kiszka     case 1: /* CP_FLASHPROG */
513b5ff1b31Sbellard     case 3: /* CP_DECODE */
514b5ff1b31Sbellard         /* Nothing interesting implemented yet.  */
515b5ff1b31Sbellard         break;
516b5ff1b31Sbellard     default:
5172ac71179SPaul Brook         hw_error("icp_control_write: Bad offset %x\n", (int)offset);
518b5ff1b31Sbellard     }
519b5ff1b31Sbellard }
5200c36493eSBenoît Canet 
5210c36493eSBenoît Canet static const MemoryRegionOps icp_control_ops = {
5220c36493eSBenoît Canet     .read = icp_control_read,
5230c36493eSBenoît Canet     .write = icp_control_write,
5240c36493eSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
525b5ff1b31Sbellard };
526b5ff1b31Sbellard 
52783d0cf89SJan Kiszka static void icp_control_mmc_wprot(void *opaque, int line, int level)
52883d0cf89SJan Kiszka {
52983d0cf89SJan Kiszka     ICPCtrlRegsState *s = opaque;
53083d0cf89SJan Kiszka 
53183d0cf89SJan Kiszka     s->intreg_state &= ~ICP_INTREG_WPROT;
53283d0cf89SJan Kiszka     if (level) {
53383d0cf89SJan Kiszka         s->intreg_state |= ICP_INTREG_WPROT;
53483d0cf89SJan Kiszka     }
53583d0cf89SJan Kiszka }
53683d0cf89SJan Kiszka 
53783d0cf89SJan Kiszka static void icp_control_mmc_cardin(void *opaque, int line, int level)
53883d0cf89SJan Kiszka {
53983d0cf89SJan Kiszka     ICPCtrlRegsState *s = opaque;
54083d0cf89SJan Kiszka 
54183d0cf89SJan Kiszka     /* line is released by writing to CP_INTREG */
54283d0cf89SJan Kiszka     if (level) {
54383d0cf89SJan Kiszka         s->intreg_state |= ICP_INTREG_CARDIN;
54483d0cf89SJan Kiszka         qemu_set_irq(s->mmc_irq, 1);
54583d0cf89SJan Kiszka     }
54683d0cf89SJan Kiszka }
54783d0cf89SJan Kiszka 
548ffc8542aSJan Kiszka static void icp_control_init(Object *obj)
549b5ff1b31Sbellard {
550ffc8542aSJan Kiszka     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
551ffc8542aSJan Kiszka     ICPCtrlRegsState *s = ICP_CONTROL_REGS(obj);
55283d0cf89SJan Kiszka     DeviceState *dev = DEVICE(obj);
553b5ff1b31Sbellard 
554ffc8542aSJan Kiszka     memory_region_init_io(&s->iomem, OBJECT(s), &icp_control_ops, s,
555ffc8542aSJan Kiszka                           "icp_ctrl_regs", 0x00800000);
556ffc8542aSJan Kiszka     sysbus_init_mmio(sbd, &s->iomem);
55783d0cf89SJan Kiszka 
55883d0cf89SJan Kiszka     qdev_init_gpio_in_named(dev, icp_control_mmc_wprot, ICP_GPIO_MMC_WPROT, 1);
55983d0cf89SJan Kiszka     qdev_init_gpio_in_named(dev, icp_control_mmc_cardin,
56083d0cf89SJan Kiszka                             ICP_GPIO_MMC_CARDIN, 1);
56183d0cf89SJan Kiszka     sysbus_init_irq(sbd, &s->mmc_irq);
562b5ff1b31Sbellard }
563b5ff1b31Sbellard 
564b5ff1b31Sbellard 
565b5ff1b31Sbellard /* Board init.  */
566b5ff1b31Sbellard 
567f93eb9ffSbalrog static struct arm_boot_info integrator_binfo = {
568f93eb9ffSbalrog     .loader_start = 0x0,
569f93eb9ffSbalrog     .board_id = 0x113,
570f93eb9ffSbalrog };
571f93eb9ffSbalrog 
5723ef96221SMarcel Apfelbaum static void integratorcp_init(MachineState *machine)
573b5ff1b31Sbellard {
5743ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
5753ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
5763ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
5773ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
578223a72f1SGreg Bellows     Object *cpuobj;
579393a9eabSAndreas Färber     ARMCPU *cpu;
580211adf4dSAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
581211adf4dSAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
582211adf4dSAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
583a7086888SPaul Brook     qemu_irq pic[32];
58483d0cf89SJan Kiszka     DeviceState *dev, *sic, *icp;
585a7086888SPaul Brook     int i;
586b5ff1b31Sbellard 
587*ba1ba5ccSIgor Mammedov     cpuobj = object_new(machine->cpu_type);
588223a72f1SGreg Bellows 
58961e2f352SGreg Bellows     /* By default ARM1176 CPUs have EL3 enabled.  This board does not
59061e2f352SGreg Bellows      * currently support EL3 so the CPU EL3 property is disabled before
59161e2f352SGreg Bellows      * realization.
59261e2f352SGreg Bellows      */
59361e2f352SGreg Bellows     if (object_property_find(cpuobj, "has_el3", NULL)) {
594007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
59561e2f352SGreg Bellows     }
59661e2f352SGreg Bellows 
597007b0657SMarkus Armbruster     object_property_set_bool(cpuobj, true, "realized", &error_fatal);
598223a72f1SGreg Bellows 
599223a72f1SGreg Bellows     cpu = ARM_CPU(cpuobj);
600223a72f1SGreg Bellows 
601c8623c02SDirk Müller     memory_region_allocate_system_memory(ram, NULL, "integrator.ram",
602c8623c02SDirk Müller                                          ram_size);
603b5ff1b31Sbellard     /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash.  */
6041235fc06Sths     /* ??? RAM should repeat to fill physical memory space.  */
605b5ff1b31Sbellard     /* SDRAM at address zero*/
606211adf4dSAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
607b5ff1b31Sbellard     /* And again at address 0x80000000 */
6082c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "ram.alias", ram, 0, ram_size);
609211adf4dSAvi Kivity     memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
610b5ff1b31Sbellard 
611257ec289SAndreas Färber     dev = qdev_create(NULL, TYPE_INTEGRATOR_CM);
612ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
613e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
614a7086888SPaul Brook     sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
615a7086888SPaul Brook 
61691b64626SAndreas Färber     dev = sysbus_create_varargs(TYPE_INTEGRATOR_PIC, 0x14000000,
61799d228d6SPeter Maydell                                 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
61899d228d6SPeter Maydell                                 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
61999d228d6SPeter Maydell                                 NULL);
620a7086888SPaul Brook     for (i = 0; i < 32; i++) {
621067a3ddcSPaul Brook         pic[i] = qdev_get_gpio_in(dev, i);
622a7086888SPaul Brook     }
62383d0cf89SJan Kiszka     sic = sysbus_create_simple(TYPE_INTEGRATOR_PIC, 0xca000000, pic[26]);
6246a824ec3SPaul Brook     sysbus_create_varargs("integrator_pit", 0x13000000,
6256a824ec3SPaul Brook                           pic[5], pic[6], pic[7], NULL);
626a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x15000000, pic[8]);
627f0d1d2c1Sxiaoqiang zhao     pl011_create(0x16000000, pic[1], serial_hds[0]);
628f0d1d2c1Sxiaoqiang zhao     pl011_create(0x17000000, pic[2], serial_hds[1]);
62983d0cf89SJan Kiszka     icp = sysbus_create_simple(TYPE_ICP_CONTROL_REGS, 0xcb000000,
63083d0cf89SJan Kiszka                                qdev_get_gpio_in(sic, 3));
63186394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
63286394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
633b8616055SAlex Bennée     sysbus_create_simple(TYPE_INTEGRATOR_DEBUG, 0x1a000000, 0);
63483d0cf89SJan Kiszka 
63583d0cf89SJan Kiszka     dev = sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
63683d0cf89SJan Kiszka     qdev_connect_gpio_out(dev, 0,
63783d0cf89SJan Kiszka                           qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_WPROT, 0));
63883d0cf89SJan Kiszka     qdev_connect_gpio_out(dev, 1,
63983d0cf89SJan Kiszka                           qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_CARDIN, 0));
64083d0cf89SJan Kiszka 
641a005d073SStefan Hajnoczi     if (nd_table[0].used)
642d537cf6cSpbrook         smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
6432e9bdce5SPaul Brook 
6442e9bdce5SPaul Brook     sysbus_create_simple("pl110", 0xc0000000, pic[22]);
645b5ff1b31Sbellard 
646f93eb9ffSbalrog     integrator_binfo.ram_size = ram_size;
647f93eb9ffSbalrog     integrator_binfo.kernel_filename = kernel_filename;
648f93eb9ffSbalrog     integrator_binfo.kernel_cmdline = kernel_cmdline;
649f93eb9ffSbalrog     integrator_binfo.initrd_filename = initrd_filename;
6503aaa8dfaSAndreas Färber     arm_load_kernel(cpu, &integrator_binfo);
651b5ff1b31Sbellard }
652b5ff1b31Sbellard 
653e264d29dSEduardo Habkost static void integratorcp_machine_init(MachineClass *mc)
654f80f9ec9SAnthony Liguori {
655e264d29dSEduardo Habkost     mc->desc = "ARM Integrator/CP (ARM926EJ-S)";
656e264d29dSEduardo Habkost     mc->init = integratorcp_init;
6574672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
658*ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
659f80f9ec9SAnthony Liguori }
660f80f9ec9SAnthony Liguori 
661e264d29dSEduardo Habkost DEFINE_MACHINE("integratorcp", integratorcp_machine_init)
662f80f9ec9SAnthony Liguori 
663999e12bbSAnthony Liguori static Property core_properties[] = {
664257ec289SAndreas Färber     DEFINE_PROP_UINT32("memsz", IntegratorCMState, memsz, 0),
665bb36f66aSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
666999e12bbSAnthony Liguori };
667999e12bbSAnthony Liguori 
668999e12bbSAnthony Liguori static void core_class_init(ObjectClass *klass, void *data)
669999e12bbSAnthony Liguori {
67039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
671999e12bbSAnthony Liguori 
67239bffca2SAnthony Liguori     dc->props = core_properties;
673e9d9ee23SJakub Jermar     dc->realize = integratorcm_realize;
67426d32022SPavel Dovgalyuk     dc->vmsd = &vmstate_integratorcm;
67526d32022SPavel Dovgalyuk }
67626d32022SPavel Dovgalyuk 
67726d32022SPavel Dovgalyuk static void icp_pic_class_init(ObjectClass *klass, void *data)
67826d32022SPavel Dovgalyuk {
67926d32022SPavel Dovgalyuk     DeviceClass *dc = DEVICE_CLASS(klass);
68026d32022SPavel Dovgalyuk 
68126d32022SPavel Dovgalyuk     dc->vmsd = &vmstate_icp_pic;
68226d32022SPavel Dovgalyuk }
68326d32022SPavel Dovgalyuk 
68426d32022SPavel Dovgalyuk static void icp_control_class_init(ObjectClass *klass, void *data)
68526d32022SPavel Dovgalyuk {
68626d32022SPavel Dovgalyuk     DeviceClass *dc = DEVICE_CLASS(klass);
68726d32022SPavel Dovgalyuk 
68826d32022SPavel Dovgalyuk     dc->vmsd = &vmstate_icp_control;
689ee6847d1SGerd Hoffmann }
690999e12bbSAnthony Liguori 
6918c43a6f0SAndreas Färber static const TypeInfo core_info = {
692257ec289SAndreas Färber     .name          = TYPE_INTEGRATOR_CM,
69339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
694257ec289SAndreas Färber     .instance_size = sizeof(IntegratorCMState),
695a1f42e0cSxiaoqiang.zhao     .instance_init = integratorcm_init,
696999e12bbSAnthony Liguori     .class_init    = core_class_init,
697999e12bbSAnthony Liguori };
698999e12bbSAnthony Liguori 
6998c43a6f0SAndreas Färber static const TypeInfo icp_pic_info = {
70091b64626SAndreas Färber     .name          = TYPE_INTEGRATOR_PIC,
70139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
70239bffca2SAnthony Liguori     .instance_size = sizeof(icp_pic_state),
703a1f42e0cSxiaoqiang.zhao     .instance_init = icp_pic_init,
70426d32022SPavel Dovgalyuk     .class_init    = icp_pic_class_init,
705ee6847d1SGerd Hoffmann };
706ee6847d1SGerd Hoffmann 
707ffc8542aSJan Kiszka static const TypeInfo icp_ctrl_regs_info = {
708ffc8542aSJan Kiszka     .name          = TYPE_ICP_CONTROL_REGS,
709ffc8542aSJan Kiszka     .parent        = TYPE_SYS_BUS_DEVICE,
710ffc8542aSJan Kiszka     .instance_size = sizeof(ICPCtrlRegsState),
711ffc8542aSJan Kiszka     .instance_init = icp_control_init,
71226d32022SPavel Dovgalyuk     .class_init    = icp_control_class_init,
713ffc8542aSJan Kiszka };
714ffc8542aSJan Kiszka 
71583f7d43aSAndreas Färber static void integratorcp_register_types(void)
716a7086888SPaul Brook {
71739bffca2SAnthony Liguori     type_register_static(&icp_pic_info);
71839bffca2SAnthony Liguori     type_register_static(&core_info);
719ffc8542aSJan Kiszka     type_register_static(&icp_ctrl_regs_info);
720a7086888SPaul Brook }
721a7086888SPaul Brook 
72283f7d43aSAndreas Färber type_init(integratorcp_register_types)
723