12488514cSRob Herring /* 22488514cSRob Herring * Calxeda Highbank SoC emulation 32488514cSRob Herring * 42488514cSRob Herring * Copyright (c) 2010-2012 Calxeda 52488514cSRob Herring * 62488514cSRob Herring * This program is free software; you can redistribute it and/or modify it 72488514cSRob Herring * under the terms and conditions of the GNU General Public License, 82488514cSRob Herring * version 2 or later, as published by the Free Software Foundation. 92488514cSRob Herring * 102488514cSRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 112488514cSRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 122488514cSRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 132488514cSRob Herring * more details. 142488514cSRob Herring * 152488514cSRob Herring * You should have received a copy of the GNU General Public License along with 162488514cSRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 172488514cSRob Herring * 182488514cSRob Herring */ 192488514cSRob Herring 2012b16722SPeter Maydell #include "qemu/osdep.h" 21a8d25326SMarkus Armbruster #include "qemu-common.h" 22da34e65cSMarkus Armbruster #include "qapi/error.h" 2383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 24*d6454270SMarkus Armbruster #include "migration/vmstate.h" 2512ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2683c9f4caSPaolo Bonzini #include "hw/loader.h" 271422e32dSPaolo Bonzini #include "net/net.h" 2840340e5fSPeter Crosthwaite #include "sysemu/kvm.h" 299c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3083c9f4caSPaolo Bonzini #include "hw/boards.h" 31022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 32f282f296SPeter Crosthwaite #include "qemu/error-report.h" 33f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 34c2de81e2SPhilippe Mathieu-Daudé #include "hw/ide/ahci.h" 35c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 36c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 37c5c752afSPrasad J Pandit #include "qemu/log.h" 382488514cSRob Herring 392488514cSRob Herring #define SMP_BOOT_ADDR 0x100 402488514cSRob Herring #define SMP_BOOT_REG 0x40 41e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE 0xfff10000 422488514cSRob Herring 4340340e5fSPeter Crosthwaite #define MVBAR_ADDR 0x200 44716536a9SAndrew Baumann #define BOARD_SETUP_ADDR (MVBAR_ADDR + 8 * sizeof(uint32_t)) 4540340e5fSPeter Crosthwaite 462488514cSRob Herring #define NIRQ_GIC 160 472488514cSRob Herring 482488514cSRob Herring /* Board init. */ 492488514cSRob Herring 5040340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu, 5140340e5fSPeter Crosthwaite const struct arm_boot_info *info) 5240340e5fSPeter Crosthwaite { 53716536a9SAndrew Baumann arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR); 5440340e5fSPeter Crosthwaite } 5540340e5fSPeter Crosthwaite 569543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 572488514cSRob Herring { 582488514cSRob Herring int n; 592488514cSRob Herring uint32_t smpboot[] = { 602488514cSRob Herring 0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */ 612488514cSRob Herring 0xe210000f, /* ands r0, r0, #0x0f */ 622488514cSRob Herring 0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */ 632488514cSRob Herring 0xe0830200, /* add r0, r3, r0, lsl #4 */ 64bf471f79SPeter Maydell 0xe59f2024, /* ldr r2, privbase */ 652488514cSRob Herring 0xe3a01001, /* mov r1, #1 */ 66bf471f79SPeter Maydell 0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */ 67bf471f79SPeter Maydell 0xe3a010ff, /* mov r1, #0xff */ 68bf471f79SPeter Maydell 0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */ 69bf471f79SPeter Maydell 0xf57ff04f, /* dsb */ 702488514cSRob Herring 0xe320f003, /* wfi */ 712488514cSRob Herring 0xe5901000, /* ldr r1, [r0] */ 722488514cSRob Herring 0xe1110001, /* tst r1, r1 */ 732488514cSRob Herring 0x0afffffb, /* beq <wfi> */ 742488514cSRob Herring 0xe12fff11, /* bx r1 */ 75e2cddeebSPeter Crosthwaite MPCORE_PERIPHBASE /* privbase: MPCore peripheral base address. */ 762488514cSRob Herring }; 772488514cSRob Herring for (n = 0; n < ARRAY_SIZE(smpboot); n++) { 782488514cSRob Herring smpboot[n] = tswap32(smpboot[n]); 792488514cSRob Herring } 802488514cSRob Herring rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR); 812488514cSRob Herring } 822488514cSRob Herring 835d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 842488514cSRob Herring { 855d309320SAndreas Färber CPUARMState *env = &cpu->env; 865d309320SAndreas Färber 872488514cSRob Herring switch (info->nb_cpus) { 882488514cSRob Herring case 4: 8942874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9042874d3aSPeter Maydell SMP_BOOT_REG + 0x30, 0, 9142874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 922488514cSRob Herring case 3: 9342874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9442874d3aSPeter Maydell SMP_BOOT_REG + 0x20, 0, 9542874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 962488514cSRob Herring case 2: 9742874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9842874d3aSPeter Maydell SMP_BOOT_REG + 0x10, 0, 9942874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 1002488514cSRob Herring env->regs[15] = SMP_BOOT_ADDR; 1012488514cSRob Herring break; 1022488514cSRob Herring default: 1032488514cSRob Herring break; 1042488514cSRob Herring } 1052488514cSRob Herring } 1062488514cSRob Herring 1072488514cSRob Herring #define NUM_REGS 0x200 108a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset, 1092488514cSRob Herring uint64_t value, unsigned size) 1102488514cSRob Herring { 1112488514cSRob Herring uint32_t *regs = opaque; 1122488514cSRob Herring 1132488514cSRob Herring if (offset == 0xf00) { 1142488514cSRob Herring if (value == 1 || value == 2) { 115cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 1162488514cSRob Herring } else if (value == 3) { 117cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 1182488514cSRob Herring } 1192488514cSRob Herring } 1202488514cSRob Herring 121c5c752afSPrasad J Pandit if (offset / 4 >= NUM_REGS) { 122c5c752afSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 123c5c752afSPrasad J Pandit "highbank: bad write offset 0x%" HWADDR_PRIx "\n", offset); 124c5c752afSPrasad J Pandit return; 125c5c752afSPrasad J Pandit } 1262488514cSRob Herring regs[offset / 4] = value; 1272488514cSRob Herring } 1282488514cSRob Herring 129a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset, 1302488514cSRob Herring unsigned size) 1312488514cSRob Herring { 132c5c752afSPrasad J Pandit uint32_t value; 1332488514cSRob Herring uint32_t *regs = opaque; 134c5c752afSPrasad J Pandit 135c5c752afSPrasad J Pandit if (offset / 4 >= NUM_REGS) { 136c5c752afSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 137c5c752afSPrasad J Pandit "highbank: bad read offset 0x%" HWADDR_PRIx "\n", offset); 138c5c752afSPrasad J Pandit return 0; 139c5c752afSPrasad J Pandit } 140c5c752afSPrasad J Pandit value = regs[offset / 4]; 1412488514cSRob Herring 1422488514cSRob Herring if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) { 1432488514cSRob Herring value |= 0x30000000; 1442488514cSRob Herring } 1452488514cSRob Herring 1462488514cSRob Herring return value; 1472488514cSRob Herring } 1482488514cSRob Herring 1492488514cSRob Herring static const MemoryRegionOps hb_mem_ops = { 1502488514cSRob Herring .read = hb_regs_read, 1512488514cSRob Herring .write = hb_regs_write, 1522488514cSRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 1532488514cSRob Herring }; 1542488514cSRob Herring 155426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs" 156426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \ 157426533faSAndreas Färber OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS) 158426533faSAndreas Färber 1592488514cSRob Herring typedef struct { 160426533faSAndreas Färber /*< private >*/ 161426533faSAndreas Färber SysBusDevice parent_obj; 162426533faSAndreas Färber /*< public >*/ 163426533faSAndreas Färber 164112f2ac9SStefan Weil MemoryRegion iomem; 1652488514cSRob Herring uint32_t regs[NUM_REGS]; 1662488514cSRob Herring } HighbankRegsState; 1672488514cSRob Herring 1682488514cSRob Herring static VMStateDescription vmstate_highbank_regs = { 1692488514cSRob Herring .name = "highbank-regs", 1702488514cSRob Herring .version_id = 0, 1712488514cSRob Herring .minimum_version_id = 0, 1722488514cSRob Herring .fields = (VMStateField[]) { 1732488514cSRob Herring VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS), 1742488514cSRob Herring VMSTATE_END_OF_LIST(), 1752488514cSRob Herring }, 1762488514cSRob Herring }; 1772488514cSRob Herring 1782488514cSRob Herring static void highbank_regs_reset(DeviceState *dev) 1792488514cSRob Herring { 180426533faSAndreas Färber HighbankRegsState *s = HIGHBANK_REGISTERS(dev); 1812488514cSRob Herring 1822488514cSRob Herring s->regs[0x40] = 0x05F20121; 1832488514cSRob Herring s->regs[0x41] = 0x2; 1842488514cSRob Herring s->regs[0x42] = 0x05F30121; 1852488514cSRob Herring s->regs[0x43] = 0x05F40121; 1862488514cSRob Herring } 1872488514cSRob Herring 188ff7a27c1Sxiaoqiang.zhao static void highbank_regs_init(Object *obj) 1892488514cSRob Herring { 190ff7a27c1Sxiaoqiang.zhao HighbankRegsState *s = HIGHBANK_REGISTERS(obj); 191ff7a27c1Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 1922488514cSRob Herring 193ff7a27c1Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs, 19464bde0f3SPaolo Bonzini "highbank_regs", 0x1000); 195112f2ac9SStefan Weil sysbus_init_mmio(dev, &s->iomem); 1962488514cSRob Herring } 1972488514cSRob Herring 198999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data) 199999e12bbSAnthony Liguori { 20039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 201999e12bbSAnthony Liguori 20239bffca2SAnthony Liguori dc->desc = "Calxeda Highbank registers"; 20339bffca2SAnthony Liguori dc->vmsd = &vmstate_highbank_regs; 20439bffca2SAnthony Liguori dc->reset = highbank_regs_reset; 205999e12bbSAnthony Liguori } 206999e12bbSAnthony Liguori 2078c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = { 208426533faSAndreas Färber .name = TYPE_HIGHBANK_REGISTERS, 20939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 21039bffca2SAnthony Liguori .instance_size = sizeof(HighbankRegsState), 211ff7a27c1Sxiaoqiang.zhao .instance_init = highbank_regs_init, 212999e12bbSAnthony Liguori .class_init = highbank_regs_class_init, 2132488514cSRob Herring }; 2142488514cSRob Herring 21583f7d43aSAndreas Färber static void highbank_regs_register_types(void) 2162488514cSRob Herring { 21739bffca2SAnthony Liguori type_register_static(&highbank_regs_info); 2182488514cSRob Herring } 2192488514cSRob Herring 22083f7d43aSAndreas Färber type_init(highbank_regs_register_types) 2212488514cSRob Herring 2222488514cSRob Herring static struct arm_boot_info highbank_binfo; 2232488514cSRob Herring 224574f66bcSAndre Przywara enum cxmachines { 225574f66bcSAndre Przywara CALXEDA_HIGHBANK, 226b25a83f0SAndre Przywara CALXEDA_MIDWAY, 227574f66bcSAndre Przywara }; 228574f66bcSAndre Przywara 2292488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the 2302488514cSRob Herring * device tree (linux/arch/arm/boot/dts/highbank.dts), which is 2312488514cSRob Herring * normally 0xff900000 or -m 4089. When running this board on a 2322488514cSRob Herring * 32-bit host, set the reg value of memory to 0xf7ff00000 in the 2332488514cSRob Herring * device tree and pass -m 2047 to QEMU. 2342488514cSRob Herring */ 2353ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id) 2362488514cSRob Herring { 2373ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size; 2383ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 2393ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 2403ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 241574f66bcSAndre Przywara DeviceState *dev = NULL; 2422488514cSRob Herring SysBusDevice *busdev; 2432488514cSRob Herring qemu_irq pic[128]; 2442488514cSRob Herring int n; 245cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 2462488514cSRob Herring qemu_irq cpu_irq[4]; 2475ae79fe8SPeter Maydell qemu_irq cpu_fiq[4]; 248582c8f75SPeter Maydell qemu_irq cpu_virq[4]; 249582c8f75SPeter Maydell qemu_irq cpu_vfiq[4]; 2502488514cSRob Herring MemoryRegion *sysram; 2512488514cSRob Herring MemoryRegion *dram; 2522488514cSRob Herring MemoryRegion *sysmem; 2532488514cSRob Herring char *sysboot_filename; 2542488514cSRob Herring 2553ef96221SMarcel Apfelbaum switch (machine_id) { 256574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 257ba1ba5ccSIgor Mammedov machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 258574f66bcSAndre Przywara break; 259b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 260ba1ba5ccSIgor Mammedov machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); 261b25a83f0SAndre Przywara break; 262ba1ba5ccSIgor Mammedov default: 263ba1ba5ccSIgor Mammedov assert(0); 264574f66bcSAndre Przywara } 2652488514cSRob Herring 2662488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 267d097696eSPeter Maydell Object *cpuobj; 268c5fad12fSPeter Maydell ARMCPU *cpu; 269f282f296SPeter Crosthwaite 270ba1ba5ccSIgor Mammedov cpuobj = object_new(machine->cpu_type); 271d097696eSPeter Maydell cpu = ARM_CPU(cpuobj); 272f282f296SPeter Crosthwaite 27340340e5fSPeter Crosthwaite object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC, 27440340e5fSPeter Crosthwaite "psci-conduit", &error_abort); 27540340e5fSPeter Crosthwaite 27640340e5fSPeter Crosthwaite if (n) { 27740340e5fSPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 27840340e5fSPeter Crosthwaite object_property_set_bool(cpuobj, true, 27940340e5fSPeter Crosthwaite "start-powered-off", &error_abort); 28061e2f352SGreg Bellows } 28161e2f352SGreg Bellows 282d097696eSPeter Maydell if (object_property_find(cpuobj, "reset-cbar", NULL)) { 283d097696eSPeter Maydell object_property_set_int(cpuobj, MPCORE_PERIPHBASE, 284d097696eSPeter Maydell "reset-cbar", &error_abort); 285c0f1ead9SPeter Crosthwaite } 286007b0657SMarkus Armbruster object_property_set_bool(cpuobj, true, "realized", &error_fatal); 2879188dbf7SPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ); 2885ae79fe8SPeter Maydell cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ); 289582c8f75SPeter Maydell cpu_virq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VIRQ); 290582c8f75SPeter Maydell cpu_vfiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VFIQ); 2912488514cSRob Herring } 2922488514cSRob Herring 2932488514cSRob Herring sysmem = get_system_memory(); 2942488514cSRob Herring dram = g_new(MemoryRegion, 1); 295c8623c02SDirk Müller memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size); 2962488514cSRob Herring /* SDRAM at address zero. */ 2972488514cSRob Herring memory_region_add_subregion(sysmem, 0, dram); 2982488514cSRob Herring 2992488514cSRob Herring sysram = g_new(MemoryRegion, 1); 300eb7d1f17SPeter Maydell memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000, 301f8ed85acSMarkus Armbruster &error_fatal); 3022488514cSRob Herring memory_region_add_subregion(sysmem, 0xfff88000, sysram); 3032488514cSRob Herring if (bios_name != NULL) { 3042488514cSRob Herring sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3052488514cSRob Herring if (sysboot_filename != NULL) { 30660ff4e63SStefan Weil if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) { 307c525436eSMarkus Armbruster error_report("Unable to load %s", bios_name); 308c525436eSMarkus Armbruster exit(1); 3092488514cSRob Herring } 3106e05a12fSGonglei g_free(sysboot_filename); 3112488514cSRob Herring } else { 312c525436eSMarkus Armbruster error_report("Unable to find %s", bios_name); 313c525436eSMarkus Armbruster exit(1); 3142488514cSRob Herring } 3152488514cSRob Herring } 3162488514cSRob Herring 3173ef96221SMarcel Apfelbaum switch (machine_id) { 318574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 319b25a83f0SAndre Przywara dev = qdev_create(NULL, "l2x0"); 320b25a83f0SAndre Przywara qdev_init_nofail(dev); 321b25a83f0SAndre Przywara busdev = SYS_BUS_DEVICE(dev); 322b25a83f0SAndre Przywara sysbus_mmio_map(busdev, 0, 0xfff12000); 323b25a83f0SAndre Przywara 324c2de81e2SPhilippe Mathieu-Daudé dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV); 325574f66bcSAndre Przywara break; 326b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 327c2de81e2SPhilippe Mathieu-Daudé dev = qdev_create(NULL, TYPE_A15MPCORE_PRIV); 328b25a83f0SAndre Przywara break; 329574f66bcSAndre Przywara } 3302488514cSRob Herring qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 3312488514cSRob Herring qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC); 3322488514cSRob Herring qdev_init_nofail(dev); 3331356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 334e2cddeebSPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 3352488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 3362488514cSRob Herring sysbus_connect_irq(busdev, n, cpu_irq[n]); 3375ae79fe8SPeter Maydell sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]); 338582c8f75SPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus, cpu_virq[n]); 339582c8f75SPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus, cpu_vfiq[n]); 3402488514cSRob Herring } 3412488514cSRob Herring 3422488514cSRob Herring for (n = 0; n < 128; n++) { 3432488514cSRob Herring pic[n] = qdev_get_gpio_in(dev, n); 3442488514cSRob Herring } 3452488514cSRob Herring 3462488514cSRob Herring dev = qdev_create(NULL, "sp804"); 3472488514cSRob Herring qdev_prop_set_uint32(dev, "freq0", 150000000); 3482488514cSRob Herring qdev_prop_set_uint32(dev, "freq1", 150000000); 3492488514cSRob Herring qdev_init_nofail(dev); 3501356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3512488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff34000); 3522488514cSRob Herring sysbus_connect_irq(busdev, 0, pic[18]); 3539bca0edbSPeter Maydell pl011_create(0xfff36000, pic[20], serial_hd(0)); 3542488514cSRob Herring 355c2de81e2SPhilippe Mathieu-Daudé dev = qdev_create(NULL, TYPE_HIGHBANK_REGISTERS); 3562488514cSRob Herring qdev_init_nofail(dev); 3571356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3582488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff3c000); 3592488514cSRob Herring 3602488514cSRob Herring sysbus_create_simple("pl061", 0xfff30000, pic[14]); 3612488514cSRob Herring sysbus_create_simple("pl061", 0xfff31000, pic[15]); 3622488514cSRob Herring sysbus_create_simple("pl061", 0xfff32000, pic[16]); 3632488514cSRob Herring sysbus_create_simple("pl061", 0xfff33000, pic[17]); 3642488514cSRob Herring sysbus_create_simple("pl031", 0xfff35000, pic[19]); 3652488514cSRob Herring sysbus_create_simple("pl022", 0xfff39000, pic[23]); 3662488514cSRob Herring 367c2de81e2SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]); 3682488514cSRob Herring 369a005d073SStefan Hajnoczi if (nd_table[0].used) { 3702488514cSRob Herring qemu_check_nic_model(&nd_table[0], "xgmac"); 3712488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3722488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[0]); 3732488514cSRob Herring qdev_init_nofail(dev); 3741356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000); 3751356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]); 3761356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]); 3771356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]); 3782488514cSRob Herring 3792488514cSRob Herring qemu_check_nic_model(&nd_table[1], "xgmac"); 3802488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3812488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[1]); 3822488514cSRob Herring qdev_init_nofail(dev); 3831356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000); 3841356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]); 3851356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]); 3861356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]); 3872488514cSRob Herring } 3882488514cSRob Herring 3892a7ae4eeSMarkus Armbruster /* TODO create and connect IDE devices for ide_drive_get() */ 3902a7ae4eeSMarkus Armbruster 3912488514cSRob Herring highbank_binfo.ram_size = ram_size; 3922488514cSRob Herring highbank_binfo.kernel_filename = kernel_filename; 3932488514cSRob Herring highbank_binfo.kernel_cmdline = kernel_cmdline; 3942488514cSRob Herring highbank_binfo.initrd_filename = initrd_filename; 3952488514cSRob Herring /* highbank requires a dtb in order to boot, and the dtb will override 3962488514cSRob Herring * the board ID. The following value is ignored, so set it to -1 to be 3972488514cSRob Herring * clear that the value is meaningless. 3982488514cSRob Herring */ 3992488514cSRob Herring highbank_binfo.board_id = -1; 4002488514cSRob Herring highbank_binfo.nb_cpus = smp_cpus; 4012488514cSRob Herring highbank_binfo.loader_start = 0; 4022488514cSRob Herring highbank_binfo.write_secondary_boot = hb_write_secondary; 4032488514cSRob Herring highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; 40440340e5fSPeter Crosthwaite if (!kvm_enabled()) { 40540340e5fSPeter Crosthwaite highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; 40640340e5fSPeter Crosthwaite highbank_binfo.write_board_setup = hb_write_board_setup; 40740340e5fSPeter Crosthwaite highbank_binfo.secure_board_setup = true; 40840340e5fSPeter Crosthwaite } else { 4093dc6f869SAlistair Francis warn_report("cannot load built-in Monitor support " 41040340e5fSPeter Crosthwaite "if KVM is enabled. Some guests (such as Linux) " 41140340e5fSPeter Crosthwaite "may not boot."); 41240340e5fSPeter Crosthwaite } 41340340e5fSPeter Crosthwaite 414182735efSAndreas Färber arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo); 4152488514cSRob Herring } 4162488514cSRob Herring 4173ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine) 418574f66bcSAndre Przywara { 4193ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_HIGHBANK); 420574f66bcSAndre Przywara } 421574f66bcSAndre Przywara 4223ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine) 423b25a83f0SAndre Przywara { 4243ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_MIDWAY); 425b25a83f0SAndre Przywara } 426b25a83f0SAndre Przywara 4278a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data) 4282488514cSRob Herring { 4298a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4308a661aeaSAndreas Färber 431e264d29dSEduardo Habkost mc->desc = "Calxeda Highbank (ECX-1000)"; 432e264d29dSEduardo Habkost mc->init = highbank_init; 4332a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 4342a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 435e264d29dSEduardo Habkost mc->max_cpus = 4; 4364672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 4372488514cSRob Herring } 4382488514cSRob Herring 4398a661aeaSAndreas Färber static const TypeInfo highbank_type = { 4408a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("highbank"), 4418a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4428a661aeaSAndreas Färber .class_init = highbank_class_init, 4438a661aeaSAndreas Färber }; 444e264d29dSEduardo Habkost 4458a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data) 446e264d29dSEduardo Habkost { 4478a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4488a661aeaSAndreas Färber 449e264d29dSEduardo Habkost mc->desc = "Calxeda Midway (ECX-2000)"; 450e264d29dSEduardo Habkost mc->init = midway_init; 4512a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 4522a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 453e264d29dSEduardo Habkost mc->max_cpus = 4; 4544672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 455e264d29dSEduardo Habkost } 456e264d29dSEduardo Habkost 4578a661aeaSAndreas Färber static const TypeInfo midway_type = { 4588a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("midway"), 4598a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4608a661aeaSAndreas Färber .class_init = midway_class_init, 4618a661aeaSAndreas Färber }; 4628a661aeaSAndreas Färber 4638a661aeaSAndreas Färber static void calxeda_machines_init(void) 4648a661aeaSAndreas Färber { 4658a661aeaSAndreas Färber type_register_static(&highbank_type); 4668a661aeaSAndreas Färber type_register_static(&midway_type); 4678a661aeaSAndreas Färber } 4688a661aeaSAndreas Färber 4690e6aac87SEduardo Habkost type_init(calxeda_machines_init) 470