xref: /qemu/hw/arm/highbank.c (revision cf83f140059f21d4629ae4b61d468c3baef2bb4c)
12488514cSRob Herring /*
22488514cSRob Herring  * Calxeda Highbank SoC emulation
32488514cSRob Herring  *
42488514cSRob Herring  * Copyright (c) 2010-2012 Calxeda
52488514cSRob Herring  *
62488514cSRob Herring  * This program is free software; you can redistribute it and/or modify it
72488514cSRob Herring  * under the terms and conditions of the GNU General Public License,
82488514cSRob Herring  * version 2 or later, as published by the Free Software Foundation.
92488514cSRob Herring  *
102488514cSRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
112488514cSRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
122488514cSRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
132488514cSRob Herring  * more details.
142488514cSRob Herring  *
152488514cSRob Herring  * You should have received a copy of the GNU General Public License along with
162488514cSRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
172488514cSRob Herring  *
182488514cSRob Herring  */
192488514cSRob Herring 
2012b16722SPeter Maydell #include "qemu/osdep.h"
21da34e65cSMarkus Armbruster #include "qapi/error.h"
2283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
23bd2be150SPeter Maydell #include "hw/arm/arm.h"
24bd2be150SPeter Maydell #include "hw/devices.h"
2583c9f4caSPaolo Bonzini #include "hw/loader.h"
261422e32dSPaolo Bonzini #include "net/net.h"
2740340e5fSPeter Crosthwaite #include "sysemu/kvm.h"
289c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2983c9f4caSPaolo Bonzini #include "hw/boards.h"
304be74634SMarkus Armbruster #include "sysemu/block-backend.h"
31022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
32f282f296SPeter Crosthwaite #include "qemu/error-report.h"
33f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
342488514cSRob Herring 
352488514cSRob Herring #define SMP_BOOT_ADDR           0x100
362488514cSRob Herring #define SMP_BOOT_REG            0x40
37e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE       0xfff10000
382488514cSRob Herring 
3940340e5fSPeter Crosthwaite #define MVBAR_ADDR              0x200
40716536a9SAndrew Baumann #define BOARD_SETUP_ADDR        (MVBAR_ADDR + 8 * sizeof(uint32_t))
4140340e5fSPeter Crosthwaite 
422488514cSRob Herring #define NIRQ_GIC                160
432488514cSRob Herring 
442488514cSRob Herring /* Board init.  */
452488514cSRob Herring 
4640340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu,
4740340e5fSPeter Crosthwaite                                  const struct arm_boot_info *info)
4840340e5fSPeter Crosthwaite {
49716536a9SAndrew Baumann     arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR);
5040340e5fSPeter Crosthwaite }
5140340e5fSPeter Crosthwaite 
529543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
532488514cSRob Herring {
542488514cSRob Herring     int n;
552488514cSRob Herring     uint32_t smpboot[] = {
562488514cSRob Herring         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
572488514cSRob Herring         0xe210000f, /* ands r0, r0, #0x0f */
582488514cSRob Herring         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
592488514cSRob Herring         0xe0830200, /* add r0, r3, r0, lsl #4 */
60bf471f79SPeter Maydell         0xe59f2024, /* ldr r2, privbase */
612488514cSRob Herring         0xe3a01001, /* mov r1, #1 */
62bf471f79SPeter Maydell         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
63bf471f79SPeter Maydell         0xe3a010ff, /* mov r1, #0xff */
64bf471f79SPeter Maydell         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
65bf471f79SPeter Maydell         0xf57ff04f, /* dsb */
662488514cSRob Herring         0xe320f003, /* wfi */
672488514cSRob Herring         0xe5901000, /* ldr     r1, [r0] */
682488514cSRob Herring         0xe1110001, /* tst     r1, r1 */
692488514cSRob Herring         0x0afffffb, /* beq     <wfi> */
702488514cSRob Herring         0xe12fff11, /* bx      r1 */
71e2cddeebSPeter Crosthwaite         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
722488514cSRob Herring     };
732488514cSRob Herring     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
742488514cSRob Herring         smpboot[n] = tswap32(smpboot[n]);
752488514cSRob Herring     }
762488514cSRob Herring     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
772488514cSRob Herring }
782488514cSRob Herring 
795d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
802488514cSRob Herring {
815d309320SAndreas Färber     CPUARMState *env = &cpu->env;
825d309320SAndreas Färber 
832488514cSRob Herring     switch (info->nb_cpus) {
842488514cSRob Herring     case 4:
8542874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
8642874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x30, 0,
8742874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
882488514cSRob Herring     case 3:
8942874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
9042874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x20, 0,
9142874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
922488514cSRob Herring     case 2:
9342874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
9442874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x10, 0,
9542874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
962488514cSRob Herring         env->regs[15] = SMP_BOOT_ADDR;
972488514cSRob Herring         break;
982488514cSRob Herring     default:
992488514cSRob Herring         break;
1002488514cSRob Herring     }
1012488514cSRob Herring }
1022488514cSRob Herring 
1032488514cSRob Herring #define NUM_REGS      0x200
104a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset,
1052488514cSRob Herring                           uint64_t value, unsigned size)
1062488514cSRob Herring {
1072488514cSRob Herring     uint32_t *regs = opaque;
1082488514cSRob Herring 
1092488514cSRob Herring     if (offset == 0xf00) {
1102488514cSRob Herring         if (value == 1 || value == 2) {
111*cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1122488514cSRob Herring         } else if (value == 3) {
113*cf83f140SEric Blake             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
1142488514cSRob Herring         }
1152488514cSRob Herring     }
1162488514cSRob Herring 
1172488514cSRob Herring     regs[offset/4] = value;
1182488514cSRob Herring }
1192488514cSRob Herring 
120a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset,
1212488514cSRob Herring                              unsigned size)
1222488514cSRob Herring {
1232488514cSRob Herring     uint32_t *regs = opaque;
1242488514cSRob Herring     uint32_t value = regs[offset/4];
1252488514cSRob Herring 
1262488514cSRob Herring     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
1272488514cSRob Herring         value |= 0x30000000;
1282488514cSRob Herring     }
1292488514cSRob Herring 
1302488514cSRob Herring     return value;
1312488514cSRob Herring }
1322488514cSRob Herring 
1332488514cSRob Herring static const MemoryRegionOps hb_mem_ops = {
1342488514cSRob Herring     .read = hb_regs_read,
1352488514cSRob Herring     .write = hb_regs_write,
1362488514cSRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
1372488514cSRob Herring };
1382488514cSRob Herring 
139426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
140426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \
141426533faSAndreas Färber     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
142426533faSAndreas Färber 
1432488514cSRob Herring typedef struct {
144426533faSAndreas Färber     /*< private >*/
145426533faSAndreas Färber     SysBusDevice parent_obj;
146426533faSAndreas Färber     /*< public >*/
147426533faSAndreas Färber 
148112f2ac9SStefan Weil     MemoryRegion iomem;
1492488514cSRob Herring     uint32_t regs[NUM_REGS];
1502488514cSRob Herring } HighbankRegsState;
1512488514cSRob Herring 
1522488514cSRob Herring static VMStateDescription vmstate_highbank_regs = {
1532488514cSRob Herring     .name = "highbank-regs",
1542488514cSRob Herring     .version_id = 0,
1552488514cSRob Herring     .minimum_version_id = 0,
1562488514cSRob Herring     .fields = (VMStateField[]) {
1572488514cSRob Herring         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
1582488514cSRob Herring         VMSTATE_END_OF_LIST(),
1592488514cSRob Herring     },
1602488514cSRob Herring };
1612488514cSRob Herring 
1622488514cSRob Herring static void highbank_regs_reset(DeviceState *dev)
1632488514cSRob Herring {
164426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1652488514cSRob Herring 
1662488514cSRob Herring     s->regs[0x40] = 0x05F20121;
1672488514cSRob Herring     s->regs[0x41] = 0x2;
1682488514cSRob Herring     s->regs[0x42] = 0x05F30121;
1692488514cSRob Herring     s->regs[0x43] = 0x05F40121;
1702488514cSRob Herring }
1712488514cSRob Herring 
172ff7a27c1Sxiaoqiang.zhao static void highbank_regs_init(Object *obj)
1732488514cSRob Herring {
174ff7a27c1Sxiaoqiang.zhao     HighbankRegsState *s = HIGHBANK_REGISTERS(obj);
175ff7a27c1Sxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
1762488514cSRob Herring 
177ff7a27c1Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs,
17864bde0f3SPaolo Bonzini                           "highbank_regs", 0x1000);
179112f2ac9SStefan Weil     sysbus_init_mmio(dev, &s->iomem);
1802488514cSRob Herring }
1812488514cSRob Herring 
182999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data)
183999e12bbSAnthony Liguori {
18439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
185999e12bbSAnthony Liguori 
18639bffca2SAnthony Liguori     dc->desc = "Calxeda Highbank registers";
18739bffca2SAnthony Liguori     dc->vmsd = &vmstate_highbank_regs;
18839bffca2SAnthony Liguori     dc->reset = highbank_regs_reset;
189999e12bbSAnthony Liguori }
190999e12bbSAnthony Liguori 
1918c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = {
192426533faSAndreas Färber     .name          = TYPE_HIGHBANK_REGISTERS,
19339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
19439bffca2SAnthony Liguori     .instance_size = sizeof(HighbankRegsState),
195ff7a27c1Sxiaoqiang.zhao     .instance_init = highbank_regs_init,
196999e12bbSAnthony Liguori     .class_init    = highbank_regs_class_init,
1972488514cSRob Herring };
1982488514cSRob Herring 
19983f7d43aSAndreas Färber static void highbank_regs_register_types(void)
2002488514cSRob Herring {
20139bffca2SAnthony Liguori     type_register_static(&highbank_regs_info);
2022488514cSRob Herring }
2032488514cSRob Herring 
20483f7d43aSAndreas Färber type_init(highbank_regs_register_types)
2052488514cSRob Herring 
2062488514cSRob Herring static struct arm_boot_info highbank_binfo;
2072488514cSRob Herring 
208574f66bcSAndre Przywara enum cxmachines {
209574f66bcSAndre Przywara     CALXEDA_HIGHBANK,
210b25a83f0SAndre Przywara     CALXEDA_MIDWAY,
211574f66bcSAndre Przywara };
212574f66bcSAndre Przywara 
2132488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the
2142488514cSRob Herring  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
2152488514cSRob Herring  * normally 0xff900000 or -m 4089. When running this board on a
2162488514cSRob Herring  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
2172488514cSRob Herring  * device tree and pass -m 2047 to QEMU.
2182488514cSRob Herring  */
2193ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
2202488514cSRob Herring {
2213ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
2223ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
2233ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
2243ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
2253ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
226574f66bcSAndre Przywara     DeviceState *dev = NULL;
2272488514cSRob Herring     SysBusDevice *busdev;
2282488514cSRob Herring     qemu_irq pic[128];
2292488514cSRob Herring     int n;
2302488514cSRob Herring     qemu_irq cpu_irq[4];
2315ae79fe8SPeter Maydell     qemu_irq cpu_fiq[4];
2322488514cSRob Herring     MemoryRegion *sysram;
2332488514cSRob Herring     MemoryRegion *dram;
2342488514cSRob Herring     MemoryRegion *sysmem;
2352488514cSRob Herring     char *sysboot_filename;
2362488514cSRob Herring 
2373ef96221SMarcel Apfelbaum     switch (machine_id) {
238574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
2392488514cSRob Herring         cpu_model = "cortex-a9";
240574f66bcSAndre Przywara         break;
241b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
242b25a83f0SAndre Przywara         cpu_model = "cortex-a15";
243b25a83f0SAndre Przywara         break;
244574f66bcSAndre Przywara     }
2452488514cSRob Herring 
2462488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
247f282f296SPeter Crosthwaite         ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
248d097696eSPeter Maydell         Object *cpuobj;
249c5fad12fSPeter Maydell         ARMCPU *cpu;
250f282f296SPeter Crosthwaite 
251d097696eSPeter Maydell         cpuobj = object_new(object_class_get_name(oc));
252d097696eSPeter Maydell         cpu = ARM_CPU(cpuobj);
253f282f296SPeter Crosthwaite 
25440340e5fSPeter Crosthwaite         object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC,
25540340e5fSPeter Crosthwaite                                 "psci-conduit", &error_abort);
25640340e5fSPeter Crosthwaite 
25740340e5fSPeter Crosthwaite         if (n) {
25840340e5fSPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
25940340e5fSPeter Crosthwaite             object_property_set_bool(cpuobj, true,
26040340e5fSPeter Crosthwaite                                      "start-powered-off", &error_abort);
26161e2f352SGreg Bellows         }
26261e2f352SGreg Bellows 
263d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
264d097696eSPeter Maydell             object_property_set_int(cpuobj, MPCORE_PERIPHBASE,
265d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
266c0f1ead9SPeter Crosthwaite         }
267007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
2689188dbf7SPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
2695ae79fe8SPeter Maydell         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
2702488514cSRob Herring     }
2712488514cSRob Herring 
2722488514cSRob Herring     sysmem = get_system_memory();
2732488514cSRob Herring     dram = g_new(MemoryRegion, 1);
274c8623c02SDirk Müller     memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size);
2752488514cSRob Herring     /* SDRAM at address zero.  */
2762488514cSRob Herring     memory_region_add_subregion(sysmem, 0, dram);
2772488514cSRob Herring 
2782488514cSRob Herring     sysram = g_new(MemoryRegion, 1);
27949946538SHu Tao     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
280f8ed85acSMarkus Armbruster                            &error_fatal);
2812488514cSRob Herring     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
2822488514cSRob Herring     if (bios_name != NULL) {
2832488514cSRob Herring         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
2842488514cSRob Herring         if (sysboot_filename != NULL) {
28560ff4e63SStefan Weil             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
286c525436eSMarkus Armbruster                 error_report("Unable to load %s", bios_name);
287c525436eSMarkus Armbruster                 exit(1);
2882488514cSRob Herring             }
2896e05a12fSGonglei             g_free(sysboot_filename);
2902488514cSRob Herring         } else {
291c525436eSMarkus Armbruster             error_report("Unable to find %s", bios_name);
292c525436eSMarkus Armbruster             exit(1);
2932488514cSRob Herring         }
2942488514cSRob Herring     }
2952488514cSRob Herring 
2963ef96221SMarcel Apfelbaum     switch (machine_id) {
297574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
298b25a83f0SAndre Przywara         dev = qdev_create(NULL, "l2x0");
299b25a83f0SAndre Przywara         qdev_init_nofail(dev);
300b25a83f0SAndre Przywara         busdev = SYS_BUS_DEVICE(dev);
301b25a83f0SAndre Przywara         sysbus_mmio_map(busdev, 0, 0xfff12000);
302b25a83f0SAndre Przywara 
3032488514cSRob Herring         dev = qdev_create(NULL, "a9mpcore_priv");
304574f66bcSAndre Przywara         break;
305b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
306b25a83f0SAndre Przywara         dev = qdev_create(NULL, "a15mpcore_priv");
307b25a83f0SAndre Przywara         break;
308574f66bcSAndre Przywara     }
3092488514cSRob Herring     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
3102488514cSRob Herring     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
3112488514cSRob Herring     qdev_init_nofail(dev);
3121356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
313e2cddeebSPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
3142488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
3152488514cSRob Herring         sysbus_connect_irq(busdev, n, cpu_irq[n]);
3165ae79fe8SPeter Maydell         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
3172488514cSRob Herring     }
3182488514cSRob Herring 
3192488514cSRob Herring     for (n = 0; n < 128; n++) {
3202488514cSRob Herring         pic[n] = qdev_get_gpio_in(dev, n);
3212488514cSRob Herring     }
3222488514cSRob Herring 
3232488514cSRob Herring     dev = qdev_create(NULL, "sp804");
3242488514cSRob Herring     qdev_prop_set_uint32(dev, "freq0", 150000000);
3252488514cSRob Herring     qdev_prop_set_uint32(dev, "freq1", 150000000);
3262488514cSRob Herring     qdev_init_nofail(dev);
3271356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3282488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff34000);
3292488514cSRob Herring     sysbus_connect_irq(busdev, 0, pic[18]);
330f0d1d2c1Sxiaoqiang zhao     pl011_create(0xfff36000, pic[20], serial_hds[0]);
3312488514cSRob Herring 
3322488514cSRob Herring     dev = qdev_create(NULL, "highbank-regs");
3332488514cSRob Herring     qdev_init_nofail(dev);
3341356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3352488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff3c000);
3362488514cSRob Herring 
3372488514cSRob Herring     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
3382488514cSRob Herring     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
3392488514cSRob Herring     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
3402488514cSRob Herring     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
3412488514cSRob Herring     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
3422488514cSRob Herring     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
3432488514cSRob Herring 
3442488514cSRob Herring     sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]);
3452488514cSRob Herring 
346a005d073SStefan Hajnoczi     if (nd_table[0].used) {
3472488514cSRob Herring         qemu_check_nic_model(&nd_table[0], "xgmac");
3482488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3492488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[0]);
3502488514cSRob Herring         qdev_init_nofail(dev);
3511356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
3521356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
3531356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
3541356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
3552488514cSRob Herring 
3562488514cSRob Herring         qemu_check_nic_model(&nd_table[1], "xgmac");
3572488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3582488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[1]);
3592488514cSRob Herring         qdev_init_nofail(dev);
3601356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
3611356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
3621356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
3631356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
3642488514cSRob Herring     }
3652488514cSRob Herring 
3662a7ae4eeSMarkus Armbruster     /* TODO create and connect IDE devices for ide_drive_get() */
3672a7ae4eeSMarkus Armbruster 
3682488514cSRob Herring     highbank_binfo.ram_size = ram_size;
3692488514cSRob Herring     highbank_binfo.kernel_filename = kernel_filename;
3702488514cSRob Herring     highbank_binfo.kernel_cmdline = kernel_cmdline;
3712488514cSRob Herring     highbank_binfo.initrd_filename = initrd_filename;
3722488514cSRob Herring     /* highbank requires a dtb in order to boot, and the dtb will override
3732488514cSRob Herring      * the board ID. The following value is ignored, so set it to -1 to be
3742488514cSRob Herring      * clear that the value is meaningless.
3752488514cSRob Herring      */
3762488514cSRob Herring     highbank_binfo.board_id = -1;
3772488514cSRob Herring     highbank_binfo.nb_cpus = smp_cpus;
3782488514cSRob Herring     highbank_binfo.loader_start = 0;
3792488514cSRob Herring     highbank_binfo.write_secondary_boot = hb_write_secondary;
3802488514cSRob Herring     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
38140340e5fSPeter Crosthwaite     if (!kvm_enabled()) {
38240340e5fSPeter Crosthwaite         highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
38340340e5fSPeter Crosthwaite         highbank_binfo.write_board_setup = hb_write_board_setup;
38440340e5fSPeter Crosthwaite         highbank_binfo.secure_board_setup = true;
38540340e5fSPeter Crosthwaite     } else {
38640340e5fSPeter Crosthwaite         error_report("WARNING: cannot load built-in Monitor support "
38740340e5fSPeter Crosthwaite                      "if KVM is enabled. Some guests (such as Linux) "
38840340e5fSPeter Crosthwaite                      "may not boot.");
38940340e5fSPeter Crosthwaite     }
39040340e5fSPeter Crosthwaite 
391182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
3922488514cSRob Herring }
3932488514cSRob Herring 
3943ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine)
395574f66bcSAndre Przywara {
3963ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_HIGHBANK);
397574f66bcSAndre Przywara }
398574f66bcSAndre Przywara 
3993ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine)
400b25a83f0SAndre Przywara {
4013ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_MIDWAY);
402b25a83f0SAndre Przywara }
403b25a83f0SAndre Przywara 
4048a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data)
4052488514cSRob Herring {
4068a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4078a661aeaSAndreas Färber 
408e264d29dSEduardo Habkost     mc->desc = "Calxeda Highbank (ECX-1000)";
409e264d29dSEduardo Habkost     mc->init = highbank_init;
4102a7ae4eeSMarkus Armbruster     mc->block_default_type = IF_IDE;
4112a7ae4eeSMarkus Armbruster     mc->units_per_default_bus = 1;
412e264d29dSEduardo Habkost     mc->max_cpus = 4;
4132488514cSRob Herring }
4142488514cSRob Herring 
4158a661aeaSAndreas Färber static const TypeInfo highbank_type = {
4168a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("highbank"),
4178a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4188a661aeaSAndreas Färber     .class_init = highbank_class_init,
4198a661aeaSAndreas Färber };
420e264d29dSEduardo Habkost 
4218a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data)
422e264d29dSEduardo Habkost {
4238a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4248a661aeaSAndreas Färber 
425e264d29dSEduardo Habkost     mc->desc = "Calxeda Midway (ECX-2000)";
426e264d29dSEduardo Habkost     mc->init = midway_init;
4272a7ae4eeSMarkus Armbruster     mc->block_default_type = IF_IDE;
4282a7ae4eeSMarkus Armbruster     mc->units_per_default_bus = 1;
429e264d29dSEduardo Habkost     mc->max_cpus = 4;
430e264d29dSEduardo Habkost }
431e264d29dSEduardo Habkost 
4328a661aeaSAndreas Färber static const TypeInfo midway_type = {
4338a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("midway"),
4348a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4358a661aeaSAndreas Färber     .class_init = midway_class_init,
4368a661aeaSAndreas Färber };
4378a661aeaSAndreas Färber 
4388a661aeaSAndreas Färber static void calxeda_machines_init(void)
4398a661aeaSAndreas Färber {
4408a661aeaSAndreas Färber     type_register_static(&highbank_type);
4418a661aeaSAndreas Färber     type_register_static(&midway_type);
4428a661aeaSAndreas Färber }
4438a661aeaSAndreas Färber 
4440e6aac87SEduardo Habkost type_init(calxeda_machines_init)
445