12488514cSRob Herring /* 22488514cSRob Herring * Calxeda Highbank SoC emulation 32488514cSRob Herring * 42488514cSRob Herring * Copyright (c) 2010-2012 Calxeda 52488514cSRob Herring * 62488514cSRob Herring * This program is free software; you can redistribute it and/or modify it 72488514cSRob Herring * under the terms and conditions of the GNU General Public License, 82488514cSRob Herring * version 2 or later, as published by the Free Software Foundation. 92488514cSRob Herring * 102488514cSRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 112488514cSRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 122488514cSRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 132488514cSRob Herring * more details. 142488514cSRob Herring * 152488514cSRob Herring * You should have received a copy of the GNU General Public License along with 162488514cSRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 172488514cSRob Herring * 182488514cSRob Herring */ 192488514cSRob Herring 2012b16722SPeter Maydell #include "qemu/osdep.h" 21da34e65cSMarkus Armbruster #include "qapi/error.h" 2283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 23bd2be150SPeter Maydell #include "hw/arm/arm.h" 24bd2be150SPeter Maydell #include "hw/devices.h" 2583c9f4caSPaolo Bonzini #include "hw/loader.h" 261422e32dSPaolo Bonzini #include "net/net.h" 2740340e5fSPeter Crosthwaite #include "sysemu/kvm.h" 289c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2983c9f4caSPaolo Bonzini #include "hw/boards.h" 304be74634SMarkus Armbruster #include "sysemu/block-backend.h" 31022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 32f282f296SPeter Crosthwaite #include "qemu/error-report.h" 33f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 34*c2de81e2SPhilippe Mathieu-Daudé #include "hw/ide/ahci.h" 35*c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 36*c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 372488514cSRob Herring 382488514cSRob Herring #define SMP_BOOT_ADDR 0x100 392488514cSRob Herring #define SMP_BOOT_REG 0x40 40e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE 0xfff10000 412488514cSRob Herring 4240340e5fSPeter Crosthwaite #define MVBAR_ADDR 0x200 43716536a9SAndrew Baumann #define BOARD_SETUP_ADDR (MVBAR_ADDR + 8 * sizeof(uint32_t)) 4440340e5fSPeter Crosthwaite 452488514cSRob Herring #define NIRQ_GIC 160 462488514cSRob Herring 472488514cSRob Herring /* Board init. */ 482488514cSRob Herring 4940340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu, 5040340e5fSPeter Crosthwaite const struct arm_boot_info *info) 5140340e5fSPeter Crosthwaite { 52716536a9SAndrew Baumann arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR); 5340340e5fSPeter Crosthwaite } 5440340e5fSPeter Crosthwaite 559543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 562488514cSRob Herring { 572488514cSRob Herring int n; 582488514cSRob Herring uint32_t smpboot[] = { 592488514cSRob Herring 0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */ 602488514cSRob Herring 0xe210000f, /* ands r0, r0, #0x0f */ 612488514cSRob Herring 0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */ 622488514cSRob Herring 0xe0830200, /* add r0, r3, r0, lsl #4 */ 63bf471f79SPeter Maydell 0xe59f2024, /* ldr r2, privbase */ 642488514cSRob Herring 0xe3a01001, /* mov r1, #1 */ 65bf471f79SPeter Maydell 0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */ 66bf471f79SPeter Maydell 0xe3a010ff, /* mov r1, #0xff */ 67bf471f79SPeter Maydell 0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */ 68bf471f79SPeter Maydell 0xf57ff04f, /* dsb */ 692488514cSRob Herring 0xe320f003, /* wfi */ 702488514cSRob Herring 0xe5901000, /* ldr r1, [r0] */ 712488514cSRob Herring 0xe1110001, /* tst r1, r1 */ 722488514cSRob Herring 0x0afffffb, /* beq <wfi> */ 732488514cSRob Herring 0xe12fff11, /* bx r1 */ 74e2cddeebSPeter Crosthwaite MPCORE_PERIPHBASE /* privbase: MPCore peripheral base address. */ 752488514cSRob Herring }; 762488514cSRob Herring for (n = 0; n < ARRAY_SIZE(smpboot); n++) { 772488514cSRob Herring smpboot[n] = tswap32(smpboot[n]); 782488514cSRob Herring } 792488514cSRob Herring rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR); 802488514cSRob Herring } 812488514cSRob Herring 825d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 832488514cSRob Herring { 845d309320SAndreas Färber CPUARMState *env = &cpu->env; 855d309320SAndreas Färber 862488514cSRob Herring switch (info->nb_cpus) { 872488514cSRob Herring case 4: 8842874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 8942874d3aSPeter Maydell SMP_BOOT_REG + 0x30, 0, 9042874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 912488514cSRob Herring case 3: 9242874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9342874d3aSPeter Maydell SMP_BOOT_REG + 0x20, 0, 9442874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 952488514cSRob Herring case 2: 9642874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9742874d3aSPeter Maydell SMP_BOOT_REG + 0x10, 0, 9842874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 992488514cSRob Herring env->regs[15] = SMP_BOOT_ADDR; 1002488514cSRob Herring break; 1012488514cSRob Herring default: 1022488514cSRob Herring break; 1032488514cSRob Herring } 1042488514cSRob Herring } 1052488514cSRob Herring 1062488514cSRob Herring #define NUM_REGS 0x200 107a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset, 1082488514cSRob Herring uint64_t value, unsigned size) 1092488514cSRob Herring { 1102488514cSRob Herring uint32_t *regs = opaque; 1112488514cSRob Herring 1122488514cSRob Herring if (offset == 0xf00) { 1132488514cSRob Herring if (value == 1 || value == 2) { 114cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 1152488514cSRob Herring } else if (value == 3) { 116cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 1172488514cSRob Herring } 1182488514cSRob Herring } 1192488514cSRob Herring 1202488514cSRob Herring regs[offset/4] = value; 1212488514cSRob Herring } 1222488514cSRob Herring 123a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset, 1242488514cSRob Herring unsigned size) 1252488514cSRob Herring { 1262488514cSRob Herring uint32_t *regs = opaque; 1272488514cSRob Herring uint32_t value = regs[offset/4]; 1282488514cSRob Herring 1292488514cSRob Herring if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) { 1302488514cSRob Herring value |= 0x30000000; 1312488514cSRob Herring } 1322488514cSRob Herring 1332488514cSRob Herring return value; 1342488514cSRob Herring } 1352488514cSRob Herring 1362488514cSRob Herring static const MemoryRegionOps hb_mem_ops = { 1372488514cSRob Herring .read = hb_regs_read, 1382488514cSRob Herring .write = hb_regs_write, 1392488514cSRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 1402488514cSRob Herring }; 1412488514cSRob Herring 142426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs" 143426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \ 144426533faSAndreas Färber OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS) 145426533faSAndreas Färber 1462488514cSRob Herring typedef struct { 147426533faSAndreas Färber /*< private >*/ 148426533faSAndreas Färber SysBusDevice parent_obj; 149426533faSAndreas Färber /*< public >*/ 150426533faSAndreas Färber 151112f2ac9SStefan Weil MemoryRegion iomem; 1522488514cSRob Herring uint32_t regs[NUM_REGS]; 1532488514cSRob Herring } HighbankRegsState; 1542488514cSRob Herring 1552488514cSRob Herring static VMStateDescription vmstate_highbank_regs = { 1562488514cSRob Herring .name = "highbank-regs", 1572488514cSRob Herring .version_id = 0, 1582488514cSRob Herring .minimum_version_id = 0, 1592488514cSRob Herring .fields = (VMStateField[]) { 1602488514cSRob Herring VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS), 1612488514cSRob Herring VMSTATE_END_OF_LIST(), 1622488514cSRob Herring }, 1632488514cSRob Herring }; 1642488514cSRob Herring 1652488514cSRob Herring static void highbank_regs_reset(DeviceState *dev) 1662488514cSRob Herring { 167426533faSAndreas Färber HighbankRegsState *s = HIGHBANK_REGISTERS(dev); 1682488514cSRob Herring 1692488514cSRob Herring s->regs[0x40] = 0x05F20121; 1702488514cSRob Herring s->regs[0x41] = 0x2; 1712488514cSRob Herring s->regs[0x42] = 0x05F30121; 1722488514cSRob Herring s->regs[0x43] = 0x05F40121; 1732488514cSRob Herring } 1742488514cSRob Herring 175ff7a27c1Sxiaoqiang.zhao static void highbank_regs_init(Object *obj) 1762488514cSRob Herring { 177ff7a27c1Sxiaoqiang.zhao HighbankRegsState *s = HIGHBANK_REGISTERS(obj); 178ff7a27c1Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 1792488514cSRob Herring 180ff7a27c1Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs, 18164bde0f3SPaolo Bonzini "highbank_regs", 0x1000); 182112f2ac9SStefan Weil sysbus_init_mmio(dev, &s->iomem); 1832488514cSRob Herring } 1842488514cSRob Herring 185999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data) 186999e12bbSAnthony Liguori { 18739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 188999e12bbSAnthony Liguori 18939bffca2SAnthony Liguori dc->desc = "Calxeda Highbank registers"; 19039bffca2SAnthony Liguori dc->vmsd = &vmstate_highbank_regs; 19139bffca2SAnthony Liguori dc->reset = highbank_regs_reset; 192999e12bbSAnthony Liguori } 193999e12bbSAnthony Liguori 1948c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = { 195426533faSAndreas Färber .name = TYPE_HIGHBANK_REGISTERS, 19639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 19739bffca2SAnthony Liguori .instance_size = sizeof(HighbankRegsState), 198ff7a27c1Sxiaoqiang.zhao .instance_init = highbank_regs_init, 199999e12bbSAnthony Liguori .class_init = highbank_regs_class_init, 2002488514cSRob Herring }; 2012488514cSRob Herring 20283f7d43aSAndreas Färber static void highbank_regs_register_types(void) 2032488514cSRob Herring { 20439bffca2SAnthony Liguori type_register_static(&highbank_regs_info); 2052488514cSRob Herring } 2062488514cSRob Herring 20783f7d43aSAndreas Färber type_init(highbank_regs_register_types) 2082488514cSRob Herring 2092488514cSRob Herring static struct arm_boot_info highbank_binfo; 2102488514cSRob Herring 211574f66bcSAndre Przywara enum cxmachines { 212574f66bcSAndre Przywara CALXEDA_HIGHBANK, 213b25a83f0SAndre Przywara CALXEDA_MIDWAY, 214574f66bcSAndre Przywara }; 215574f66bcSAndre Przywara 2162488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the 2172488514cSRob Herring * device tree (linux/arch/arm/boot/dts/highbank.dts), which is 2182488514cSRob Herring * normally 0xff900000 or -m 4089. When running this board on a 2192488514cSRob Herring * 32-bit host, set the reg value of memory to 0xf7ff00000 in the 2202488514cSRob Herring * device tree and pass -m 2047 to QEMU. 2212488514cSRob Herring */ 2223ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id) 2232488514cSRob Herring { 2243ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size; 2253ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 2263ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 2273ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 2283ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 229574f66bcSAndre Przywara DeviceState *dev = NULL; 2302488514cSRob Herring SysBusDevice *busdev; 2312488514cSRob Herring qemu_irq pic[128]; 2322488514cSRob Herring int n; 2332488514cSRob Herring qemu_irq cpu_irq[4]; 2345ae79fe8SPeter Maydell qemu_irq cpu_fiq[4]; 2352488514cSRob Herring MemoryRegion *sysram; 2362488514cSRob Herring MemoryRegion *dram; 2372488514cSRob Herring MemoryRegion *sysmem; 2382488514cSRob Herring char *sysboot_filename; 2392488514cSRob Herring 2403ef96221SMarcel Apfelbaum switch (machine_id) { 241574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 2422488514cSRob Herring cpu_model = "cortex-a9"; 243574f66bcSAndre Przywara break; 244b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 245b25a83f0SAndre Przywara cpu_model = "cortex-a15"; 246b25a83f0SAndre Przywara break; 247574f66bcSAndre Przywara } 2482488514cSRob Herring 2492488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 250f282f296SPeter Crosthwaite ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model); 251d097696eSPeter Maydell Object *cpuobj; 252c5fad12fSPeter Maydell ARMCPU *cpu; 253f282f296SPeter Crosthwaite 254d097696eSPeter Maydell cpuobj = object_new(object_class_get_name(oc)); 255d097696eSPeter Maydell cpu = ARM_CPU(cpuobj); 256f282f296SPeter Crosthwaite 25740340e5fSPeter Crosthwaite object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC, 25840340e5fSPeter Crosthwaite "psci-conduit", &error_abort); 25940340e5fSPeter Crosthwaite 26040340e5fSPeter Crosthwaite if (n) { 26140340e5fSPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 26240340e5fSPeter Crosthwaite object_property_set_bool(cpuobj, true, 26340340e5fSPeter Crosthwaite "start-powered-off", &error_abort); 26461e2f352SGreg Bellows } 26561e2f352SGreg Bellows 266d097696eSPeter Maydell if (object_property_find(cpuobj, "reset-cbar", NULL)) { 267d097696eSPeter Maydell object_property_set_int(cpuobj, MPCORE_PERIPHBASE, 268d097696eSPeter Maydell "reset-cbar", &error_abort); 269c0f1ead9SPeter Crosthwaite } 270007b0657SMarkus Armbruster object_property_set_bool(cpuobj, true, "realized", &error_fatal); 2719188dbf7SPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ); 2725ae79fe8SPeter Maydell cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ); 2732488514cSRob Herring } 2742488514cSRob Herring 2752488514cSRob Herring sysmem = get_system_memory(); 2762488514cSRob Herring dram = g_new(MemoryRegion, 1); 277c8623c02SDirk Müller memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size); 2782488514cSRob Herring /* SDRAM at address zero. */ 2792488514cSRob Herring memory_region_add_subregion(sysmem, 0, dram); 2802488514cSRob Herring 2812488514cSRob Herring sysram = g_new(MemoryRegion, 1); 2821cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(sysram, NULL, "highbank.sysram", 0x8000, 283f8ed85acSMarkus Armbruster &error_fatal); 2842488514cSRob Herring memory_region_add_subregion(sysmem, 0xfff88000, sysram); 2852488514cSRob Herring if (bios_name != NULL) { 2862488514cSRob Herring sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 2872488514cSRob Herring if (sysboot_filename != NULL) { 28860ff4e63SStefan Weil if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) { 289c525436eSMarkus Armbruster error_report("Unable to load %s", bios_name); 290c525436eSMarkus Armbruster exit(1); 2912488514cSRob Herring } 2926e05a12fSGonglei g_free(sysboot_filename); 2932488514cSRob Herring } else { 294c525436eSMarkus Armbruster error_report("Unable to find %s", bios_name); 295c525436eSMarkus Armbruster exit(1); 2962488514cSRob Herring } 2972488514cSRob Herring } 2982488514cSRob Herring 2993ef96221SMarcel Apfelbaum switch (machine_id) { 300574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 301b25a83f0SAndre Przywara dev = qdev_create(NULL, "l2x0"); 302b25a83f0SAndre Przywara qdev_init_nofail(dev); 303b25a83f0SAndre Przywara busdev = SYS_BUS_DEVICE(dev); 304b25a83f0SAndre Przywara sysbus_mmio_map(busdev, 0, 0xfff12000); 305b25a83f0SAndre Przywara 306*c2de81e2SPhilippe Mathieu-Daudé dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV); 307574f66bcSAndre Przywara break; 308b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 309*c2de81e2SPhilippe Mathieu-Daudé dev = qdev_create(NULL, TYPE_A15MPCORE_PRIV); 310b25a83f0SAndre Przywara break; 311574f66bcSAndre Przywara } 3122488514cSRob Herring qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 3132488514cSRob Herring qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC); 3142488514cSRob Herring qdev_init_nofail(dev); 3151356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 316e2cddeebSPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 3172488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 3182488514cSRob Herring sysbus_connect_irq(busdev, n, cpu_irq[n]); 3195ae79fe8SPeter Maydell sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]); 3202488514cSRob Herring } 3212488514cSRob Herring 3222488514cSRob Herring for (n = 0; n < 128; n++) { 3232488514cSRob Herring pic[n] = qdev_get_gpio_in(dev, n); 3242488514cSRob Herring } 3252488514cSRob Herring 3262488514cSRob Herring dev = qdev_create(NULL, "sp804"); 3272488514cSRob Herring qdev_prop_set_uint32(dev, "freq0", 150000000); 3282488514cSRob Herring qdev_prop_set_uint32(dev, "freq1", 150000000); 3292488514cSRob Herring qdev_init_nofail(dev); 3301356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3312488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff34000); 3322488514cSRob Herring sysbus_connect_irq(busdev, 0, pic[18]); 333f0d1d2c1Sxiaoqiang zhao pl011_create(0xfff36000, pic[20], serial_hds[0]); 3342488514cSRob Herring 335*c2de81e2SPhilippe Mathieu-Daudé dev = qdev_create(NULL, TYPE_HIGHBANK_REGISTERS); 3362488514cSRob Herring qdev_init_nofail(dev); 3371356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3382488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff3c000); 3392488514cSRob Herring 3402488514cSRob Herring sysbus_create_simple("pl061", 0xfff30000, pic[14]); 3412488514cSRob Herring sysbus_create_simple("pl061", 0xfff31000, pic[15]); 3422488514cSRob Herring sysbus_create_simple("pl061", 0xfff32000, pic[16]); 3432488514cSRob Herring sysbus_create_simple("pl061", 0xfff33000, pic[17]); 3442488514cSRob Herring sysbus_create_simple("pl031", 0xfff35000, pic[19]); 3452488514cSRob Herring sysbus_create_simple("pl022", 0xfff39000, pic[23]); 3462488514cSRob Herring 347*c2de81e2SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]); 3482488514cSRob Herring 349a005d073SStefan Hajnoczi if (nd_table[0].used) { 3502488514cSRob Herring qemu_check_nic_model(&nd_table[0], "xgmac"); 3512488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3522488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[0]); 3532488514cSRob Herring qdev_init_nofail(dev); 3541356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000); 3551356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]); 3561356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]); 3571356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]); 3582488514cSRob Herring 3592488514cSRob Herring qemu_check_nic_model(&nd_table[1], "xgmac"); 3602488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3612488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[1]); 3622488514cSRob Herring qdev_init_nofail(dev); 3631356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000); 3641356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]); 3651356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]); 3661356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]); 3672488514cSRob Herring } 3682488514cSRob Herring 3692a7ae4eeSMarkus Armbruster /* TODO create and connect IDE devices for ide_drive_get() */ 3702a7ae4eeSMarkus Armbruster 3712488514cSRob Herring highbank_binfo.ram_size = ram_size; 3722488514cSRob Herring highbank_binfo.kernel_filename = kernel_filename; 3732488514cSRob Herring highbank_binfo.kernel_cmdline = kernel_cmdline; 3742488514cSRob Herring highbank_binfo.initrd_filename = initrd_filename; 3752488514cSRob Herring /* highbank requires a dtb in order to boot, and the dtb will override 3762488514cSRob Herring * the board ID. The following value is ignored, so set it to -1 to be 3772488514cSRob Herring * clear that the value is meaningless. 3782488514cSRob Herring */ 3792488514cSRob Herring highbank_binfo.board_id = -1; 3802488514cSRob Herring highbank_binfo.nb_cpus = smp_cpus; 3812488514cSRob Herring highbank_binfo.loader_start = 0; 3822488514cSRob Herring highbank_binfo.write_secondary_boot = hb_write_secondary; 3832488514cSRob Herring highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; 38440340e5fSPeter Crosthwaite if (!kvm_enabled()) { 38540340e5fSPeter Crosthwaite highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; 38640340e5fSPeter Crosthwaite highbank_binfo.write_board_setup = hb_write_board_setup; 38740340e5fSPeter Crosthwaite highbank_binfo.secure_board_setup = true; 38840340e5fSPeter Crosthwaite } else { 3893dc6f869SAlistair Francis warn_report("cannot load built-in Monitor support " 39040340e5fSPeter Crosthwaite "if KVM is enabled. Some guests (such as Linux) " 39140340e5fSPeter Crosthwaite "may not boot."); 39240340e5fSPeter Crosthwaite } 39340340e5fSPeter Crosthwaite 394182735efSAndreas Färber arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo); 3952488514cSRob Herring } 3962488514cSRob Herring 3973ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine) 398574f66bcSAndre Przywara { 3993ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_HIGHBANK); 400574f66bcSAndre Przywara } 401574f66bcSAndre Przywara 4023ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine) 403b25a83f0SAndre Przywara { 4043ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_MIDWAY); 405b25a83f0SAndre Przywara } 406b25a83f0SAndre Przywara 4078a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data) 4082488514cSRob Herring { 4098a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4108a661aeaSAndreas Färber 411e264d29dSEduardo Habkost mc->desc = "Calxeda Highbank (ECX-1000)"; 412e264d29dSEduardo Habkost mc->init = highbank_init; 4132a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 4142a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 415e264d29dSEduardo Habkost mc->max_cpus = 4; 4162488514cSRob Herring } 4172488514cSRob Herring 4188a661aeaSAndreas Färber static const TypeInfo highbank_type = { 4198a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("highbank"), 4208a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4218a661aeaSAndreas Färber .class_init = highbank_class_init, 4228a661aeaSAndreas Färber }; 423e264d29dSEduardo Habkost 4248a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data) 425e264d29dSEduardo Habkost { 4268a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4278a661aeaSAndreas Färber 428e264d29dSEduardo Habkost mc->desc = "Calxeda Midway (ECX-2000)"; 429e264d29dSEduardo Habkost mc->init = midway_init; 4302a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 4312a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 432e264d29dSEduardo Habkost mc->max_cpus = 4; 433e264d29dSEduardo Habkost } 434e264d29dSEduardo Habkost 4358a661aeaSAndreas Färber static const TypeInfo midway_type = { 4368a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("midway"), 4378a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4388a661aeaSAndreas Färber .class_init = midway_class_init, 4398a661aeaSAndreas Färber }; 4408a661aeaSAndreas Färber 4418a661aeaSAndreas Färber static void calxeda_machines_init(void) 4428a661aeaSAndreas Färber { 4438a661aeaSAndreas Färber type_register_static(&highbank_type); 4448a661aeaSAndreas Färber type_register_static(&midway_type); 4458a661aeaSAndreas Färber } 4468a661aeaSAndreas Färber 4470e6aac87SEduardo Habkost type_init(calxeda_machines_init) 448