12488514cSRob Herring /* 22488514cSRob Herring * Calxeda Highbank SoC emulation 32488514cSRob Herring * 42488514cSRob Herring * Copyright (c) 2010-2012 Calxeda 52488514cSRob Herring * 62488514cSRob Herring * This program is free software; you can redistribute it and/or modify it 72488514cSRob Herring * under the terms and conditions of the GNU General Public License, 82488514cSRob Herring * version 2 or later, as published by the Free Software Foundation. 92488514cSRob Herring * 102488514cSRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 112488514cSRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 122488514cSRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 132488514cSRob Herring * more details. 142488514cSRob Herring * 152488514cSRob Herring * You should have received a copy of the GNU General Public License along with 162488514cSRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 172488514cSRob Herring * 182488514cSRob Herring */ 192488514cSRob Herring 2012b16722SPeter Maydell #include "qemu/osdep.h" 21a8d25326SMarkus Armbruster #include "qemu-common.h" 22da34e65cSMarkus Armbruster #include "qapi/error.h" 2383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 24d6454270SMarkus Armbruster #include "migration/vmstate.h" 2512ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2683c9f4caSPaolo Bonzini #include "hw/loader.h" 271422e32dSPaolo Bonzini #include "net/net.h" 2840340e5fSPeter Crosthwaite #include "sysemu/kvm.h" 2954d31236SMarkus Armbruster #include "sysemu/runstate.h" 309c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3183c9f4caSPaolo Bonzini #include "hw/boards.h" 32022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 33f282f296SPeter Crosthwaite #include "qemu/error-report.h" 34f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 35c2de81e2SPhilippe Mathieu-Daudé #include "hw/ide/ahci.h" 36c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 37c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 38c5c752afSPrasad J Pandit #include "qemu/log.h" 39db1015e9SEduardo Habkost #include "qom/object.h" 402488514cSRob Herring 412488514cSRob Herring #define SMP_BOOT_ADDR 0x100 422488514cSRob Herring #define SMP_BOOT_REG 0x40 43e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE 0xfff10000 442488514cSRob Herring 4540340e5fSPeter Crosthwaite #define MVBAR_ADDR 0x200 46716536a9SAndrew Baumann #define BOARD_SETUP_ADDR (MVBAR_ADDR + 8 * sizeof(uint32_t)) 4740340e5fSPeter Crosthwaite 482488514cSRob Herring #define NIRQ_GIC 160 492488514cSRob Herring 502488514cSRob Herring /* Board init. */ 512488514cSRob Herring 5240340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu, 5340340e5fSPeter Crosthwaite const struct arm_boot_info *info) 5440340e5fSPeter Crosthwaite { 55716536a9SAndrew Baumann arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR); 5640340e5fSPeter Crosthwaite } 5740340e5fSPeter Crosthwaite 589543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 592488514cSRob Herring { 602488514cSRob Herring int n; 612488514cSRob Herring uint32_t smpboot[] = { 622488514cSRob Herring 0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */ 632488514cSRob Herring 0xe210000f, /* ands r0, r0, #0x0f */ 642488514cSRob Herring 0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */ 652488514cSRob Herring 0xe0830200, /* add r0, r3, r0, lsl #4 */ 66bf471f79SPeter Maydell 0xe59f2024, /* ldr r2, privbase */ 672488514cSRob Herring 0xe3a01001, /* mov r1, #1 */ 68bf471f79SPeter Maydell 0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */ 69bf471f79SPeter Maydell 0xe3a010ff, /* mov r1, #0xff */ 70bf471f79SPeter Maydell 0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */ 71bf471f79SPeter Maydell 0xf57ff04f, /* dsb */ 722488514cSRob Herring 0xe320f003, /* wfi */ 732488514cSRob Herring 0xe5901000, /* ldr r1, [r0] */ 742488514cSRob Herring 0xe1110001, /* tst r1, r1 */ 752488514cSRob Herring 0x0afffffb, /* beq <wfi> */ 762488514cSRob Herring 0xe12fff11, /* bx r1 */ 77e2cddeebSPeter Crosthwaite MPCORE_PERIPHBASE /* privbase: MPCore peripheral base address. */ 782488514cSRob Herring }; 792488514cSRob Herring for (n = 0; n < ARRAY_SIZE(smpboot); n++) { 802488514cSRob Herring smpboot[n] = tswap32(smpboot[n]); 812488514cSRob Herring } 82f9469c1aSPhilippe Mathieu-Daudé rom_add_blob_fixed_as("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR, 83f9469c1aSPhilippe Mathieu-Daudé arm_boot_address_space(cpu, info)); 842488514cSRob Herring } 852488514cSRob Herring 865d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 872488514cSRob Herring { 885d309320SAndreas Färber CPUARMState *env = &cpu->env; 895d309320SAndreas Färber 902488514cSRob Herring switch (info->nb_cpus) { 912488514cSRob Herring case 4: 9242874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9342874d3aSPeter Maydell SMP_BOOT_REG + 0x30, 0, 9442874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 95*83d5e19dSThomas Huth /* fallthrough */ 962488514cSRob Herring case 3: 9742874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 9842874d3aSPeter Maydell SMP_BOOT_REG + 0x20, 0, 9942874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 100*83d5e19dSThomas Huth /* fallthrough */ 1012488514cSRob Herring case 2: 10242874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 10342874d3aSPeter Maydell SMP_BOOT_REG + 0x10, 0, 10442874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 1052488514cSRob Herring env->regs[15] = SMP_BOOT_ADDR; 1062488514cSRob Herring break; 1072488514cSRob Herring default: 1082488514cSRob Herring break; 1092488514cSRob Herring } 1102488514cSRob Herring } 1112488514cSRob Herring 1122488514cSRob Herring #define NUM_REGS 0x200 113a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset, 1142488514cSRob Herring uint64_t value, unsigned size) 1152488514cSRob Herring { 1162488514cSRob Herring uint32_t *regs = opaque; 1172488514cSRob Herring 1182488514cSRob Herring if (offset == 0xf00) { 1192488514cSRob Herring if (value == 1 || value == 2) { 120cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 1212488514cSRob Herring } else if (value == 3) { 122cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 1232488514cSRob Herring } 1242488514cSRob Herring } 1252488514cSRob Herring 126c5c752afSPrasad J Pandit if (offset / 4 >= NUM_REGS) { 127c5c752afSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 128c5c752afSPrasad J Pandit "highbank: bad write offset 0x%" HWADDR_PRIx "\n", offset); 129c5c752afSPrasad J Pandit return; 130c5c752afSPrasad J Pandit } 1312488514cSRob Herring regs[offset / 4] = value; 1322488514cSRob Herring } 1332488514cSRob Herring 134a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset, 1352488514cSRob Herring unsigned size) 1362488514cSRob Herring { 137c5c752afSPrasad J Pandit uint32_t value; 1382488514cSRob Herring uint32_t *regs = opaque; 139c5c752afSPrasad J Pandit 140c5c752afSPrasad J Pandit if (offset / 4 >= NUM_REGS) { 141c5c752afSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 142c5c752afSPrasad J Pandit "highbank: bad read offset 0x%" HWADDR_PRIx "\n", offset); 143c5c752afSPrasad J Pandit return 0; 144c5c752afSPrasad J Pandit } 145c5c752afSPrasad J Pandit value = regs[offset / 4]; 1462488514cSRob Herring 1472488514cSRob Herring if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) { 1482488514cSRob Herring value |= 0x30000000; 1492488514cSRob Herring } 1502488514cSRob Herring 1512488514cSRob Herring return value; 1522488514cSRob Herring } 1532488514cSRob Herring 1542488514cSRob Herring static const MemoryRegionOps hb_mem_ops = { 1552488514cSRob Herring .read = hb_regs_read, 1562488514cSRob Herring .write = hb_regs_write, 1572488514cSRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 1582488514cSRob Herring }; 1592488514cSRob Herring 160426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs" 1618063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(HighbankRegsState, HIGHBANK_REGISTERS) 162426533faSAndreas Färber 163db1015e9SEduardo Habkost struct HighbankRegsState { 164426533faSAndreas Färber /*< private >*/ 165426533faSAndreas Färber SysBusDevice parent_obj; 166426533faSAndreas Färber /*< public >*/ 167426533faSAndreas Färber 168112f2ac9SStefan Weil MemoryRegion iomem; 1692488514cSRob Herring uint32_t regs[NUM_REGS]; 170db1015e9SEduardo Habkost }; 1712488514cSRob Herring 1722488514cSRob Herring static VMStateDescription vmstate_highbank_regs = { 1732488514cSRob Herring .name = "highbank-regs", 1742488514cSRob Herring .version_id = 0, 1752488514cSRob Herring .minimum_version_id = 0, 1762488514cSRob Herring .fields = (VMStateField[]) { 1772488514cSRob Herring VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS), 1782488514cSRob Herring VMSTATE_END_OF_LIST(), 1792488514cSRob Herring }, 1802488514cSRob Herring }; 1812488514cSRob Herring 1822488514cSRob Herring static void highbank_regs_reset(DeviceState *dev) 1832488514cSRob Herring { 184426533faSAndreas Färber HighbankRegsState *s = HIGHBANK_REGISTERS(dev); 1852488514cSRob Herring 1862488514cSRob Herring s->regs[0x40] = 0x05F20121; 1872488514cSRob Herring s->regs[0x41] = 0x2; 1882488514cSRob Herring s->regs[0x42] = 0x05F30121; 1892488514cSRob Herring s->regs[0x43] = 0x05F40121; 1902488514cSRob Herring } 1912488514cSRob Herring 192ff7a27c1Sxiaoqiang.zhao static void highbank_regs_init(Object *obj) 1932488514cSRob Herring { 194ff7a27c1Sxiaoqiang.zhao HighbankRegsState *s = HIGHBANK_REGISTERS(obj); 195ff7a27c1Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 1962488514cSRob Herring 197ff7a27c1Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs, 19864bde0f3SPaolo Bonzini "highbank_regs", 0x1000); 199112f2ac9SStefan Weil sysbus_init_mmio(dev, &s->iomem); 2002488514cSRob Herring } 2012488514cSRob Herring 202999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data) 203999e12bbSAnthony Liguori { 20439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 205999e12bbSAnthony Liguori 20639bffca2SAnthony Liguori dc->desc = "Calxeda Highbank registers"; 20739bffca2SAnthony Liguori dc->vmsd = &vmstate_highbank_regs; 20839bffca2SAnthony Liguori dc->reset = highbank_regs_reset; 209999e12bbSAnthony Liguori } 210999e12bbSAnthony Liguori 2118c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = { 212426533faSAndreas Färber .name = TYPE_HIGHBANK_REGISTERS, 21339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 21439bffca2SAnthony Liguori .instance_size = sizeof(HighbankRegsState), 215ff7a27c1Sxiaoqiang.zhao .instance_init = highbank_regs_init, 216999e12bbSAnthony Liguori .class_init = highbank_regs_class_init, 2172488514cSRob Herring }; 2182488514cSRob Herring 21983f7d43aSAndreas Färber static void highbank_regs_register_types(void) 2202488514cSRob Herring { 22139bffca2SAnthony Liguori type_register_static(&highbank_regs_info); 2222488514cSRob Herring } 2232488514cSRob Herring 22483f7d43aSAndreas Färber type_init(highbank_regs_register_types) 2252488514cSRob Herring 2262488514cSRob Herring static struct arm_boot_info highbank_binfo; 2272488514cSRob Herring 228574f66bcSAndre Przywara enum cxmachines { 229574f66bcSAndre Przywara CALXEDA_HIGHBANK, 230b25a83f0SAndre Przywara CALXEDA_MIDWAY, 231574f66bcSAndre Przywara }; 232574f66bcSAndre Przywara 2332488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the 2342488514cSRob Herring * device tree (linux/arch/arm/boot/dts/highbank.dts), which is 2352488514cSRob Herring * normally 0xff900000 or -m 4089. When running this board on a 2362488514cSRob Herring * 32-bit host, set the reg value of memory to 0xf7ff00000 in the 2372488514cSRob Herring * device tree and pass -m 2047 to QEMU. 2382488514cSRob Herring */ 2393ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id) 2402488514cSRob Herring { 241574f66bcSAndre Przywara DeviceState *dev = NULL; 2422488514cSRob Herring SysBusDevice *busdev; 2432488514cSRob Herring qemu_irq pic[128]; 2442488514cSRob Herring int n; 245cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 2462488514cSRob Herring qemu_irq cpu_irq[4]; 2475ae79fe8SPeter Maydell qemu_irq cpu_fiq[4]; 248582c8f75SPeter Maydell qemu_irq cpu_virq[4]; 249582c8f75SPeter Maydell qemu_irq cpu_vfiq[4]; 2502488514cSRob Herring MemoryRegion *sysram; 2512488514cSRob Herring MemoryRegion *sysmem; 2522488514cSRob Herring char *sysboot_filename; 2532488514cSRob Herring 2543ef96221SMarcel Apfelbaum switch (machine_id) { 255574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 256ba1ba5ccSIgor Mammedov machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 257574f66bcSAndre Przywara break; 258b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 259ba1ba5ccSIgor Mammedov machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); 260b25a83f0SAndre Przywara break; 261ba1ba5ccSIgor Mammedov default: 262ba1ba5ccSIgor Mammedov assert(0); 263574f66bcSAndre Przywara } 2642488514cSRob Herring 2652488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 266d097696eSPeter Maydell Object *cpuobj; 267c5fad12fSPeter Maydell ARMCPU *cpu; 268f282f296SPeter Crosthwaite 269ba1ba5ccSIgor Mammedov cpuobj = object_new(machine->cpu_type); 270d097696eSPeter Maydell cpu = ARM_CPU(cpuobj); 271f282f296SPeter Crosthwaite 2725325cc34SMarkus Armbruster object_property_set_int(cpuobj, "psci-conduit", QEMU_PSCI_CONDUIT_SMC, 2735325cc34SMarkus Armbruster &error_abort); 27440340e5fSPeter Crosthwaite 27540340e5fSPeter Crosthwaite if (n) { 27640340e5fSPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 2775325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "start-powered-off", true, 2785325cc34SMarkus Armbruster &error_abort); 27961e2f352SGreg Bellows } 28061e2f352SGreg Bellows 281efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 2825325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", MPCORE_PERIPHBASE, 2835325cc34SMarkus Armbruster &error_abort); 284c0f1ead9SPeter Crosthwaite } 285ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 2869188dbf7SPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ); 2875ae79fe8SPeter Maydell cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ); 288582c8f75SPeter Maydell cpu_virq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VIRQ); 289582c8f75SPeter Maydell cpu_vfiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VFIQ); 2902488514cSRob Herring } 2912488514cSRob Herring 2922488514cSRob Herring sysmem = get_system_memory(); 2932488514cSRob Herring /* SDRAM at address zero. */ 29489c43bdfSIgor Mammedov memory_region_add_subregion(sysmem, 0, machine->ram); 2952488514cSRob Herring 2962488514cSRob Herring sysram = g_new(MemoryRegion, 1); 297eb7d1f17SPeter Maydell memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000, 298f8ed85acSMarkus Armbruster &error_fatal); 2992488514cSRob Herring memory_region_add_subregion(sysmem, 0xfff88000, sysram); 3002488514cSRob Herring if (bios_name != NULL) { 3012488514cSRob Herring sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3022488514cSRob Herring if (sysboot_filename != NULL) { 30360ff4e63SStefan Weil if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) { 304c525436eSMarkus Armbruster error_report("Unable to load %s", bios_name); 305c525436eSMarkus Armbruster exit(1); 3062488514cSRob Herring } 3076e05a12fSGonglei g_free(sysboot_filename); 3082488514cSRob Herring } else { 309c525436eSMarkus Armbruster error_report("Unable to find %s", bios_name); 310c525436eSMarkus Armbruster exit(1); 3112488514cSRob Herring } 3122488514cSRob Herring } 3132488514cSRob Herring 3143ef96221SMarcel Apfelbaum switch (machine_id) { 315574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 316df707969SMarkus Armbruster dev = qdev_new("l2x0"); 317b25a83f0SAndre Przywara busdev = SYS_BUS_DEVICE(dev); 3183c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 319b25a83f0SAndre Przywara sysbus_mmio_map(busdev, 0, 0xfff12000); 320b25a83f0SAndre Przywara 321df707969SMarkus Armbruster dev = qdev_new(TYPE_A9MPCORE_PRIV); 322574f66bcSAndre Przywara break; 323b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 324df707969SMarkus Armbruster dev = qdev_new(TYPE_A15MPCORE_PRIV); 325b25a83f0SAndre Przywara break; 326574f66bcSAndre Przywara } 3272488514cSRob Herring qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 3282488514cSRob Herring qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC); 3291356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3303c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 331e2cddeebSPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 3322488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 3332488514cSRob Herring sysbus_connect_irq(busdev, n, cpu_irq[n]); 3345ae79fe8SPeter Maydell sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]); 335582c8f75SPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus, cpu_virq[n]); 336582c8f75SPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus, cpu_vfiq[n]); 3372488514cSRob Herring } 3382488514cSRob Herring 3392488514cSRob Herring for (n = 0; n < 128; n++) { 3402488514cSRob Herring pic[n] = qdev_get_gpio_in(dev, n); 3412488514cSRob Herring } 3422488514cSRob Herring 343df707969SMarkus Armbruster dev = qdev_new("sp804"); 3442488514cSRob Herring qdev_prop_set_uint32(dev, "freq0", 150000000); 3452488514cSRob Herring qdev_prop_set_uint32(dev, "freq1", 150000000); 3461356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3473c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 3482488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff34000); 3492488514cSRob Herring sysbus_connect_irq(busdev, 0, pic[18]); 3509bca0edbSPeter Maydell pl011_create(0xfff36000, pic[20], serial_hd(0)); 3512488514cSRob Herring 352df707969SMarkus Armbruster dev = qdev_new(TYPE_HIGHBANK_REGISTERS); 3531356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3543c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 3552488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff3c000); 3562488514cSRob Herring 3572488514cSRob Herring sysbus_create_simple("pl061", 0xfff30000, pic[14]); 3582488514cSRob Herring sysbus_create_simple("pl061", 0xfff31000, pic[15]); 3592488514cSRob Herring sysbus_create_simple("pl061", 0xfff32000, pic[16]); 3602488514cSRob Herring sysbus_create_simple("pl061", 0xfff33000, pic[17]); 3612488514cSRob Herring sysbus_create_simple("pl031", 0xfff35000, pic[19]); 3622488514cSRob Herring sysbus_create_simple("pl022", 0xfff39000, pic[23]); 3632488514cSRob Herring 364c2de81e2SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]); 3652488514cSRob Herring 366a005d073SStefan Hajnoczi if (nd_table[0].used) { 3672488514cSRob Herring qemu_check_nic_model(&nd_table[0], "xgmac"); 368df707969SMarkus Armbruster dev = qdev_new("xgmac"); 3692488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[0]); 3703c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 3711356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000); 3721356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]); 3731356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]); 3741356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]); 3752488514cSRob Herring 3762488514cSRob Herring qemu_check_nic_model(&nd_table[1], "xgmac"); 377df707969SMarkus Armbruster dev = qdev_new("xgmac"); 3782488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[1]); 3793c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 3801356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000); 3811356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]); 3821356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]); 3831356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]); 3842488514cSRob Herring } 3852488514cSRob Herring 3862a7ae4eeSMarkus Armbruster /* TODO create and connect IDE devices for ide_drive_get() */ 3872a7ae4eeSMarkus Armbruster 38889c43bdfSIgor Mammedov highbank_binfo.ram_size = machine->ram_size; 3892488514cSRob Herring /* highbank requires a dtb in order to boot, and the dtb will override 3902488514cSRob Herring * the board ID. The following value is ignored, so set it to -1 to be 3912488514cSRob Herring * clear that the value is meaningless. 3922488514cSRob Herring */ 3932488514cSRob Herring highbank_binfo.board_id = -1; 3942488514cSRob Herring highbank_binfo.nb_cpus = smp_cpus; 3952488514cSRob Herring highbank_binfo.loader_start = 0; 3962488514cSRob Herring highbank_binfo.write_secondary_boot = hb_write_secondary; 3972488514cSRob Herring highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; 39840340e5fSPeter Crosthwaite if (!kvm_enabled()) { 39940340e5fSPeter Crosthwaite highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; 40040340e5fSPeter Crosthwaite highbank_binfo.write_board_setup = hb_write_board_setup; 40140340e5fSPeter Crosthwaite highbank_binfo.secure_board_setup = true; 40240340e5fSPeter Crosthwaite } else { 4033dc6f869SAlistair Francis warn_report("cannot load built-in Monitor support " 40440340e5fSPeter Crosthwaite "if KVM is enabled. Some guests (such as Linux) " 40540340e5fSPeter Crosthwaite "may not boot."); 40640340e5fSPeter Crosthwaite } 40740340e5fSPeter Crosthwaite 4082744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo); 4092488514cSRob Herring } 4102488514cSRob Herring 4113ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine) 412574f66bcSAndre Przywara { 4133ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_HIGHBANK); 414574f66bcSAndre Przywara } 415574f66bcSAndre Przywara 4163ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine) 417b25a83f0SAndre Przywara { 4183ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_MIDWAY); 419b25a83f0SAndre Przywara } 420b25a83f0SAndre Przywara 4218a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data) 4222488514cSRob Herring { 4238a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4248a661aeaSAndreas Färber 425e264d29dSEduardo Habkost mc->desc = "Calxeda Highbank (ECX-1000)"; 426e264d29dSEduardo Habkost mc->init = highbank_init; 4272a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 4282a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 429e264d29dSEduardo Habkost mc->max_cpus = 4; 4304672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 43189c43bdfSIgor Mammedov mc->default_ram_id = "highbank.dram"; 4322488514cSRob Herring } 4332488514cSRob Herring 4348a661aeaSAndreas Färber static const TypeInfo highbank_type = { 4358a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("highbank"), 4368a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4378a661aeaSAndreas Färber .class_init = highbank_class_init, 4388a661aeaSAndreas Färber }; 439e264d29dSEduardo Habkost 4408a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data) 441e264d29dSEduardo Habkost { 4428a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4438a661aeaSAndreas Färber 444e264d29dSEduardo Habkost mc->desc = "Calxeda Midway (ECX-2000)"; 445e264d29dSEduardo Habkost mc->init = midway_init; 4462a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 4472a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 448e264d29dSEduardo Habkost mc->max_cpus = 4; 4494672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 45089c43bdfSIgor Mammedov mc->default_ram_id = "highbank.dram"; 451e264d29dSEduardo Habkost } 452e264d29dSEduardo Habkost 4538a661aeaSAndreas Färber static const TypeInfo midway_type = { 4548a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("midway"), 4558a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4568a661aeaSAndreas Färber .class_init = midway_class_init, 4578a661aeaSAndreas Färber }; 4588a661aeaSAndreas Färber 4598a661aeaSAndreas Färber static void calxeda_machines_init(void) 4608a661aeaSAndreas Färber { 4618a661aeaSAndreas Färber type_register_static(&highbank_type); 4628a661aeaSAndreas Färber type_register_static(&midway_type); 4638a661aeaSAndreas Färber } 4648a661aeaSAndreas Färber 4650e6aac87SEduardo Habkost type_init(calxeda_machines_init) 466