12488514cSRob Herring /* 22488514cSRob Herring * Calxeda Highbank SoC emulation 32488514cSRob Herring * 42488514cSRob Herring * Copyright (c) 2010-2012 Calxeda 52488514cSRob Herring * 62488514cSRob Herring * This program is free software; you can redistribute it and/or modify it 72488514cSRob Herring * under the terms and conditions of the GNU General Public License, 82488514cSRob Herring * version 2 or later, as published by the Free Software Foundation. 92488514cSRob Herring * 102488514cSRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 112488514cSRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 122488514cSRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 132488514cSRob Herring * more details. 142488514cSRob Herring * 152488514cSRob Herring * You should have received a copy of the GNU General Public License along with 162488514cSRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 172488514cSRob Herring * 182488514cSRob Herring */ 192488514cSRob Herring 2012b16722SPeter Maydell #include "qemu/osdep.h" 212c65db5eSPaolo Bonzini #include "qemu/datadir.h" 22da34e65cSMarkus Armbruster #include "qapi/error.h" 2383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 24d6454270SMarkus Armbruster #include "migration/vmstate.h" 2512ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2683c9f4caSPaolo Bonzini #include "hw/loader.h" 271422e32dSPaolo Bonzini #include "net/net.h" 2854d31236SMarkus Armbruster #include "sysemu/runstate.h" 299c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3083c9f4caSPaolo Bonzini #include "hw/boards.h" 31f282f296SPeter Crosthwaite #include "qemu/error-report.h" 32f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 33c2de81e2SPhilippe Mathieu-Daudé #include "hw/ide/ahci.h" 34c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 35c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 36c5c752afSPrasad J Pandit #include "qemu/log.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 38416dd952SPeter Maydell #include "cpu.h" 392488514cSRob Herring 402488514cSRob Herring #define SMP_BOOT_ADDR 0x100 412488514cSRob Herring #define SMP_BOOT_REG 0x40 42e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE 0xfff10000 432488514cSRob Herring 4440340e5fSPeter Crosthwaite #define MVBAR_ADDR 0x200 45716536a9SAndrew Baumann #define BOARD_SETUP_ADDR (MVBAR_ADDR + 8 * sizeof(uint32_t)) 4640340e5fSPeter Crosthwaite 472488514cSRob Herring #define NIRQ_GIC 160 482488514cSRob Herring 492488514cSRob Herring /* Board init. */ 502488514cSRob Herring 512488514cSRob Herring #define NUM_REGS 0x200 52a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset, 532488514cSRob Herring uint64_t value, unsigned size) 542488514cSRob Herring { 552488514cSRob Herring uint32_t *regs = opaque; 562488514cSRob Herring 572488514cSRob Herring if (offset == 0xf00) { 582488514cSRob Herring if (value == 1 || value == 2) { 59cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 602488514cSRob Herring } else if (value == 3) { 61cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 622488514cSRob Herring } 632488514cSRob Herring } 642488514cSRob Herring 65c5c752afSPrasad J Pandit if (offset / 4 >= NUM_REGS) { 66c5c752afSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 67c5c752afSPrasad J Pandit "highbank: bad write offset 0x%" HWADDR_PRIx "\n", offset); 68c5c752afSPrasad J Pandit return; 69c5c752afSPrasad J Pandit } 702488514cSRob Herring regs[offset / 4] = value; 712488514cSRob Herring } 722488514cSRob Herring 73a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset, 742488514cSRob Herring unsigned size) 752488514cSRob Herring { 76c5c752afSPrasad J Pandit uint32_t value; 772488514cSRob Herring uint32_t *regs = opaque; 78c5c752afSPrasad J Pandit 79c5c752afSPrasad J Pandit if (offset / 4 >= NUM_REGS) { 80c5c752afSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 81c5c752afSPrasad J Pandit "highbank: bad read offset 0x%" HWADDR_PRIx "\n", offset); 82c5c752afSPrasad J Pandit return 0; 83c5c752afSPrasad J Pandit } 84c5c752afSPrasad J Pandit value = regs[offset / 4]; 852488514cSRob Herring 862488514cSRob Herring if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) { 872488514cSRob Herring value |= 0x30000000; 882488514cSRob Herring } 892488514cSRob Herring 902488514cSRob Herring return value; 912488514cSRob Herring } 922488514cSRob Herring 932488514cSRob Herring static const MemoryRegionOps hb_mem_ops = { 942488514cSRob Herring .read = hb_regs_read, 952488514cSRob Herring .write = hb_regs_write, 962488514cSRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 972488514cSRob Herring }; 982488514cSRob Herring 99426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs" 1008063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(HighbankRegsState, HIGHBANK_REGISTERS) 101426533faSAndreas Färber 102db1015e9SEduardo Habkost struct HighbankRegsState { 103426533faSAndreas Färber /*< private >*/ 104426533faSAndreas Färber SysBusDevice parent_obj; 105426533faSAndreas Färber /*< public >*/ 106426533faSAndreas Färber 107112f2ac9SStefan Weil MemoryRegion iomem; 1082488514cSRob Herring uint32_t regs[NUM_REGS]; 109db1015e9SEduardo Habkost }; 1102488514cSRob Herring 111cfa52e09SPhilippe Mathieu-Daudé static const VMStateDescription vmstate_highbank_regs = { 1122488514cSRob Herring .name = "highbank-regs", 1132488514cSRob Herring .version_id = 0, 1142488514cSRob Herring .minimum_version_id = 0, 115*607ef570SRichard Henderson .fields = (const VMStateField[]) { 1162488514cSRob Herring VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS), 1172488514cSRob Herring VMSTATE_END_OF_LIST(), 1182488514cSRob Herring }, 1192488514cSRob Herring }; 1202488514cSRob Herring 1212488514cSRob Herring static void highbank_regs_reset(DeviceState *dev) 1222488514cSRob Herring { 123426533faSAndreas Färber HighbankRegsState *s = HIGHBANK_REGISTERS(dev); 1242488514cSRob Herring 1252488514cSRob Herring s->regs[0x40] = 0x05F20121; 1262488514cSRob Herring s->regs[0x41] = 0x2; 1272488514cSRob Herring s->regs[0x42] = 0x05F30121; 1282488514cSRob Herring s->regs[0x43] = 0x05F40121; 1292488514cSRob Herring } 1302488514cSRob Herring 131ff7a27c1Sxiaoqiang.zhao static void highbank_regs_init(Object *obj) 1322488514cSRob Herring { 133ff7a27c1Sxiaoqiang.zhao HighbankRegsState *s = HIGHBANK_REGISTERS(obj); 134ff7a27c1Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 1352488514cSRob Herring 136ff7a27c1Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs, 13764bde0f3SPaolo Bonzini "highbank_regs", 0x1000); 138112f2ac9SStefan Weil sysbus_init_mmio(dev, &s->iomem); 1392488514cSRob Herring } 1402488514cSRob Herring 141999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data) 142999e12bbSAnthony Liguori { 14339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 144999e12bbSAnthony Liguori 14539bffca2SAnthony Liguori dc->desc = "Calxeda Highbank registers"; 14639bffca2SAnthony Liguori dc->vmsd = &vmstate_highbank_regs; 14739bffca2SAnthony Liguori dc->reset = highbank_regs_reset; 148999e12bbSAnthony Liguori } 149999e12bbSAnthony Liguori 1508c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = { 151426533faSAndreas Färber .name = TYPE_HIGHBANK_REGISTERS, 15239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 15339bffca2SAnthony Liguori .instance_size = sizeof(HighbankRegsState), 154ff7a27c1Sxiaoqiang.zhao .instance_init = highbank_regs_init, 155999e12bbSAnthony Liguori .class_init = highbank_regs_class_init, 1562488514cSRob Herring }; 1572488514cSRob Herring 15883f7d43aSAndreas Färber static void highbank_regs_register_types(void) 1592488514cSRob Herring { 16039bffca2SAnthony Liguori type_register_static(&highbank_regs_info); 1612488514cSRob Herring } 1622488514cSRob Herring 16383f7d43aSAndreas Färber type_init(highbank_regs_register_types) 1642488514cSRob Herring 1652488514cSRob Herring static struct arm_boot_info highbank_binfo; 1662488514cSRob Herring 167574f66bcSAndre Przywara enum cxmachines { 168574f66bcSAndre Przywara CALXEDA_HIGHBANK, 169b25a83f0SAndre Przywara CALXEDA_MIDWAY, 170574f66bcSAndre Przywara }; 171574f66bcSAndre Przywara 1722488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the 1732488514cSRob Herring * device tree (linux/arch/arm/boot/dts/highbank.dts), which is 1742488514cSRob Herring * normally 0xff900000 or -m 4089. When running this board on a 1752488514cSRob Herring * 32-bit host, set the reg value of memory to 0xf7ff00000 in the 1762488514cSRob Herring * device tree and pass -m 2047 to QEMU. 1772488514cSRob Herring */ 1783ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id) 1792488514cSRob Herring { 180574f66bcSAndre Przywara DeviceState *dev = NULL; 1812488514cSRob Herring SysBusDevice *busdev; 1822488514cSRob Herring qemu_irq pic[128]; 1832488514cSRob Herring int n; 184cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 1852488514cSRob Herring qemu_irq cpu_irq[4]; 1865ae79fe8SPeter Maydell qemu_irq cpu_fiq[4]; 187582c8f75SPeter Maydell qemu_irq cpu_virq[4]; 188582c8f75SPeter Maydell qemu_irq cpu_vfiq[4]; 1892488514cSRob Herring MemoryRegion *sysram; 1902488514cSRob Herring MemoryRegion *sysmem; 1912488514cSRob Herring char *sysboot_filename; 1922488514cSRob Herring 1933ef96221SMarcel Apfelbaum switch (machine_id) { 194574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 195ba1ba5ccSIgor Mammedov machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 196574f66bcSAndre Przywara break; 197b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 198ba1ba5ccSIgor Mammedov machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); 199b25a83f0SAndre Przywara break; 200ba1ba5ccSIgor Mammedov default: 201ba1ba5ccSIgor Mammedov assert(0); 202574f66bcSAndre Przywara } 2032488514cSRob Herring 2042488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 205d097696eSPeter Maydell Object *cpuobj; 206c5fad12fSPeter Maydell ARMCPU *cpu; 207f282f296SPeter Crosthwaite 208ba1ba5ccSIgor Mammedov cpuobj = object_new(machine->cpu_type); 209d097696eSPeter Maydell cpu = ARM_CPU(cpuobj); 210f282f296SPeter Crosthwaite 2115325cc34SMarkus Armbruster object_property_set_int(cpuobj, "psci-conduit", QEMU_PSCI_CONDUIT_SMC, 2125325cc34SMarkus Armbruster &error_abort); 21340340e5fSPeter Crosthwaite 214efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 2155325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", MPCORE_PERIPHBASE, 2165325cc34SMarkus Armbruster &error_abort); 217c0f1ead9SPeter Crosthwaite } 218ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 2199188dbf7SPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ); 2205ae79fe8SPeter Maydell cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ); 221582c8f75SPeter Maydell cpu_virq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VIRQ); 222582c8f75SPeter Maydell cpu_vfiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VFIQ); 2232488514cSRob Herring } 2242488514cSRob Herring 2252488514cSRob Herring sysmem = get_system_memory(); 2262488514cSRob Herring /* SDRAM at address zero. */ 22789c43bdfSIgor Mammedov memory_region_add_subregion(sysmem, 0, machine->ram); 2282488514cSRob Herring 2292488514cSRob Herring sysram = g_new(MemoryRegion, 1); 230eb7d1f17SPeter Maydell memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000, 231f8ed85acSMarkus Armbruster &error_fatal); 2322488514cSRob Herring memory_region_add_subregion(sysmem, 0xfff88000, sysram); 2330ad3b5d3SPaolo Bonzini if (machine->firmware != NULL) { 2340ad3b5d3SPaolo Bonzini sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware); 2352488514cSRob Herring if (sysboot_filename != NULL) { 23660ff4e63SStefan Weil if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) { 2370ad3b5d3SPaolo Bonzini error_report("Unable to load %s", machine->firmware); 238c525436eSMarkus Armbruster exit(1); 2392488514cSRob Herring } 2406e05a12fSGonglei g_free(sysboot_filename); 2412488514cSRob Herring } else { 2420ad3b5d3SPaolo Bonzini error_report("Unable to find %s", machine->firmware); 243c525436eSMarkus Armbruster exit(1); 2442488514cSRob Herring } 2452488514cSRob Herring } 2462488514cSRob Herring 2473ef96221SMarcel Apfelbaum switch (machine_id) { 248574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 249df707969SMarkus Armbruster dev = qdev_new("l2x0"); 250b25a83f0SAndre Przywara busdev = SYS_BUS_DEVICE(dev); 2513c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 252b25a83f0SAndre Przywara sysbus_mmio_map(busdev, 0, 0xfff12000); 253b25a83f0SAndre Przywara 254df707969SMarkus Armbruster dev = qdev_new(TYPE_A9MPCORE_PRIV); 255574f66bcSAndre Przywara break; 256b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 257df707969SMarkus Armbruster dev = qdev_new(TYPE_A15MPCORE_PRIV); 258b25a83f0SAndre Przywara break; 259574f66bcSAndre Przywara } 2602488514cSRob Herring qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2612488514cSRob Herring qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC); 2621356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2633c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 264e2cddeebSPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 2652488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 2662488514cSRob Herring sysbus_connect_irq(busdev, n, cpu_irq[n]); 2675ae79fe8SPeter Maydell sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]); 268582c8f75SPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus, cpu_virq[n]); 269582c8f75SPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus, cpu_vfiq[n]); 2702488514cSRob Herring } 2712488514cSRob Herring 2722488514cSRob Herring for (n = 0; n < 128; n++) { 2732488514cSRob Herring pic[n] = qdev_get_gpio_in(dev, n); 2742488514cSRob Herring } 2752488514cSRob Herring 276df707969SMarkus Armbruster dev = qdev_new("sp804"); 2772488514cSRob Herring qdev_prop_set_uint32(dev, "freq0", 150000000); 2782488514cSRob Herring qdev_prop_set_uint32(dev, "freq1", 150000000); 2791356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2803c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2812488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff34000); 2822488514cSRob Herring sysbus_connect_irq(busdev, 0, pic[18]); 2839bca0edbSPeter Maydell pl011_create(0xfff36000, pic[20], serial_hd(0)); 2842488514cSRob Herring 285df707969SMarkus Armbruster dev = qdev_new(TYPE_HIGHBANK_REGISTERS); 2861356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2873c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2882488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff3c000); 2892488514cSRob Herring 2902488514cSRob Herring sysbus_create_simple("pl061", 0xfff30000, pic[14]); 2912488514cSRob Herring sysbus_create_simple("pl061", 0xfff31000, pic[15]); 2922488514cSRob Herring sysbus_create_simple("pl061", 0xfff32000, pic[16]); 2932488514cSRob Herring sysbus_create_simple("pl061", 0xfff33000, pic[17]); 2942488514cSRob Herring sysbus_create_simple("pl031", 0xfff35000, pic[19]); 2952488514cSRob Herring sysbus_create_simple("pl022", 0xfff39000, pic[23]); 2962488514cSRob Herring 297c2de81e2SPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]); 2982488514cSRob Herring 299a005d073SStefan Hajnoczi if (nd_table[0].used) { 3002488514cSRob Herring qemu_check_nic_model(&nd_table[0], "xgmac"); 301df707969SMarkus Armbruster dev = qdev_new("xgmac"); 3022488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[0]); 3033c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 3041356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000); 3051356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]); 3061356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]); 3071356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]); 3082488514cSRob Herring 3092488514cSRob Herring qemu_check_nic_model(&nd_table[1], "xgmac"); 310df707969SMarkus Armbruster dev = qdev_new("xgmac"); 3112488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[1]); 3123c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 3131356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000); 3141356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]); 3151356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]); 3161356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]); 3172488514cSRob Herring } 3182488514cSRob Herring 3192a7ae4eeSMarkus Armbruster /* TODO create and connect IDE devices for ide_drive_get() */ 3202a7ae4eeSMarkus Armbruster 32189c43bdfSIgor Mammedov highbank_binfo.ram_size = machine->ram_size; 3222488514cSRob Herring /* highbank requires a dtb in order to boot, and the dtb will override 3232488514cSRob Herring * the board ID. The following value is ignored, so set it to -1 to be 3242488514cSRob Herring * clear that the value is meaningless. 3252488514cSRob Herring */ 3262488514cSRob Herring highbank_binfo.board_id = -1; 3272488514cSRob Herring highbank_binfo.loader_start = 0; 32840340e5fSPeter Crosthwaite highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; 32933284d48SPeter Maydell highbank_binfo.psci_conduit = QEMU_PSCI_CONDUIT_SMC; 33040340e5fSPeter Crosthwaite 3312744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo); 3322488514cSRob Herring } 3332488514cSRob Herring 3343ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine) 335574f66bcSAndre Przywara { 3363ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_HIGHBANK); 337574f66bcSAndre Przywara } 338574f66bcSAndre Przywara 3393ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine) 340b25a83f0SAndre Przywara { 3413ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_MIDWAY); 342b25a83f0SAndre Przywara } 343b25a83f0SAndre Przywara 3448a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data) 3452488514cSRob Herring { 3468a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 3478a661aeaSAndreas Färber 348e264d29dSEduardo Habkost mc->desc = "Calxeda Highbank (ECX-1000)"; 349e264d29dSEduardo Habkost mc->init = highbank_init; 3502a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 3512a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 352e264d29dSEduardo Habkost mc->max_cpus = 4; 3534672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 35489c43bdfSIgor Mammedov mc->default_ram_id = "highbank.dram"; 3552488514cSRob Herring } 3562488514cSRob Herring 3578a661aeaSAndreas Färber static const TypeInfo highbank_type = { 3588a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("highbank"), 3598a661aeaSAndreas Färber .parent = TYPE_MACHINE, 3608a661aeaSAndreas Färber .class_init = highbank_class_init, 3618a661aeaSAndreas Färber }; 362e264d29dSEduardo Habkost 3638a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data) 364e264d29dSEduardo Habkost { 3658a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 3668a661aeaSAndreas Färber 367e264d29dSEduardo Habkost mc->desc = "Calxeda Midway (ECX-2000)"; 368e264d29dSEduardo Habkost mc->init = midway_init; 3692a7ae4eeSMarkus Armbruster mc->block_default_type = IF_IDE; 3702a7ae4eeSMarkus Armbruster mc->units_per_default_bus = 1; 371e264d29dSEduardo Habkost mc->max_cpus = 4; 3724672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 37389c43bdfSIgor Mammedov mc->default_ram_id = "highbank.dram"; 374e264d29dSEduardo Habkost } 375e264d29dSEduardo Habkost 3768a661aeaSAndreas Färber static const TypeInfo midway_type = { 3778a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("midway"), 3788a661aeaSAndreas Färber .parent = TYPE_MACHINE, 3798a661aeaSAndreas Färber .class_init = midway_class_init, 3808a661aeaSAndreas Färber }; 3818a661aeaSAndreas Färber 3828a661aeaSAndreas Färber static void calxeda_machines_init(void) 3838a661aeaSAndreas Färber { 3848a661aeaSAndreas Färber type_register_static(&highbank_type); 3858a661aeaSAndreas Färber type_register_static(&midway_type); 3868a661aeaSAndreas Färber } 3878a661aeaSAndreas Färber 3880e6aac87SEduardo Habkost type_init(calxeda_machines_init) 389