xref: /qemu/hw/arm/highbank.c (revision 5ae79fe825bedc89db8b6bde9d0ed0bb5d59558c)
12488514cSRob Herring /*
22488514cSRob Herring  * Calxeda Highbank SoC emulation
32488514cSRob Herring  *
42488514cSRob Herring  * Copyright (c) 2010-2012 Calxeda
52488514cSRob Herring  *
62488514cSRob Herring  * This program is free software; you can redistribute it and/or modify it
72488514cSRob Herring  * under the terms and conditions of the GNU General Public License,
82488514cSRob Herring  * version 2 or later, as published by the Free Software Foundation.
92488514cSRob Herring  *
102488514cSRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
112488514cSRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
122488514cSRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
132488514cSRob Herring  * more details.
142488514cSRob Herring  *
152488514cSRob Herring  * You should have received a copy of the GNU General Public License along with
162488514cSRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
172488514cSRob Herring  *
182488514cSRob Herring  */
192488514cSRob Herring 
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
21bd2be150SPeter Maydell #include "hw/arm/arm.h"
22bd2be150SPeter Maydell #include "hw/devices.h"
2383c9f4caSPaolo Bonzini #include "hw/loader.h"
241422e32dSPaolo Bonzini #include "net/net.h"
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2683c9f4caSPaolo Bonzini #include "hw/boards.h"
274be74634SMarkus Armbruster #include "sysemu/block-backend.h"
28022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
29f282f296SPeter Crosthwaite #include "qemu/error-report.h"
302488514cSRob Herring 
312488514cSRob Herring #define SMP_BOOT_ADDR           0x100
322488514cSRob Herring #define SMP_BOOT_REG            0x40
33e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE       0xfff10000
342488514cSRob Herring 
352488514cSRob Herring #define NIRQ_GIC                160
362488514cSRob Herring 
372488514cSRob Herring /* Board init.  */
382488514cSRob Herring 
399543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
402488514cSRob Herring {
412488514cSRob Herring     int n;
422488514cSRob Herring     uint32_t smpboot[] = {
432488514cSRob Herring         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
442488514cSRob Herring         0xe210000f, /* ands r0, r0, #0x0f */
452488514cSRob Herring         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
462488514cSRob Herring         0xe0830200, /* add r0, r3, r0, lsl #4 */
47bf471f79SPeter Maydell         0xe59f2024, /* ldr r2, privbase */
482488514cSRob Herring         0xe3a01001, /* mov r1, #1 */
49bf471f79SPeter Maydell         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
50bf471f79SPeter Maydell         0xe3a010ff, /* mov r1, #0xff */
51bf471f79SPeter Maydell         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
52bf471f79SPeter Maydell         0xf57ff04f, /* dsb */
532488514cSRob Herring         0xe320f003, /* wfi */
542488514cSRob Herring         0xe5901000, /* ldr     r1, [r0] */
552488514cSRob Herring         0xe1110001, /* tst     r1, r1 */
562488514cSRob Herring         0x0afffffb, /* beq     <wfi> */
572488514cSRob Herring         0xe12fff11, /* bx      r1 */
58e2cddeebSPeter Crosthwaite         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
592488514cSRob Herring     };
602488514cSRob Herring     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
612488514cSRob Herring         smpboot[n] = tswap32(smpboot[n]);
622488514cSRob Herring     }
632488514cSRob Herring     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
642488514cSRob Herring }
652488514cSRob Herring 
665d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
672488514cSRob Herring {
685d309320SAndreas Färber     CPUARMState *env = &cpu->env;
695d309320SAndreas Färber 
702488514cSRob Herring     switch (info->nb_cpus) {
712488514cSRob Herring     case 4:
7242874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
7342874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x30, 0,
7442874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
752488514cSRob Herring     case 3:
7642874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
7742874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x20, 0,
7842874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
792488514cSRob Herring     case 2:
8042874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
8142874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x10, 0,
8242874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
832488514cSRob Herring         env->regs[15] = SMP_BOOT_ADDR;
842488514cSRob Herring         break;
852488514cSRob Herring     default:
862488514cSRob Herring         break;
872488514cSRob Herring     }
882488514cSRob Herring }
892488514cSRob Herring 
902488514cSRob Herring #define NUM_REGS      0x200
91a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset,
922488514cSRob Herring                           uint64_t value, unsigned size)
932488514cSRob Herring {
942488514cSRob Herring     uint32_t *regs = opaque;
952488514cSRob Herring 
962488514cSRob Herring     if (offset == 0xf00) {
972488514cSRob Herring         if (value == 1 || value == 2) {
982488514cSRob Herring             qemu_system_reset_request();
992488514cSRob Herring         } else if (value == 3) {
1002488514cSRob Herring             qemu_system_shutdown_request();
1012488514cSRob Herring         }
1022488514cSRob Herring     }
1032488514cSRob Herring 
1042488514cSRob Herring     regs[offset/4] = value;
1052488514cSRob Herring }
1062488514cSRob Herring 
107a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset,
1082488514cSRob Herring                              unsigned size)
1092488514cSRob Herring {
1102488514cSRob Herring     uint32_t *regs = opaque;
1112488514cSRob Herring     uint32_t value = regs[offset/4];
1122488514cSRob Herring 
1132488514cSRob Herring     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
1142488514cSRob Herring         value |= 0x30000000;
1152488514cSRob Herring     }
1162488514cSRob Herring 
1172488514cSRob Herring     return value;
1182488514cSRob Herring }
1192488514cSRob Herring 
1202488514cSRob Herring static const MemoryRegionOps hb_mem_ops = {
1212488514cSRob Herring     .read = hb_regs_read,
1222488514cSRob Herring     .write = hb_regs_write,
1232488514cSRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
1242488514cSRob Herring };
1252488514cSRob Herring 
126426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
127426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \
128426533faSAndreas Färber     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
129426533faSAndreas Färber 
1302488514cSRob Herring typedef struct {
131426533faSAndreas Färber     /*< private >*/
132426533faSAndreas Färber     SysBusDevice parent_obj;
133426533faSAndreas Färber     /*< public >*/
134426533faSAndreas Färber 
135112f2ac9SStefan Weil     MemoryRegion iomem;
1362488514cSRob Herring     uint32_t regs[NUM_REGS];
1372488514cSRob Herring } HighbankRegsState;
1382488514cSRob Herring 
1392488514cSRob Herring static VMStateDescription vmstate_highbank_regs = {
1402488514cSRob Herring     .name = "highbank-regs",
1412488514cSRob Herring     .version_id = 0,
1422488514cSRob Herring     .minimum_version_id = 0,
1432488514cSRob Herring     .fields = (VMStateField[]) {
1442488514cSRob Herring         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
1452488514cSRob Herring         VMSTATE_END_OF_LIST(),
1462488514cSRob Herring     },
1472488514cSRob Herring };
1482488514cSRob Herring 
1492488514cSRob Herring static void highbank_regs_reset(DeviceState *dev)
1502488514cSRob Herring {
151426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1522488514cSRob Herring 
1532488514cSRob Herring     s->regs[0x40] = 0x05F20121;
1542488514cSRob Herring     s->regs[0x41] = 0x2;
1552488514cSRob Herring     s->regs[0x42] = 0x05F30121;
1562488514cSRob Herring     s->regs[0x43] = 0x05F40121;
1572488514cSRob Herring }
1582488514cSRob Herring 
1592488514cSRob Herring static int highbank_regs_init(SysBusDevice *dev)
1602488514cSRob Herring {
161426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1622488514cSRob Herring 
163112f2ac9SStefan Weil     memory_region_init_io(&s->iomem, OBJECT(s), &hb_mem_ops, s->regs,
16464bde0f3SPaolo Bonzini                           "highbank_regs", 0x1000);
165112f2ac9SStefan Weil     sysbus_init_mmio(dev, &s->iomem);
1662488514cSRob Herring 
1672488514cSRob Herring     return 0;
1682488514cSRob Herring }
1692488514cSRob Herring 
170999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data)
171999e12bbSAnthony Liguori {
172999e12bbSAnthony Liguori     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
17339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
174999e12bbSAnthony Liguori 
175999e12bbSAnthony Liguori     sbc->init = highbank_regs_init;
17639bffca2SAnthony Liguori     dc->desc = "Calxeda Highbank registers";
17739bffca2SAnthony Liguori     dc->vmsd = &vmstate_highbank_regs;
17839bffca2SAnthony Liguori     dc->reset = highbank_regs_reset;
179999e12bbSAnthony Liguori }
180999e12bbSAnthony Liguori 
1818c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = {
182426533faSAndreas Färber     .name          = TYPE_HIGHBANK_REGISTERS,
18339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
18439bffca2SAnthony Liguori     .instance_size = sizeof(HighbankRegsState),
185999e12bbSAnthony Liguori     .class_init    = highbank_regs_class_init,
1862488514cSRob Herring };
1872488514cSRob Herring 
18883f7d43aSAndreas Färber static void highbank_regs_register_types(void)
1892488514cSRob Herring {
19039bffca2SAnthony Liguori     type_register_static(&highbank_regs_info);
1912488514cSRob Herring }
1922488514cSRob Herring 
19383f7d43aSAndreas Färber type_init(highbank_regs_register_types)
1942488514cSRob Herring 
1952488514cSRob Herring static struct arm_boot_info highbank_binfo;
1962488514cSRob Herring 
197574f66bcSAndre Przywara enum cxmachines {
198574f66bcSAndre Przywara     CALXEDA_HIGHBANK,
199b25a83f0SAndre Przywara     CALXEDA_MIDWAY,
200574f66bcSAndre Przywara };
201574f66bcSAndre Przywara 
2022488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the
2032488514cSRob Herring  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
2042488514cSRob Herring  * normally 0xff900000 or -m 4089. When running this board on a
2052488514cSRob Herring  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
2062488514cSRob Herring  * device tree and pass -m 2047 to QEMU.
2072488514cSRob Herring  */
2083ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
2092488514cSRob Herring {
2103ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
2113ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
2123ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
2133ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
2143ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
215574f66bcSAndre Przywara     DeviceState *dev = NULL;
2162488514cSRob Herring     SysBusDevice *busdev;
2172488514cSRob Herring     qemu_irq pic[128];
2182488514cSRob Herring     int n;
2192488514cSRob Herring     qemu_irq cpu_irq[4];
220*5ae79fe8SPeter Maydell     qemu_irq cpu_fiq[4];
2212488514cSRob Herring     MemoryRegion *sysram;
2222488514cSRob Herring     MemoryRegion *dram;
2232488514cSRob Herring     MemoryRegion *sysmem;
2242488514cSRob Herring     char *sysboot_filename;
2252488514cSRob Herring 
2262488514cSRob Herring     if (!cpu_model) {
2273ef96221SMarcel Apfelbaum         switch (machine_id) {
228574f66bcSAndre Przywara         case CALXEDA_HIGHBANK:
2292488514cSRob Herring             cpu_model = "cortex-a9";
230574f66bcSAndre Przywara             break;
231b25a83f0SAndre Przywara         case CALXEDA_MIDWAY:
232b25a83f0SAndre Przywara             cpu_model = "cortex-a15";
233b25a83f0SAndre Przywara             break;
234574f66bcSAndre Przywara         }
2352488514cSRob Herring     }
2362488514cSRob Herring 
2372488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
238f282f296SPeter Crosthwaite         ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
239d097696eSPeter Maydell         Object *cpuobj;
240c5fad12fSPeter Maydell         ARMCPU *cpu;
241f282f296SPeter Crosthwaite         Error *err = NULL;
242f282f296SPeter Crosthwaite 
2433b418d0cSPeter Maydell         if (!oc) {
2443b418d0cSPeter Maydell             error_report("Unable to find CPU definition");
2453b418d0cSPeter Maydell             exit(1);
2463b418d0cSPeter Maydell         }
2473b418d0cSPeter Maydell 
248d097696eSPeter Maydell         cpuobj = object_new(object_class_get_name(oc));
249d097696eSPeter Maydell         cpu = ARM_CPU(cpuobj);
250f282f296SPeter Crosthwaite 
25161e2f352SGreg Bellows         /* By default A9 and A15 CPUs have EL3 enabled.  This board does not
25261e2f352SGreg Bellows          * currently support EL3 so the CPU EL3 property is disabled before
25361e2f352SGreg Bellows          * realization.
25461e2f352SGreg Bellows          */
25561e2f352SGreg Bellows         if (object_property_find(cpuobj, "has_el3", NULL)) {
25661e2f352SGreg Bellows             object_property_set_bool(cpuobj, false, "has_el3", &err);
25761e2f352SGreg Bellows             if (err) {
258565f65d2SMarkus Armbruster                 error_report_err(err);
25961e2f352SGreg Bellows                 exit(1);
26061e2f352SGreg Bellows             }
26161e2f352SGreg Bellows         }
26261e2f352SGreg Bellows 
263d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
264d097696eSPeter Maydell             object_property_set_int(cpuobj, MPCORE_PERIPHBASE,
265d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
266c0f1ead9SPeter Crosthwaite         }
267d097696eSPeter Maydell         object_property_set_bool(cpuobj, true, "realized", &err);
268f282f296SPeter Crosthwaite         if (err) {
269565f65d2SMarkus Armbruster             error_report_err(err);
2702488514cSRob Herring             exit(1);
2712488514cSRob Herring         }
2729188dbf7SPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
273*5ae79fe8SPeter Maydell         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
2742488514cSRob Herring     }
2752488514cSRob Herring 
2762488514cSRob Herring     sysmem = get_system_memory();
2772488514cSRob Herring     dram = g_new(MemoryRegion, 1);
278c8623c02SDirk Müller     memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size);
2792488514cSRob Herring     /* SDRAM at address zero.  */
2802488514cSRob Herring     memory_region_add_subregion(sysmem, 0, dram);
2812488514cSRob Herring 
2822488514cSRob Herring     sysram = g_new(MemoryRegion, 1);
28349946538SHu Tao     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
28449946538SHu Tao                            &error_abort);
2852488514cSRob Herring     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
2862488514cSRob Herring     if (bios_name != NULL) {
2872488514cSRob Herring         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
2882488514cSRob Herring         if (sysboot_filename != NULL) {
28960ff4e63SStefan Weil             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
2902488514cSRob Herring                 hw_error("Unable to load %s\n", bios_name);
2912488514cSRob Herring             }
2926e05a12fSGonglei             g_free(sysboot_filename);
2932488514cSRob Herring         } else {
2942488514cSRob Herring            hw_error("Unable to find %s\n", bios_name);
2952488514cSRob Herring         }
2962488514cSRob Herring     }
2972488514cSRob Herring 
2983ef96221SMarcel Apfelbaum     switch (machine_id) {
299574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
300b25a83f0SAndre Przywara         dev = qdev_create(NULL, "l2x0");
301b25a83f0SAndre Przywara         qdev_init_nofail(dev);
302b25a83f0SAndre Przywara         busdev = SYS_BUS_DEVICE(dev);
303b25a83f0SAndre Przywara         sysbus_mmio_map(busdev, 0, 0xfff12000);
304b25a83f0SAndre Przywara 
3052488514cSRob Herring         dev = qdev_create(NULL, "a9mpcore_priv");
306574f66bcSAndre Przywara         break;
307b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
308b25a83f0SAndre Przywara         dev = qdev_create(NULL, "a15mpcore_priv");
309b25a83f0SAndre Przywara         break;
310574f66bcSAndre Przywara     }
3112488514cSRob Herring     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
3122488514cSRob Herring     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
3132488514cSRob Herring     qdev_init_nofail(dev);
3141356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
315e2cddeebSPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
3162488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
3172488514cSRob Herring         sysbus_connect_irq(busdev, n, cpu_irq[n]);
318*5ae79fe8SPeter Maydell         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
3192488514cSRob Herring     }
3202488514cSRob Herring 
3212488514cSRob Herring     for (n = 0; n < 128; n++) {
3222488514cSRob Herring         pic[n] = qdev_get_gpio_in(dev, n);
3232488514cSRob Herring     }
3242488514cSRob Herring 
3252488514cSRob Herring     dev = qdev_create(NULL, "sp804");
3262488514cSRob Herring     qdev_prop_set_uint32(dev, "freq0", 150000000);
3272488514cSRob Herring     qdev_prop_set_uint32(dev, "freq1", 150000000);
3282488514cSRob Herring     qdev_init_nofail(dev);
3291356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3302488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff34000);
3312488514cSRob Herring     sysbus_connect_irq(busdev, 0, pic[18]);
3322488514cSRob Herring     sysbus_create_simple("pl011", 0xfff36000, pic[20]);
3332488514cSRob Herring 
3342488514cSRob Herring     dev = qdev_create(NULL, "highbank-regs");
3352488514cSRob Herring     qdev_init_nofail(dev);
3361356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3372488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff3c000);
3382488514cSRob Herring 
3392488514cSRob Herring     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
3402488514cSRob Herring     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
3412488514cSRob Herring     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
3422488514cSRob Herring     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
3432488514cSRob Herring     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
3442488514cSRob Herring     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
3452488514cSRob Herring 
3462488514cSRob Herring     sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]);
3472488514cSRob Herring 
348a005d073SStefan Hajnoczi     if (nd_table[0].used) {
3492488514cSRob Herring         qemu_check_nic_model(&nd_table[0], "xgmac");
3502488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3512488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[0]);
3522488514cSRob Herring         qdev_init_nofail(dev);
3531356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
3541356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
3551356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
3561356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
3572488514cSRob Herring 
3582488514cSRob Herring         qemu_check_nic_model(&nd_table[1], "xgmac");
3592488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3602488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[1]);
3612488514cSRob Herring         qdev_init_nofail(dev);
3621356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
3631356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
3641356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
3651356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
3662488514cSRob Herring     }
3672488514cSRob Herring 
3682488514cSRob Herring     highbank_binfo.ram_size = ram_size;
3692488514cSRob Herring     highbank_binfo.kernel_filename = kernel_filename;
3702488514cSRob Herring     highbank_binfo.kernel_cmdline = kernel_cmdline;
3712488514cSRob Herring     highbank_binfo.initrd_filename = initrd_filename;
3722488514cSRob Herring     /* highbank requires a dtb in order to boot, and the dtb will override
3732488514cSRob Herring      * the board ID. The following value is ignored, so set it to -1 to be
3742488514cSRob Herring      * clear that the value is meaningless.
3752488514cSRob Herring      */
3762488514cSRob Herring     highbank_binfo.board_id = -1;
3772488514cSRob Herring     highbank_binfo.nb_cpus = smp_cpus;
3782488514cSRob Herring     highbank_binfo.loader_start = 0;
3792488514cSRob Herring     highbank_binfo.write_secondary_boot = hb_write_secondary;
3802488514cSRob Herring     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
381182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
3822488514cSRob Herring }
3832488514cSRob Herring 
3843ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine)
385574f66bcSAndre Przywara {
3863ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_HIGHBANK);
387574f66bcSAndre Przywara }
388574f66bcSAndre Przywara 
3893ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine)
390b25a83f0SAndre Przywara {
3913ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_MIDWAY);
392b25a83f0SAndre Przywara }
393b25a83f0SAndre Przywara 
3942488514cSRob Herring static QEMUMachine highbank_machine = {
3952488514cSRob Herring     .name = "highbank",
3962488514cSRob Herring     .desc = "Calxeda Highbank (ECX-1000)",
3972488514cSRob Herring     .init = highbank_init,
3982d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
3992488514cSRob Herring     .max_cpus = 4,
4002488514cSRob Herring };
4012488514cSRob Herring 
402b25a83f0SAndre Przywara static QEMUMachine midway_machine = {
403b25a83f0SAndre Przywara     .name = "midway",
404b25a83f0SAndre Przywara     .desc = "Calxeda Midway (ECX-2000)",
405b25a83f0SAndre Przywara     .init = midway_init,
406b25a83f0SAndre Przywara     .block_default_type = IF_SCSI,
407b25a83f0SAndre Przywara     .max_cpus = 4,
408b25a83f0SAndre Przywara };
409b25a83f0SAndre Przywara 
410574f66bcSAndre Przywara static void calxeda_machines_init(void)
4112488514cSRob Herring {
4122488514cSRob Herring     qemu_register_machine(&highbank_machine);
413b25a83f0SAndre Przywara     qemu_register_machine(&midway_machine);
4142488514cSRob Herring }
4152488514cSRob Herring 
416574f66bcSAndre Przywara machine_init(calxeda_machines_init);
417