xref: /qemu/hw/arm/highbank.c (revision 40340e5f221935723bffbca305f3090e8866c818)
12488514cSRob Herring /*
22488514cSRob Herring  * Calxeda Highbank SoC emulation
32488514cSRob Herring  *
42488514cSRob Herring  * Copyright (c) 2010-2012 Calxeda
52488514cSRob Herring  *
62488514cSRob Herring  * This program is free software; you can redistribute it and/or modify it
72488514cSRob Herring  * under the terms and conditions of the GNU General Public License,
82488514cSRob Herring  * version 2 or later, as published by the Free Software Foundation.
92488514cSRob Herring  *
102488514cSRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
112488514cSRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
122488514cSRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
132488514cSRob Herring  * more details.
142488514cSRob Herring  *
152488514cSRob Herring  * You should have received a copy of the GNU General Public License along with
162488514cSRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
172488514cSRob Herring  *
182488514cSRob Herring  */
192488514cSRob Herring 
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
21bd2be150SPeter Maydell #include "hw/arm/arm.h"
22bd2be150SPeter Maydell #include "hw/devices.h"
2383c9f4caSPaolo Bonzini #include "hw/loader.h"
241422e32dSPaolo Bonzini #include "net/net.h"
25*40340e5fSPeter Crosthwaite #include "sysemu/kvm.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/boards.h"
284be74634SMarkus Armbruster #include "sysemu/block-backend.h"
29022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
30f282f296SPeter Crosthwaite #include "qemu/error-report.h"
312488514cSRob Herring 
322488514cSRob Herring #define SMP_BOOT_ADDR           0x100
332488514cSRob Herring #define SMP_BOOT_REG            0x40
34e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE       0xfff10000
352488514cSRob Herring 
36*40340e5fSPeter Crosthwaite #define MVBAR_ADDR              0x200
37*40340e5fSPeter Crosthwaite 
382488514cSRob Herring #define NIRQ_GIC                160
392488514cSRob Herring 
402488514cSRob Herring /* Board init.  */
412488514cSRob Herring 
42*40340e5fSPeter Crosthwaite /* MVBAR_ADDR is limited by precision of movw */
43*40340e5fSPeter Crosthwaite 
44*40340e5fSPeter Crosthwaite QEMU_BUILD_BUG_ON(MVBAR_ADDR >= (1 << 16));
45*40340e5fSPeter Crosthwaite 
46*40340e5fSPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
47*40340e5fSPeter Crosthwaite                         extract32((x), 12,  4) << 16)
48*40340e5fSPeter Crosthwaite 
49*40340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu,
50*40340e5fSPeter Crosthwaite                                  const struct arm_boot_info *info)
51*40340e5fSPeter Crosthwaite {
52*40340e5fSPeter Crosthwaite     int n;
53*40340e5fSPeter Crosthwaite     uint32_t board_setup_blob[] = {
54*40340e5fSPeter Crosthwaite         /* MVBAR_ADDR */
55*40340e5fSPeter Crosthwaite         /* Default unimplemented and unused vectors to spin. Makes it
56*40340e5fSPeter Crosthwaite          * easier to debug (as opposed to the CPU running away).
57*40340e5fSPeter Crosthwaite          */
58*40340e5fSPeter Crosthwaite         0xeafffffe, /* notused1: b notused */
59*40340e5fSPeter Crosthwaite         0xeafffffe, /* notused2: b notused */
60*40340e5fSPeter Crosthwaite         0xe1b0f00e, /* smc: movs pc, lr - exception return */
61*40340e5fSPeter Crosthwaite         0xeafffffe, /* prefetch_abort: b prefetch_abort */
62*40340e5fSPeter Crosthwaite         0xeafffffe, /* data_abort: b data_abort */
63*40340e5fSPeter Crosthwaite         0xeafffffe, /* notused3: b notused3 */
64*40340e5fSPeter Crosthwaite         0xeafffffe, /* irq: b irq */
65*40340e5fSPeter Crosthwaite         0xeafffffe, /* fiq: b fiq */
66*40340e5fSPeter Crosthwaite #define BOARD_SETUP_ADDR (MVBAR_ADDR + 8 * sizeof(uint32_t))
67*40340e5fSPeter Crosthwaite         0xe3000000 + ARMV7_IMM16(MVBAR_ADDR), /* movw r0, MVBAR_ADDR */
68*40340e5fSPeter Crosthwaite         0xee0c0f30, /* mcr p15, 0, r0, c12, c0, 1 - set MVBAR */
69*40340e5fSPeter Crosthwaite         0xee110f11, /* mrc p15, 0, r0, c1 , c1, 0 - get SCR */
70*40340e5fSPeter Crosthwaite         0xe3810001, /* orr r0, #1 - set NS */
71*40340e5fSPeter Crosthwaite         0xee010f11, /* mcr p15, 0, r0, c1 , c1, 0 - set SCR */
72*40340e5fSPeter Crosthwaite         0xe1600070, /* smc - go to monitor mode to flush NS change */
73*40340e5fSPeter Crosthwaite         0xe12fff1e, /* bx lr - return to caller */
74*40340e5fSPeter Crosthwaite     };
75*40340e5fSPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
76*40340e5fSPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
77*40340e5fSPeter Crosthwaite     }
78*40340e5fSPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
79*40340e5fSPeter Crosthwaite                        sizeof(board_setup_blob), MVBAR_ADDR);
80*40340e5fSPeter Crosthwaite }
81*40340e5fSPeter Crosthwaite 
829543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
832488514cSRob Herring {
842488514cSRob Herring     int n;
852488514cSRob Herring     uint32_t smpboot[] = {
862488514cSRob Herring         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
872488514cSRob Herring         0xe210000f, /* ands r0, r0, #0x0f */
882488514cSRob Herring         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
892488514cSRob Herring         0xe0830200, /* add r0, r3, r0, lsl #4 */
90bf471f79SPeter Maydell         0xe59f2024, /* ldr r2, privbase */
912488514cSRob Herring         0xe3a01001, /* mov r1, #1 */
92bf471f79SPeter Maydell         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
93bf471f79SPeter Maydell         0xe3a010ff, /* mov r1, #0xff */
94bf471f79SPeter Maydell         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
95bf471f79SPeter Maydell         0xf57ff04f, /* dsb */
962488514cSRob Herring         0xe320f003, /* wfi */
972488514cSRob Herring         0xe5901000, /* ldr     r1, [r0] */
982488514cSRob Herring         0xe1110001, /* tst     r1, r1 */
992488514cSRob Herring         0x0afffffb, /* beq     <wfi> */
1002488514cSRob Herring         0xe12fff11, /* bx      r1 */
101e2cddeebSPeter Crosthwaite         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
1022488514cSRob Herring     };
1032488514cSRob Herring     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
1042488514cSRob Herring         smpboot[n] = tswap32(smpboot[n]);
1052488514cSRob Herring     }
1062488514cSRob Herring     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
1072488514cSRob Herring }
1082488514cSRob Herring 
1095d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
1102488514cSRob Herring {
1115d309320SAndreas Färber     CPUARMState *env = &cpu->env;
1125d309320SAndreas Färber 
1132488514cSRob Herring     switch (info->nb_cpus) {
1142488514cSRob Herring     case 4:
11542874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
11642874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x30, 0,
11742874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
1182488514cSRob Herring     case 3:
11942874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
12042874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x20, 0,
12142874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
1222488514cSRob Herring     case 2:
12342874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
12442874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x10, 0,
12542874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
1262488514cSRob Herring         env->regs[15] = SMP_BOOT_ADDR;
1272488514cSRob Herring         break;
1282488514cSRob Herring     default:
1292488514cSRob Herring         break;
1302488514cSRob Herring     }
1312488514cSRob Herring }
1322488514cSRob Herring 
1332488514cSRob Herring #define NUM_REGS      0x200
134a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset,
1352488514cSRob Herring                           uint64_t value, unsigned size)
1362488514cSRob Herring {
1372488514cSRob Herring     uint32_t *regs = opaque;
1382488514cSRob Herring 
1392488514cSRob Herring     if (offset == 0xf00) {
1402488514cSRob Herring         if (value == 1 || value == 2) {
1412488514cSRob Herring             qemu_system_reset_request();
1422488514cSRob Herring         } else if (value == 3) {
1432488514cSRob Herring             qemu_system_shutdown_request();
1442488514cSRob Herring         }
1452488514cSRob Herring     }
1462488514cSRob Herring 
1472488514cSRob Herring     regs[offset/4] = value;
1482488514cSRob Herring }
1492488514cSRob Herring 
150a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset,
1512488514cSRob Herring                              unsigned size)
1522488514cSRob Herring {
1532488514cSRob Herring     uint32_t *regs = opaque;
1542488514cSRob Herring     uint32_t value = regs[offset/4];
1552488514cSRob Herring 
1562488514cSRob Herring     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
1572488514cSRob Herring         value |= 0x30000000;
1582488514cSRob Herring     }
1592488514cSRob Herring 
1602488514cSRob Herring     return value;
1612488514cSRob Herring }
1622488514cSRob Herring 
1632488514cSRob Herring static const MemoryRegionOps hb_mem_ops = {
1642488514cSRob Herring     .read = hb_regs_read,
1652488514cSRob Herring     .write = hb_regs_write,
1662488514cSRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
1672488514cSRob Herring };
1682488514cSRob Herring 
169426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
170426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \
171426533faSAndreas Färber     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
172426533faSAndreas Färber 
1732488514cSRob Herring typedef struct {
174426533faSAndreas Färber     /*< private >*/
175426533faSAndreas Färber     SysBusDevice parent_obj;
176426533faSAndreas Färber     /*< public >*/
177426533faSAndreas Färber 
178112f2ac9SStefan Weil     MemoryRegion iomem;
1792488514cSRob Herring     uint32_t regs[NUM_REGS];
1802488514cSRob Herring } HighbankRegsState;
1812488514cSRob Herring 
1822488514cSRob Herring static VMStateDescription vmstate_highbank_regs = {
1832488514cSRob Herring     .name = "highbank-regs",
1842488514cSRob Herring     .version_id = 0,
1852488514cSRob Herring     .minimum_version_id = 0,
1862488514cSRob Herring     .fields = (VMStateField[]) {
1872488514cSRob Herring         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
1882488514cSRob Herring         VMSTATE_END_OF_LIST(),
1892488514cSRob Herring     },
1902488514cSRob Herring };
1912488514cSRob Herring 
1922488514cSRob Herring static void highbank_regs_reset(DeviceState *dev)
1932488514cSRob Herring {
194426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1952488514cSRob Herring 
1962488514cSRob Herring     s->regs[0x40] = 0x05F20121;
1972488514cSRob Herring     s->regs[0x41] = 0x2;
1982488514cSRob Herring     s->regs[0x42] = 0x05F30121;
1992488514cSRob Herring     s->regs[0x43] = 0x05F40121;
2002488514cSRob Herring }
2012488514cSRob Herring 
2022488514cSRob Herring static int highbank_regs_init(SysBusDevice *dev)
2032488514cSRob Herring {
204426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
2052488514cSRob Herring 
206112f2ac9SStefan Weil     memory_region_init_io(&s->iomem, OBJECT(s), &hb_mem_ops, s->regs,
20764bde0f3SPaolo Bonzini                           "highbank_regs", 0x1000);
208112f2ac9SStefan Weil     sysbus_init_mmio(dev, &s->iomem);
2092488514cSRob Herring 
2102488514cSRob Herring     return 0;
2112488514cSRob Herring }
2122488514cSRob Herring 
213999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data)
214999e12bbSAnthony Liguori {
215999e12bbSAnthony Liguori     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
21639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
217999e12bbSAnthony Liguori 
218999e12bbSAnthony Liguori     sbc->init = highbank_regs_init;
21939bffca2SAnthony Liguori     dc->desc = "Calxeda Highbank registers";
22039bffca2SAnthony Liguori     dc->vmsd = &vmstate_highbank_regs;
22139bffca2SAnthony Liguori     dc->reset = highbank_regs_reset;
222999e12bbSAnthony Liguori }
223999e12bbSAnthony Liguori 
2248c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = {
225426533faSAndreas Färber     .name          = TYPE_HIGHBANK_REGISTERS,
22639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
22739bffca2SAnthony Liguori     .instance_size = sizeof(HighbankRegsState),
228999e12bbSAnthony Liguori     .class_init    = highbank_regs_class_init,
2292488514cSRob Herring };
2302488514cSRob Herring 
23183f7d43aSAndreas Färber static void highbank_regs_register_types(void)
2322488514cSRob Herring {
23339bffca2SAnthony Liguori     type_register_static(&highbank_regs_info);
2342488514cSRob Herring }
2352488514cSRob Herring 
23683f7d43aSAndreas Färber type_init(highbank_regs_register_types)
2372488514cSRob Herring 
2382488514cSRob Herring static struct arm_boot_info highbank_binfo;
2392488514cSRob Herring 
240574f66bcSAndre Przywara enum cxmachines {
241574f66bcSAndre Przywara     CALXEDA_HIGHBANK,
242b25a83f0SAndre Przywara     CALXEDA_MIDWAY,
243574f66bcSAndre Przywara };
244574f66bcSAndre Przywara 
2452488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the
2462488514cSRob Herring  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
2472488514cSRob Herring  * normally 0xff900000 or -m 4089. When running this board on a
2482488514cSRob Herring  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
2492488514cSRob Herring  * device tree and pass -m 2047 to QEMU.
2502488514cSRob Herring  */
2513ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
2522488514cSRob Herring {
2533ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
2543ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
2553ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
2563ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
2573ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
258574f66bcSAndre Przywara     DeviceState *dev = NULL;
2592488514cSRob Herring     SysBusDevice *busdev;
2602488514cSRob Herring     qemu_irq pic[128];
2612488514cSRob Herring     int n;
2622488514cSRob Herring     qemu_irq cpu_irq[4];
2635ae79fe8SPeter Maydell     qemu_irq cpu_fiq[4];
2642488514cSRob Herring     MemoryRegion *sysram;
2652488514cSRob Herring     MemoryRegion *dram;
2662488514cSRob Herring     MemoryRegion *sysmem;
2672488514cSRob Herring     char *sysboot_filename;
2682488514cSRob Herring 
2693ef96221SMarcel Apfelbaum     switch (machine_id) {
270574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
2712488514cSRob Herring         cpu_model = "cortex-a9";
272574f66bcSAndre Przywara         break;
273b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
274b25a83f0SAndre Przywara         cpu_model = "cortex-a15";
275b25a83f0SAndre Przywara         break;
276574f66bcSAndre Przywara     }
2772488514cSRob Herring 
2782488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
279f282f296SPeter Crosthwaite         ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
280d097696eSPeter Maydell         Object *cpuobj;
281c5fad12fSPeter Maydell         ARMCPU *cpu;
282f282f296SPeter Crosthwaite         Error *err = NULL;
283f282f296SPeter Crosthwaite 
284d097696eSPeter Maydell         cpuobj = object_new(object_class_get_name(oc));
285d097696eSPeter Maydell         cpu = ARM_CPU(cpuobj);
286f282f296SPeter Crosthwaite 
287*40340e5fSPeter Crosthwaite         object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC,
288*40340e5fSPeter Crosthwaite                                 "psci-conduit", &error_abort);
289*40340e5fSPeter Crosthwaite 
290*40340e5fSPeter Crosthwaite         if (n) {
291*40340e5fSPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
292*40340e5fSPeter Crosthwaite             object_property_set_bool(cpuobj, true,
293*40340e5fSPeter Crosthwaite                                      "start-powered-off", &error_abort);
29461e2f352SGreg Bellows         }
29561e2f352SGreg Bellows 
296d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
297d097696eSPeter Maydell             object_property_set_int(cpuobj, MPCORE_PERIPHBASE,
298d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
299c0f1ead9SPeter Crosthwaite         }
300d097696eSPeter Maydell         object_property_set_bool(cpuobj, true, "realized", &err);
301f282f296SPeter Crosthwaite         if (err) {
302565f65d2SMarkus Armbruster             error_report_err(err);
3032488514cSRob Herring             exit(1);
3042488514cSRob Herring         }
3059188dbf7SPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
3065ae79fe8SPeter Maydell         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
3072488514cSRob Herring     }
3082488514cSRob Herring 
3092488514cSRob Herring     sysmem = get_system_memory();
3102488514cSRob Herring     dram = g_new(MemoryRegion, 1);
311c8623c02SDirk Müller     memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size);
3122488514cSRob Herring     /* SDRAM at address zero.  */
3132488514cSRob Herring     memory_region_add_subregion(sysmem, 0, dram);
3142488514cSRob Herring 
3152488514cSRob Herring     sysram = g_new(MemoryRegion, 1);
31649946538SHu Tao     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
317f8ed85acSMarkus Armbruster                            &error_fatal);
3182488514cSRob Herring     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
3192488514cSRob Herring     if (bios_name != NULL) {
3202488514cSRob Herring         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
3212488514cSRob Herring         if (sysboot_filename != NULL) {
32260ff4e63SStefan Weil             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
3232488514cSRob Herring                 hw_error("Unable to load %s\n", bios_name);
3242488514cSRob Herring             }
3256e05a12fSGonglei             g_free(sysboot_filename);
3262488514cSRob Herring         } else {
3272488514cSRob Herring            hw_error("Unable to find %s\n", bios_name);
3282488514cSRob Herring         }
3292488514cSRob Herring     }
3302488514cSRob Herring 
3313ef96221SMarcel Apfelbaum     switch (machine_id) {
332574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
333b25a83f0SAndre Przywara         dev = qdev_create(NULL, "l2x0");
334b25a83f0SAndre Przywara         qdev_init_nofail(dev);
335b25a83f0SAndre Przywara         busdev = SYS_BUS_DEVICE(dev);
336b25a83f0SAndre Przywara         sysbus_mmio_map(busdev, 0, 0xfff12000);
337b25a83f0SAndre Przywara 
3382488514cSRob Herring         dev = qdev_create(NULL, "a9mpcore_priv");
339574f66bcSAndre Przywara         break;
340b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
341b25a83f0SAndre Przywara         dev = qdev_create(NULL, "a15mpcore_priv");
342b25a83f0SAndre Przywara         break;
343574f66bcSAndre Przywara     }
3442488514cSRob Herring     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
3452488514cSRob Herring     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
3462488514cSRob Herring     qdev_init_nofail(dev);
3471356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
348e2cddeebSPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
3492488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
3502488514cSRob Herring         sysbus_connect_irq(busdev, n, cpu_irq[n]);
3515ae79fe8SPeter Maydell         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
3522488514cSRob Herring     }
3532488514cSRob Herring 
3542488514cSRob Herring     for (n = 0; n < 128; n++) {
3552488514cSRob Herring         pic[n] = qdev_get_gpio_in(dev, n);
3562488514cSRob Herring     }
3572488514cSRob Herring 
3582488514cSRob Herring     dev = qdev_create(NULL, "sp804");
3592488514cSRob Herring     qdev_prop_set_uint32(dev, "freq0", 150000000);
3602488514cSRob Herring     qdev_prop_set_uint32(dev, "freq1", 150000000);
3612488514cSRob Herring     qdev_init_nofail(dev);
3621356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3632488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff34000);
3642488514cSRob Herring     sysbus_connect_irq(busdev, 0, pic[18]);
3652488514cSRob Herring     sysbus_create_simple("pl011", 0xfff36000, pic[20]);
3662488514cSRob Herring 
3672488514cSRob Herring     dev = qdev_create(NULL, "highbank-regs");
3682488514cSRob Herring     qdev_init_nofail(dev);
3691356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3702488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff3c000);
3712488514cSRob Herring 
3722488514cSRob Herring     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
3732488514cSRob Herring     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
3742488514cSRob Herring     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
3752488514cSRob Herring     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
3762488514cSRob Herring     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
3772488514cSRob Herring     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
3782488514cSRob Herring 
3792488514cSRob Herring     sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]);
3802488514cSRob Herring 
381a005d073SStefan Hajnoczi     if (nd_table[0].used) {
3822488514cSRob Herring         qemu_check_nic_model(&nd_table[0], "xgmac");
3832488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3842488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[0]);
3852488514cSRob Herring         qdev_init_nofail(dev);
3861356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
3871356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
3881356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
3891356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
3902488514cSRob Herring 
3912488514cSRob Herring         qemu_check_nic_model(&nd_table[1], "xgmac");
3922488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3932488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[1]);
3942488514cSRob Herring         qdev_init_nofail(dev);
3951356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
3961356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
3971356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
3981356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
3992488514cSRob Herring     }
4002488514cSRob Herring 
4012488514cSRob Herring     highbank_binfo.ram_size = ram_size;
4022488514cSRob Herring     highbank_binfo.kernel_filename = kernel_filename;
4032488514cSRob Herring     highbank_binfo.kernel_cmdline = kernel_cmdline;
4042488514cSRob Herring     highbank_binfo.initrd_filename = initrd_filename;
4052488514cSRob Herring     /* highbank requires a dtb in order to boot, and the dtb will override
4062488514cSRob Herring      * the board ID. The following value is ignored, so set it to -1 to be
4072488514cSRob Herring      * clear that the value is meaningless.
4082488514cSRob Herring      */
4092488514cSRob Herring     highbank_binfo.board_id = -1;
4102488514cSRob Herring     highbank_binfo.nb_cpus = smp_cpus;
4112488514cSRob Herring     highbank_binfo.loader_start = 0;
4122488514cSRob Herring     highbank_binfo.write_secondary_boot = hb_write_secondary;
4132488514cSRob Herring     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
414*40340e5fSPeter Crosthwaite     if (!kvm_enabled()) {
415*40340e5fSPeter Crosthwaite         highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
416*40340e5fSPeter Crosthwaite         highbank_binfo.write_board_setup = hb_write_board_setup;
417*40340e5fSPeter Crosthwaite         highbank_binfo.secure_board_setup = true;
418*40340e5fSPeter Crosthwaite     } else {
419*40340e5fSPeter Crosthwaite         error_report("WARNING: cannot load built-in Monitor support "
420*40340e5fSPeter Crosthwaite                      "if KVM is enabled. Some guests (such as Linux) "
421*40340e5fSPeter Crosthwaite                      "may not boot.");
422*40340e5fSPeter Crosthwaite     }
423*40340e5fSPeter Crosthwaite 
424182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
4252488514cSRob Herring }
4262488514cSRob Herring 
4273ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine)
428574f66bcSAndre Przywara {
4293ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_HIGHBANK);
430574f66bcSAndre Przywara }
431574f66bcSAndre Przywara 
4323ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine)
433b25a83f0SAndre Przywara {
4343ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_MIDWAY);
435b25a83f0SAndre Przywara }
436b25a83f0SAndre Przywara 
4378a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data)
4382488514cSRob Herring {
4398a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4408a661aeaSAndreas Färber 
441e264d29dSEduardo Habkost     mc->desc = "Calxeda Highbank (ECX-1000)";
442e264d29dSEduardo Habkost     mc->init = highbank_init;
443e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
444e264d29dSEduardo Habkost     mc->max_cpus = 4;
4452488514cSRob Herring }
4462488514cSRob Herring 
4478a661aeaSAndreas Färber static const TypeInfo highbank_type = {
4488a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("highbank"),
4498a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4508a661aeaSAndreas Färber     .class_init = highbank_class_init,
4518a661aeaSAndreas Färber };
452e264d29dSEduardo Habkost 
4538a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data)
454e264d29dSEduardo Habkost {
4558a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4568a661aeaSAndreas Färber 
457e264d29dSEduardo Habkost     mc->desc = "Calxeda Midway (ECX-2000)";
458e264d29dSEduardo Habkost     mc->init = midway_init;
459e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
460e264d29dSEduardo Habkost     mc->max_cpus = 4;
461e264d29dSEduardo Habkost }
462e264d29dSEduardo Habkost 
4638a661aeaSAndreas Färber static const TypeInfo midway_type = {
4648a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("midway"),
4658a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4668a661aeaSAndreas Färber     .class_init = midway_class_init,
4678a661aeaSAndreas Färber };
4688a661aeaSAndreas Färber 
4698a661aeaSAndreas Färber static void calxeda_machines_init(void)
4708a661aeaSAndreas Färber {
4718a661aeaSAndreas Färber     type_register_static(&highbank_type);
4728a661aeaSAndreas Färber     type_register_static(&midway_type);
4738a661aeaSAndreas Färber }
4748a661aeaSAndreas Färber 
4758a661aeaSAndreas Färber machine_init(calxeda_machines_init)
476