xref: /qemu/hw/arm/highbank.c (revision 3b418d0c45fccd850f9ad9eb4bf9bdcd96b8e6f7)
12488514cSRob Herring /*
22488514cSRob Herring  * Calxeda Highbank SoC emulation
32488514cSRob Herring  *
42488514cSRob Herring  * Copyright (c) 2010-2012 Calxeda
52488514cSRob Herring  *
62488514cSRob Herring  * This program is free software; you can redistribute it and/or modify it
72488514cSRob Herring  * under the terms and conditions of the GNU General Public License,
82488514cSRob Herring  * version 2 or later, as published by the Free Software Foundation.
92488514cSRob Herring  *
102488514cSRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
112488514cSRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
122488514cSRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
132488514cSRob Herring  * more details.
142488514cSRob Herring  *
152488514cSRob Herring  * You should have received a copy of the GNU General Public License along with
162488514cSRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
172488514cSRob Herring  *
182488514cSRob Herring  */
192488514cSRob Herring 
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
21bd2be150SPeter Maydell #include "hw/arm/arm.h"
22bd2be150SPeter Maydell #include "hw/devices.h"
2383c9f4caSPaolo Bonzini #include "hw/loader.h"
241422e32dSPaolo Bonzini #include "net/net.h"
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2683c9f4caSPaolo Bonzini #include "hw/boards.h"
279c17d615SPaolo Bonzini #include "sysemu/blockdev.h"
28022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
29f282f296SPeter Crosthwaite #include "qemu/error-report.h"
302488514cSRob Herring 
312488514cSRob Herring #define SMP_BOOT_ADDR           0x100
322488514cSRob Herring #define SMP_BOOT_REG            0x40
33e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE       0xfff10000
342488514cSRob Herring 
352488514cSRob Herring #define NIRQ_GIC                160
362488514cSRob Herring 
372488514cSRob Herring /* Board init.  */
382488514cSRob Herring 
399543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
402488514cSRob Herring {
412488514cSRob Herring     int n;
422488514cSRob Herring     uint32_t smpboot[] = {
432488514cSRob Herring         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
442488514cSRob Herring         0xe210000f, /* ands r0, r0, #0x0f */
452488514cSRob Herring         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
462488514cSRob Herring         0xe0830200, /* add r0, r3, r0, lsl #4 */
47bf471f79SPeter Maydell         0xe59f2024, /* ldr r2, privbase */
482488514cSRob Herring         0xe3a01001, /* mov r1, #1 */
49bf471f79SPeter Maydell         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
50bf471f79SPeter Maydell         0xe3a010ff, /* mov r1, #0xff */
51bf471f79SPeter Maydell         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
52bf471f79SPeter Maydell         0xf57ff04f, /* dsb */
532488514cSRob Herring         0xe320f003, /* wfi */
542488514cSRob Herring         0xe5901000, /* ldr     r1, [r0] */
552488514cSRob Herring         0xe1110001, /* tst     r1, r1 */
562488514cSRob Herring         0x0afffffb, /* beq     <wfi> */
572488514cSRob Herring         0xe12fff11, /* bx      r1 */
58e2cddeebSPeter Crosthwaite         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
592488514cSRob Herring     };
602488514cSRob Herring     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
612488514cSRob Herring         smpboot[n] = tswap32(smpboot[n]);
622488514cSRob Herring     }
632488514cSRob Herring     rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR);
642488514cSRob Herring }
652488514cSRob Herring 
665d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
672488514cSRob Herring {
685d309320SAndreas Färber     CPUARMState *env = &cpu->env;
695d309320SAndreas Färber 
702488514cSRob Herring     switch (info->nb_cpus) {
712488514cSRob Herring     case 4:
722198a121SEdgar E. Iglesias         stl_phys_notdirty(&address_space_memory, SMP_BOOT_REG + 0x30, 0);
732488514cSRob Herring     case 3:
742198a121SEdgar E. Iglesias         stl_phys_notdirty(&address_space_memory, SMP_BOOT_REG + 0x20, 0);
752488514cSRob Herring     case 2:
762198a121SEdgar E. Iglesias         stl_phys_notdirty(&address_space_memory, SMP_BOOT_REG + 0x10, 0);
772488514cSRob Herring         env->regs[15] = SMP_BOOT_ADDR;
782488514cSRob Herring         break;
792488514cSRob Herring     default:
802488514cSRob Herring         break;
812488514cSRob Herring     }
822488514cSRob Herring }
832488514cSRob Herring 
842488514cSRob Herring #define NUM_REGS      0x200
85a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset,
862488514cSRob Herring                           uint64_t value, unsigned size)
872488514cSRob Herring {
882488514cSRob Herring     uint32_t *regs = opaque;
892488514cSRob Herring 
902488514cSRob Herring     if (offset == 0xf00) {
912488514cSRob Herring         if (value == 1 || value == 2) {
922488514cSRob Herring             qemu_system_reset_request();
932488514cSRob Herring         } else if (value == 3) {
942488514cSRob Herring             qemu_system_shutdown_request();
952488514cSRob Herring         }
962488514cSRob Herring     }
972488514cSRob Herring 
982488514cSRob Herring     regs[offset/4] = value;
992488514cSRob Herring }
1002488514cSRob Herring 
101a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset,
1022488514cSRob Herring                              unsigned size)
1032488514cSRob Herring {
1042488514cSRob Herring     uint32_t *regs = opaque;
1052488514cSRob Herring     uint32_t value = regs[offset/4];
1062488514cSRob Herring 
1072488514cSRob Herring     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
1082488514cSRob Herring         value |= 0x30000000;
1092488514cSRob Herring     }
1102488514cSRob Herring 
1112488514cSRob Herring     return value;
1122488514cSRob Herring }
1132488514cSRob Herring 
1142488514cSRob Herring static const MemoryRegionOps hb_mem_ops = {
1152488514cSRob Herring     .read = hb_regs_read,
1162488514cSRob Herring     .write = hb_regs_write,
1172488514cSRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
1182488514cSRob Herring };
1192488514cSRob Herring 
120426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
121426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \
122426533faSAndreas Färber     OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS)
123426533faSAndreas Färber 
1242488514cSRob Herring typedef struct {
125426533faSAndreas Färber     /*< private >*/
126426533faSAndreas Färber     SysBusDevice parent_obj;
127426533faSAndreas Färber     /*< public >*/
128426533faSAndreas Färber 
129112f2ac9SStefan Weil     MemoryRegion iomem;
1302488514cSRob Herring     uint32_t regs[NUM_REGS];
1312488514cSRob Herring } HighbankRegsState;
1322488514cSRob Herring 
1332488514cSRob Herring static VMStateDescription vmstate_highbank_regs = {
1342488514cSRob Herring     .name = "highbank-regs",
1352488514cSRob Herring     .version_id = 0,
1362488514cSRob Herring     .minimum_version_id = 0,
1372488514cSRob Herring     .minimum_version_id_old = 0,
1382488514cSRob Herring     .fields = (VMStateField[]) {
1392488514cSRob Herring         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
1402488514cSRob Herring         VMSTATE_END_OF_LIST(),
1412488514cSRob Herring     },
1422488514cSRob Herring };
1432488514cSRob Herring 
1442488514cSRob Herring static void highbank_regs_reset(DeviceState *dev)
1452488514cSRob Herring {
146426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1472488514cSRob Herring 
1482488514cSRob Herring     s->regs[0x40] = 0x05F20121;
1492488514cSRob Herring     s->regs[0x41] = 0x2;
1502488514cSRob Herring     s->regs[0x42] = 0x05F30121;
1512488514cSRob Herring     s->regs[0x43] = 0x05F40121;
1522488514cSRob Herring }
1532488514cSRob Herring 
1542488514cSRob Herring static int highbank_regs_init(SysBusDevice *dev)
1552488514cSRob Herring {
156426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1572488514cSRob Herring 
158112f2ac9SStefan Weil     memory_region_init_io(&s->iomem, OBJECT(s), &hb_mem_ops, s->regs,
15964bde0f3SPaolo Bonzini                           "highbank_regs", 0x1000);
160112f2ac9SStefan Weil     sysbus_init_mmio(dev, &s->iomem);
1612488514cSRob Herring 
1622488514cSRob Herring     return 0;
1632488514cSRob Herring }
1642488514cSRob Herring 
165999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data)
166999e12bbSAnthony Liguori {
167999e12bbSAnthony Liguori     SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
16839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
169999e12bbSAnthony Liguori 
170999e12bbSAnthony Liguori     sbc->init = highbank_regs_init;
17139bffca2SAnthony Liguori     dc->desc = "Calxeda Highbank registers";
17239bffca2SAnthony Liguori     dc->vmsd = &vmstate_highbank_regs;
17339bffca2SAnthony Liguori     dc->reset = highbank_regs_reset;
174999e12bbSAnthony Liguori }
175999e12bbSAnthony Liguori 
1768c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = {
177426533faSAndreas Färber     .name          = TYPE_HIGHBANK_REGISTERS,
17839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
17939bffca2SAnthony Liguori     .instance_size = sizeof(HighbankRegsState),
180999e12bbSAnthony Liguori     .class_init    = highbank_regs_class_init,
1812488514cSRob Herring };
1822488514cSRob Herring 
18383f7d43aSAndreas Färber static void highbank_regs_register_types(void)
1842488514cSRob Herring {
18539bffca2SAnthony Liguori     type_register_static(&highbank_regs_info);
1862488514cSRob Herring }
1872488514cSRob Herring 
18883f7d43aSAndreas Färber type_init(highbank_regs_register_types)
1892488514cSRob Herring 
1902488514cSRob Herring static struct arm_boot_info highbank_binfo;
1912488514cSRob Herring 
192574f66bcSAndre Przywara enum cxmachines {
193574f66bcSAndre Przywara     CALXEDA_HIGHBANK,
194b25a83f0SAndre Przywara     CALXEDA_MIDWAY,
195574f66bcSAndre Przywara };
196574f66bcSAndre Przywara 
1972488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the
1982488514cSRob Herring  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
1992488514cSRob Herring  * normally 0xff900000 or -m 4089. When running this board on a
2002488514cSRob Herring  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
2012488514cSRob Herring  * device tree and pass -m 2047 to QEMU.
2022488514cSRob Herring  */
203574f66bcSAndre Przywara static void calxeda_init(QEMUMachineInitArgs *args, enum cxmachines machine)
2042488514cSRob Herring {
2055f072e1fSEduardo Habkost     ram_addr_t ram_size = args->ram_size;
2065f072e1fSEduardo Habkost     const char *cpu_model = args->cpu_model;
2075f072e1fSEduardo Habkost     const char *kernel_filename = args->kernel_filename;
2085f072e1fSEduardo Habkost     const char *kernel_cmdline = args->kernel_cmdline;
2095f072e1fSEduardo Habkost     const char *initrd_filename = args->initrd_filename;
210574f66bcSAndre Przywara     DeviceState *dev = NULL;
2112488514cSRob Herring     SysBusDevice *busdev;
2122488514cSRob Herring     qemu_irq pic[128];
2132488514cSRob Herring     int n;
2142488514cSRob Herring     qemu_irq cpu_irq[4];
2152488514cSRob Herring     MemoryRegion *sysram;
2162488514cSRob Herring     MemoryRegion *dram;
2172488514cSRob Herring     MemoryRegion *sysmem;
2182488514cSRob Herring     char *sysboot_filename;
2192488514cSRob Herring 
2202488514cSRob Herring     if (!cpu_model) {
221574f66bcSAndre Przywara         switch (machine) {
222574f66bcSAndre Przywara         case CALXEDA_HIGHBANK:
2232488514cSRob Herring             cpu_model = "cortex-a9";
224574f66bcSAndre Przywara             break;
225b25a83f0SAndre Przywara         case CALXEDA_MIDWAY:
226b25a83f0SAndre Przywara             cpu_model = "cortex-a15";
227b25a83f0SAndre Przywara             break;
228574f66bcSAndre Przywara         }
2292488514cSRob Herring     }
2302488514cSRob Herring 
2312488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
232f282f296SPeter Crosthwaite         ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
233c5fad12fSPeter Maydell         ARMCPU *cpu;
234f282f296SPeter Crosthwaite         Error *err = NULL;
235f282f296SPeter Crosthwaite 
236*3b418d0cSPeter Maydell         if (!oc) {
237*3b418d0cSPeter Maydell             error_report("Unable to find CPU definition");
238*3b418d0cSPeter Maydell             exit(1);
239*3b418d0cSPeter Maydell         }
240*3b418d0cSPeter Maydell 
241f282f296SPeter Crosthwaite         cpu = ARM_CPU(object_new(object_class_get_name(oc)));
242f282f296SPeter Crosthwaite 
243e2cddeebSPeter Crosthwaite         object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar",
244e2cddeebSPeter Crosthwaite                                 &err);
245c0f1ead9SPeter Crosthwaite         if (err) {
246c0f1ead9SPeter Crosthwaite             error_report("%s", error_get_pretty(err));
247c0f1ead9SPeter Crosthwaite             exit(1);
248c0f1ead9SPeter Crosthwaite         }
249f282f296SPeter Crosthwaite         object_property_set_bool(OBJECT(cpu), true, "realized", &err);
250f282f296SPeter Crosthwaite         if (err) {
251f282f296SPeter Crosthwaite             error_report("%s", error_get_pretty(err));
2522488514cSRob Herring             exit(1);
2532488514cSRob Herring         }
2549188dbf7SPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
2552488514cSRob Herring     }
2562488514cSRob Herring 
2572488514cSRob Herring     sysmem = get_system_memory();
2582488514cSRob Herring     dram = g_new(MemoryRegion, 1);
2592c9b15caSPaolo Bonzini     memory_region_init_ram(dram, NULL, "highbank.dram", ram_size);
2602488514cSRob Herring     /* SDRAM at address zero.  */
2612488514cSRob Herring     memory_region_add_subregion(sysmem, 0, dram);
2622488514cSRob Herring 
2632488514cSRob Herring     sysram = g_new(MemoryRegion, 1);
2642c9b15caSPaolo Bonzini     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000);
2652488514cSRob Herring     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
2662488514cSRob Herring     if (bios_name != NULL) {
2672488514cSRob Herring         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
2682488514cSRob Herring         if (sysboot_filename != NULL) {
2692488514cSRob Herring             uint32_t filesize = get_image_size(sysboot_filename);
2702488514cSRob Herring             if (load_image_targphys("sysram.bin", 0xfff88000, filesize) < 0) {
2712488514cSRob Herring                 hw_error("Unable to load %s\n", bios_name);
2722488514cSRob Herring             }
2732488514cSRob Herring         } else {
2742488514cSRob Herring            hw_error("Unable to find %s\n", bios_name);
2752488514cSRob Herring         }
2762488514cSRob Herring     }
2772488514cSRob Herring 
278574f66bcSAndre Przywara     switch (machine) {
279574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
280b25a83f0SAndre Przywara         dev = qdev_create(NULL, "l2x0");
281b25a83f0SAndre Przywara         qdev_init_nofail(dev);
282b25a83f0SAndre Przywara         busdev = SYS_BUS_DEVICE(dev);
283b25a83f0SAndre Przywara         sysbus_mmio_map(busdev, 0, 0xfff12000);
284b25a83f0SAndre Przywara 
2852488514cSRob Herring         dev = qdev_create(NULL, "a9mpcore_priv");
286574f66bcSAndre Przywara         break;
287b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
288b25a83f0SAndre Przywara         dev = qdev_create(NULL, "a15mpcore_priv");
289b25a83f0SAndre Przywara         break;
290574f66bcSAndre Przywara     }
2912488514cSRob Herring     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
2922488514cSRob Herring     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
2932488514cSRob Herring     qdev_init_nofail(dev);
2941356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
295e2cddeebSPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
2962488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
2972488514cSRob Herring         sysbus_connect_irq(busdev, n, cpu_irq[n]);
2982488514cSRob Herring     }
2992488514cSRob Herring 
3002488514cSRob Herring     for (n = 0; n < 128; n++) {
3012488514cSRob Herring         pic[n] = qdev_get_gpio_in(dev, n);
3022488514cSRob Herring     }
3032488514cSRob Herring 
3042488514cSRob Herring     dev = qdev_create(NULL, "sp804");
3052488514cSRob Herring     qdev_prop_set_uint32(dev, "freq0", 150000000);
3062488514cSRob Herring     qdev_prop_set_uint32(dev, "freq1", 150000000);
3072488514cSRob Herring     qdev_init_nofail(dev);
3081356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3092488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff34000);
3102488514cSRob Herring     sysbus_connect_irq(busdev, 0, pic[18]);
3112488514cSRob Herring     sysbus_create_simple("pl011", 0xfff36000, pic[20]);
3122488514cSRob Herring 
3132488514cSRob Herring     dev = qdev_create(NULL, "highbank-regs");
3142488514cSRob Herring     qdev_init_nofail(dev);
3151356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3162488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff3c000);
3172488514cSRob Herring 
3182488514cSRob Herring     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
3192488514cSRob Herring     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
3202488514cSRob Herring     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
3212488514cSRob Herring     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
3222488514cSRob Herring     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
3232488514cSRob Herring     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
3242488514cSRob Herring 
3252488514cSRob Herring     sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]);
3262488514cSRob Herring 
327a005d073SStefan Hajnoczi     if (nd_table[0].used) {
3282488514cSRob Herring         qemu_check_nic_model(&nd_table[0], "xgmac");
3292488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3302488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[0]);
3312488514cSRob Herring         qdev_init_nofail(dev);
3321356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
3331356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
3341356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
3351356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
3362488514cSRob Herring 
3372488514cSRob Herring         qemu_check_nic_model(&nd_table[1], "xgmac");
3382488514cSRob Herring         dev = qdev_create(NULL, "xgmac");
3392488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[1]);
3402488514cSRob Herring         qdev_init_nofail(dev);
3411356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
3421356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
3431356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
3441356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
3452488514cSRob Herring     }
3462488514cSRob Herring 
3472488514cSRob Herring     highbank_binfo.ram_size = ram_size;
3482488514cSRob Herring     highbank_binfo.kernel_filename = kernel_filename;
3492488514cSRob Herring     highbank_binfo.kernel_cmdline = kernel_cmdline;
3502488514cSRob Herring     highbank_binfo.initrd_filename = initrd_filename;
3512488514cSRob Herring     /* highbank requires a dtb in order to boot, and the dtb will override
3522488514cSRob Herring      * the board ID. The following value is ignored, so set it to -1 to be
3532488514cSRob Herring      * clear that the value is meaningless.
3542488514cSRob Herring      */
3552488514cSRob Herring     highbank_binfo.board_id = -1;
3562488514cSRob Herring     highbank_binfo.nb_cpus = smp_cpus;
3572488514cSRob Herring     highbank_binfo.loader_start = 0;
3582488514cSRob Herring     highbank_binfo.write_secondary_boot = hb_write_secondary;
3592488514cSRob Herring     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
360182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo);
3612488514cSRob Herring }
3622488514cSRob Herring 
363574f66bcSAndre Przywara static void highbank_init(QEMUMachineInitArgs *args)
364574f66bcSAndre Przywara {
365574f66bcSAndre Przywara     calxeda_init(args, CALXEDA_HIGHBANK);
366574f66bcSAndre Przywara }
367574f66bcSAndre Przywara 
368b25a83f0SAndre Przywara static void midway_init(QEMUMachineInitArgs *args)
369b25a83f0SAndre Przywara {
370b25a83f0SAndre Przywara     calxeda_init(args, CALXEDA_MIDWAY);
371b25a83f0SAndre Przywara }
372b25a83f0SAndre Przywara 
3732488514cSRob Herring static QEMUMachine highbank_machine = {
3742488514cSRob Herring     .name = "highbank",
3752488514cSRob Herring     .desc = "Calxeda Highbank (ECX-1000)",
3762488514cSRob Herring     .init = highbank_init,
3772d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
3782488514cSRob Herring     .max_cpus = 4,
3792488514cSRob Herring };
3802488514cSRob Herring 
381b25a83f0SAndre Przywara static QEMUMachine midway_machine = {
382b25a83f0SAndre Przywara     .name = "midway",
383b25a83f0SAndre Przywara     .desc = "Calxeda Midway (ECX-2000)",
384b25a83f0SAndre Przywara     .init = midway_init,
385b25a83f0SAndre Przywara     .block_default_type = IF_SCSI,
386b25a83f0SAndre Przywara     .max_cpus = 4,
387b25a83f0SAndre Przywara };
388b25a83f0SAndre Przywara 
389574f66bcSAndre Przywara static void calxeda_machines_init(void)
3902488514cSRob Herring {
3912488514cSRob Herring     qemu_register_machine(&highbank_machine);
392b25a83f0SAndre Przywara     qemu_register_machine(&midway_machine);
3932488514cSRob Herring }
3942488514cSRob Herring 
395574f66bcSAndre Przywara machine_init(calxeda_machines_init);
396