12488514cSRob Herring /* 22488514cSRob Herring * Calxeda Highbank SoC emulation 32488514cSRob Herring * 42488514cSRob Herring * Copyright (c) 2010-2012 Calxeda 52488514cSRob Herring * 62488514cSRob Herring * This program is free software; you can redistribute it and/or modify it 72488514cSRob Herring * under the terms and conditions of the GNU General Public License, 82488514cSRob Herring * version 2 or later, as published by the Free Software Foundation. 92488514cSRob Herring * 102488514cSRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 112488514cSRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 122488514cSRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 132488514cSRob Herring * more details. 142488514cSRob Herring * 152488514cSRob Herring * You should have received a copy of the GNU General Public License along with 162488514cSRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 172488514cSRob Herring * 182488514cSRob Herring */ 192488514cSRob Herring 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 21bd2be150SPeter Maydell #include "hw/arm/arm.h" 22bd2be150SPeter Maydell #include "hw/devices.h" 2383c9f4caSPaolo Bonzini #include "hw/loader.h" 241422e32dSPaolo Bonzini #include "net/net.h" 259c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2683c9f4caSPaolo Bonzini #include "hw/boards.h" 279c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 28022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 292488514cSRob Herring 302488514cSRob Herring #define SMP_BOOT_ADDR 0x100 312488514cSRob Herring #define SMP_BOOT_REG 0x40 322488514cSRob Herring #define GIC_BASE_ADDR 0xfff10000 332488514cSRob Herring 342488514cSRob Herring #define NIRQ_GIC 160 352488514cSRob Herring 362488514cSRob Herring /* Board init. */ 372488514cSRob Herring 389543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 392488514cSRob Herring { 402488514cSRob Herring int n; 412488514cSRob Herring uint32_t smpboot[] = { 422488514cSRob Herring 0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */ 432488514cSRob Herring 0xe210000f, /* ands r0, r0, #0x0f */ 442488514cSRob Herring 0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */ 452488514cSRob Herring 0xe0830200, /* add r0, r3, r0, lsl #4 */ 46bf471f79SPeter Maydell 0xe59f2024, /* ldr r2, privbase */ 472488514cSRob Herring 0xe3a01001, /* mov r1, #1 */ 48bf471f79SPeter Maydell 0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */ 49bf471f79SPeter Maydell 0xe3a010ff, /* mov r1, #0xff */ 50bf471f79SPeter Maydell 0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */ 51bf471f79SPeter Maydell 0xf57ff04f, /* dsb */ 522488514cSRob Herring 0xe320f003, /* wfi */ 532488514cSRob Herring 0xe5901000, /* ldr r1, [r0] */ 542488514cSRob Herring 0xe1110001, /* tst r1, r1 */ 552488514cSRob Herring 0x0afffffb, /* beq <wfi> */ 562488514cSRob Herring 0xe12fff11, /* bx r1 */ 572488514cSRob Herring GIC_BASE_ADDR /* privbase: gic address. */ 582488514cSRob Herring }; 592488514cSRob Herring for (n = 0; n < ARRAY_SIZE(smpboot); n++) { 602488514cSRob Herring smpboot[n] = tswap32(smpboot[n]); 612488514cSRob Herring } 622488514cSRob Herring rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR); 632488514cSRob Herring } 642488514cSRob Herring 655d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 662488514cSRob Herring { 675d309320SAndreas Färber CPUARMState *env = &cpu->env; 685d309320SAndreas Färber 692488514cSRob Herring switch (info->nb_cpus) { 702488514cSRob Herring case 4: 712488514cSRob Herring stl_phys_notdirty(SMP_BOOT_REG + 0x30, 0); 722488514cSRob Herring case 3: 732488514cSRob Herring stl_phys_notdirty(SMP_BOOT_REG + 0x20, 0); 742488514cSRob Herring case 2: 752488514cSRob Herring stl_phys_notdirty(SMP_BOOT_REG + 0x10, 0); 762488514cSRob Herring env->regs[15] = SMP_BOOT_ADDR; 772488514cSRob Herring break; 782488514cSRob Herring default: 792488514cSRob Herring break; 802488514cSRob Herring } 812488514cSRob Herring } 822488514cSRob Herring 832488514cSRob Herring #define NUM_REGS 0x200 84a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset, 852488514cSRob Herring uint64_t value, unsigned size) 862488514cSRob Herring { 872488514cSRob Herring uint32_t *regs = opaque; 882488514cSRob Herring 892488514cSRob Herring if (offset == 0xf00) { 902488514cSRob Herring if (value == 1 || value == 2) { 912488514cSRob Herring qemu_system_reset_request(); 922488514cSRob Herring } else if (value == 3) { 932488514cSRob Herring qemu_system_shutdown_request(); 942488514cSRob Herring } 952488514cSRob Herring } 962488514cSRob Herring 972488514cSRob Herring regs[offset/4] = value; 982488514cSRob Herring } 992488514cSRob Herring 100a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset, 1012488514cSRob Herring unsigned size) 1022488514cSRob Herring { 1032488514cSRob Herring uint32_t *regs = opaque; 1042488514cSRob Herring uint32_t value = regs[offset/4]; 1052488514cSRob Herring 1062488514cSRob Herring if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) { 1072488514cSRob Herring value |= 0x30000000; 1082488514cSRob Herring } 1092488514cSRob Herring 1102488514cSRob Herring return value; 1112488514cSRob Herring } 1122488514cSRob Herring 1132488514cSRob Herring static const MemoryRegionOps hb_mem_ops = { 1142488514cSRob Herring .read = hb_regs_read, 1152488514cSRob Herring .write = hb_regs_write, 1162488514cSRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 1172488514cSRob Herring }; 1182488514cSRob Herring 1192488514cSRob Herring typedef struct { 1202488514cSRob Herring SysBusDevice busdev; 1212488514cSRob Herring MemoryRegion *iomem; 1222488514cSRob Herring uint32_t regs[NUM_REGS]; 1232488514cSRob Herring } HighbankRegsState; 1242488514cSRob Herring 1252488514cSRob Herring static VMStateDescription vmstate_highbank_regs = { 1262488514cSRob Herring .name = "highbank-regs", 1272488514cSRob Herring .version_id = 0, 1282488514cSRob Herring .minimum_version_id = 0, 1292488514cSRob Herring .minimum_version_id_old = 0, 1302488514cSRob Herring .fields = (VMStateField[]) { 1312488514cSRob Herring VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS), 1322488514cSRob Herring VMSTATE_END_OF_LIST(), 1332488514cSRob Herring }, 1342488514cSRob Herring }; 1352488514cSRob Herring 1362488514cSRob Herring static void highbank_regs_reset(DeviceState *dev) 1372488514cSRob Herring { 1381356b98dSAndreas Färber SysBusDevice *sys_dev = SYS_BUS_DEVICE(dev); 1392488514cSRob Herring HighbankRegsState *s = FROM_SYSBUS(HighbankRegsState, sys_dev); 1402488514cSRob Herring 1412488514cSRob Herring s->regs[0x40] = 0x05F20121; 1422488514cSRob Herring s->regs[0x41] = 0x2; 1432488514cSRob Herring s->regs[0x42] = 0x05F30121; 1442488514cSRob Herring s->regs[0x43] = 0x05F40121; 1452488514cSRob Herring } 1462488514cSRob Herring 1472488514cSRob Herring static int highbank_regs_init(SysBusDevice *dev) 1482488514cSRob Herring { 1492488514cSRob Herring HighbankRegsState *s = FROM_SYSBUS(HighbankRegsState, dev); 1502488514cSRob Herring 1512488514cSRob Herring s->iomem = g_new(MemoryRegion, 1); 152*2c9b15caSPaolo Bonzini memory_region_init_io(s->iomem, NULL, &hb_mem_ops, s->regs, "highbank_regs", 1532488514cSRob Herring 0x1000); 1542488514cSRob Herring sysbus_init_mmio(dev, s->iomem); 1552488514cSRob Herring 1562488514cSRob Herring return 0; 1572488514cSRob Herring } 1582488514cSRob Herring 159999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data) 160999e12bbSAnthony Liguori { 161999e12bbSAnthony Liguori SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass); 16239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 163999e12bbSAnthony Liguori 164999e12bbSAnthony Liguori sbc->init = highbank_regs_init; 16539bffca2SAnthony Liguori dc->desc = "Calxeda Highbank registers"; 16639bffca2SAnthony Liguori dc->vmsd = &vmstate_highbank_regs; 16739bffca2SAnthony Liguori dc->reset = highbank_regs_reset; 168999e12bbSAnthony Liguori } 169999e12bbSAnthony Liguori 1708c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = { 171999e12bbSAnthony Liguori .name = "highbank-regs", 17239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 17339bffca2SAnthony Liguori .instance_size = sizeof(HighbankRegsState), 174999e12bbSAnthony Liguori .class_init = highbank_regs_class_init, 1752488514cSRob Herring }; 1762488514cSRob Herring 17783f7d43aSAndreas Färber static void highbank_regs_register_types(void) 1782488514cSRob Herring { 17939bffca2SAnthony Liguori type_register_static(&highbank_regs_info); 1802488514cSRob Herring } 1812488514cSRob Herring 18283f7d43aSAndreas Färber type_init(highbank_regs_register_types) 1832488514cSRob Herring 1842488514cSRob Herring static struct arm_boot_info highbank_binfo; 1852488514cSRob Herring 1862488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the 1872488514cSRob Herring * device tree (linux/arch/arm/boot/dts/highbank.dts), which is 1882488514cSRob Herring * normally 0xff900000 or -m 4089. When running this board on a 1892488514cSRob Herring * 32-bit host, set the reg value of memory to 0xf7ff00000 in the 1902488514cSRob Herring * device tree and pass -m 2047 to QEMU. 1912488514cSRob Herring */ 1925f072e1fSEduardo Habkost static void highbank_init(QEMUMachineInitArgs *args) 1932488514cSRob Herring { 1945f072e1fSEduardo Habkost ram_addr_t ram_size = args->ram_size; 1955f072e1fSEduardo Habkost const char *cpu_model = args->cpu_model; 1965f072e1fSEduardo Habkost const char *kernel_filename = args->kernel_filename; 1975f072e1fSEduardo Habkost const char *kernel_cmdline = args->kernel_cmdline; 1985f072e1fSEduardo Habkost const char *initrd_filename = args->initrd_filename; 1992488514cSRob Herring DeviceState *dev; 2002488514cSRob Herring SysBusDevice *busdev; 2012488514cSRob Herring qemu_irq *irqp; 2022488514cSRob Herring qemu_irq pic[128]; 2032488514cSRob Herring int n; 2042488514cSRob Herring qemu_irq cpu_irq[4]; 2052488514cSRob Herring MemoryRegion *sysram; 2062488514cSRob Herring MemoryRegion *dram; 2072488514cSRob Herring MemoryRegion *sysmem; 2082488514cSRob Herring char *sysboot_filename; 2092488514cSRob Herring 2102488514cSRob Herring if (!cpu_model) { 2112488514cSRob Herring cpu_model = "cortex-a9"; 2122488514cSRob Herring } 2132488514cSRob Herring 2142488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 215c5fad12fSPeter Maydell ARMCPU *cpu; 216c5fad12fSPeter Maydell cpu = cpu_arm_init(cpu_model); 217c5fad12fSPeter Maydell if (cpu == NULL) { 2182488514cSRob Herring fprintf(stderr, "Unable to find CPU definition\n"); 2192488514cSRob Herring exit(1); 2202488514cSRob Herring } 2214bd74661SAndreas Färber 222c5fad12fSPeter Maydell /* This will become a QOM property eventually */ 223c5fad12fSPeter Maydell cpu->reset_cbar = GIC_BASE_ADDR; 2244bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 2252488514cSRob Herring cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 2262488514cSRob Herring } 2272488514cSRob Herring 2282488514cSRob Herring sysmem = get_system_memory(); 2292488514cSRob Herring dram = g_new(MemoryRegion, 1); 230*2c9b15caSPaolo Bonzini memory_region_init_ram(dram, NULL, "highbank.dram", ram_size); 2312488514cSRob Herring /* SDRAM at address zero. */ 2322488514cSRob Herring memory_region_add_subregion(sysmem, 0, dram); 2332488514cSRob Herring 2342488514cSRob Herring sysram = g_new(MemoryRegion, 1); 235*2c9b15caSPaolo Bonzini memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000); 2362488514cSRob Herring memory_region_add_subregion(sysmem, 0xfff88000, sysram); 2372488514cSRob Herring if (bios_name != NULL) { 2382488514cSRob Herring sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 2392488514cSRob Herring if (sysboot_filename != NULL) { 2402488514cSRob Herring uint32_t filesize = get_image_size(sysboot_filename); 2412488514cSRob Herring if (load_image_targphys("sysram.bin", 0xfff88000, filesize) < 0) { 2422488514cSRob Herring hw_error("Unable to load %s\n", bios_name); 2432488514cSRob Herring } 2442488514cSRob Herring } else { 2452488514cSRob Herring hw_error("Unable to find %s\n", bios_name); 2462488514cSRob Herring } 2472488514cSRob Herring } 2482488514cSRob Herring 2492488514cSRob Herring dev = qdev_create(NULL, "a9mpcore_priv"); 2502488514cSRob Herring qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2512488514cSRob Herring qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC); 2522488514cSRob Herring qdev_init_nofail(dev); 2531356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2542488514cSRob Herring sysbus_mmio_map(busdev, 0, GIC_BASE_ADDR); 2552488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 2562488514cSRob Herring sysbus_connect_irq(busdev, n, cpu_irq[n]); 2572488514cSRob Herring } 2582488514cSRob Herring 2592488514cSRob Herring for (n = 0; n < 128; n++) { 2602488514cSRob Herring pic[n] = qdev_get_gpio_in(dev, n); 2612488514cSRob Herring } 2622488514cSRob Herring 2632488514cSRob Herring dev = qdev_create(NULL, "l2x0"); 2642488514cSRob Herring qdev_init_nofail(dev); 2651356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2662488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff12000); 2672488514cSRob Herring 2682488514cSRob Herring dev = qdev_create(NULL, "sp804"); 2692488514cSRob Herring qdev_prop_set_uint32(dev, "freq0", 150000000); 2702488514cSRob Herring qdev_prop_set_uint32(dev, "freq1", 150000000); 2712488514cSRob Herring qdev_init_nofail(dev); 2721356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2732488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff34000); 2742488514cSRob Herring sysbus_connect_irq(busdev, 0, pic[18]); 2752488514cSRob Herring sysbus_create_simple("pl011", 0xfff36000, pic[20]); 2762488514cSRob Herring 2772488514cSRob Herring dev = qdev_create(NULL, "highbank-regs"); 2782488514cSRob Herring qdev_init_nofail(dev); 2791356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2802488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff3c000); 2812488514cSRob Herring 2822488514cSRob Herring sysbus_create_simple("pl061", 0xfff30000, pic[14]); 2832488514cSRob Herring sysbus_create_simple("pl061", 0xfff31000, pic[15]); 2842488514cSRob Herring sysbus_create_simple("pl061", 0xfff32000, pic[16]); 2852488514cSRob Herring sysbus_create_simple("pl061", 0xfff33000, pic[17]); 2862488514cSRob Herring sysbus_create_simple("pl031", 0xfff35000, pic[19]); 2872488514cSRob Herring sysbus_create_simple("pl022", 0xfff39000, pic[23]); 2882488514cSRob Herring 2892488514cSRob Herring sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]); 2902488514cSRob Herring 291a005d073SStefan Hajnoczi if (nd_table[0].used) { 2922488514cSRob Herring qemu_check_nic_model(&nd_table[0], "xgmac"); 2932488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 2942488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[0]); 2952488514cSRob Herring qdev_init_nofail(dev); 2961356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000); 2971356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]); 2981356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]); 2991356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]); 3002488514cSRob Herring 3012488514cSRob Herring qemu_check_nic_model(&nd_table[1], "xgmac"); 3022488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3032488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[1]); 3042488514cSRob Herring qdev_init_nofail(dev); 3051356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000); 3061356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]); 3071356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]); 3081356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]); 3092488514cSRob Herring } 3102488514cSRob Herring 3112488514cSRob Herring highbank_binfo.ram_size = ram_size; 3122488514cSRob Herring highbank_binfo.kernel_filename = kernel_filename; 3132488514cSRob Herring highbank_binfo.kernel_cmdline = kernel_cmdline; 3142488514cSRob Herring highbank_binfo.initrd_filename = initrd_filename; 3152488514cSRob Herring /* highbank requires a dtb in order to boot, and the dtb will override 3162488514cSRob Herring * the board ID. The following value is ignored, so set it to -1 to be 3172488514cSRob Herring * clear that the value is meaningless. 3182488514cSRob Herring */ 3192488514cSRob Herring highbank_binfo.board_id = -1; 3202488514cSRob Herring highbank_binfo.nb_cpus = smp_cpus; 3212488514cSRob Herring highbank_binfo.loader_start = 0; 3222488514cSRob Herring highbank_binfo.write_secondary_boot = hb_write_secondary; 3232488514cSRob Herring highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; 3243aaa8dfaSAndreas Färber arm_load_kernel(arm_env_get_cpu(first_cpu), &highbank_binfo); 3252488514cSRob Herring } 3262488514cSRob Herring 3272488514cSRob Herring static QEMUMachine highbank_machine = { 3282488514cSRob Herring .name = "highbank", 3292488514cSRob Herring .desc = "Calxeda Highbank (ECX-1000)", 3302488514cSRob Herring .init = highbank_init, 3312d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 3322488514cSRob Herring .max_cpus = 4, 333e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 3342488514cSRob Herring }; 3352488514cSRob Herring 3362488514cSRob Herring static void highbank_machine_init(void) 3372488514cSRob Herring { 3382488514cSRob Herring qemu_register_machine(&highbank_machine); 3392488514cSRob Herring } 3402488514cSRob Herring 3412488514cSRob Herring machine_init(highbank_machine_init); 342