xref: /qemu/hw/arm/highbank.c (revision 2c65db5e58d2c74921077f6c064ba4c91ebde16a)
12488514cSRob Herring /*
22488514cSRob Herring  * Calxeda Highbank SoC emulation
32488514cSRob Herring  *
42488514cSRob Herring  * Copyright (c) 2010-2012 Calxeda
52488514cSRob Herring  *
62488514cSRob Herring  * This program is free software; you can redistribute it and/or modify it
72488514cSRob Herring  * under the terms and conditions of the GNU General Public License,
82488514cSRob Herring  * version 2 or later, as published by the Free Software Foundation.
92488514cSRob Herring  *
102488514cSRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
112488514cSRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
122488514cSRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
132488514cSRob Herring  * more details.
142488514cSRob Herring  *
152488514cSRob Herring  * You should have received a copy of the GNU General Public License along with
162488514cSRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
172488514cSRob Herring  *
182488514cSRob Herring  */
192488514cSRob Herring 
2012b16722SPeter Maydell #include "qemu/osdep.h"
21a8d25326SMarkus Armbruster #include "qemu-common.h"
22*2c65db5eSPaolo Bonzini #include "qemu/datadir.h"
23da34e65cSMarkus Armbruster #include "qapi/error.h"
2483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
25d6454270SMarkus Armbruster #include "migration/vmstate.h"
2612ec8bd5SPeter Maydell #include "hw/arm/boot.h"
2783c9f4caSPaolo Bonzini #include "hw/loader.h"
281422e32dSPaolo Bonzini #include "net/net.h"
2940340e5fSPeter Crosthwaite #include "sysemu/kvm.h"
3054d31236SMarkus Armbruster #include "sysemu/runstate.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3283c9f4caSPaolo Bonzini #include "hw/boards.h"
33022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
34f282f296SPeter Crosthwaite #include "qemu/error-report.h"
35f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
36c2de81e2SPhilippe Mathieu-Daudé #include "hw/ide/ahci.h"
37c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
38c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h"
39c5c752afSPrasad J Pandit #include "qemu/log.h"
40db1015e9SEduardo Habkost #include "qom/object.h"
412488514cSRob Herring 
422488514cSRob Herring #define SMP_BOOT_ADDR           0x100
432488514cSRob Herring #define SMP_BOOT_REG            0x40
44e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE       0xfff10000
452488514cSRob Herring 
4640340e5fSPeter Crosthwaite #define MVBAR_ADDR              0x200
47716536a9SAndrew Baumann #define BOARD_SETUP_ADDR        (MVBAR_ADDR + 8 * sizeof(uint32_t))
4840340e5fSPeter Crosthwaite 
492488514cSRob Herring #define NIRQ_GIC                160
502488514cSRob Herring 
512488514cSRob Herring /* Board init.  */
522488514cSRob Herring 
5340340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu,
5440340e5fSPeter Crosthwaite                                  const struct arm_boot_info *info)
5540340e5fSPeter Crosthwaite {
56716536a9SAndrew Baumann     arm_write_secure_board_setup_dummy_smc(cpu, info, MVBAR_ADDR);
5740340e5fSPeter Crosthwaite }
5840340e5fSPeter Crosthwaite 
599543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
602488514cSRob Herring {
612488514cSRob Herring     int n;
622488514cSRob Herring     uint32_t smpboot[] = {
632488514cSRob Herring         0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */
642488514cSRob Herring         0xe210000f, /* ands r0, r0, #0x0f */
652488514cSRob Herring         0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */
662488514cSRob Herring         0xe0830200, /* add r0, r3, r0, lsl #4 */
67bf471f79SPeter Maydell         0xe59f2024, /* ldr r2, privbase */
682488514cSRob Herring         0xe3a01001, /* mov r1, #1 */
69bf471f79SPeter Maydell         0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */
70bf471f79SPeter Maydell         0xe3a010ff, /* mov r1, #0xff */
71bf471f79SPeter Maydell         0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */
72bf471f79SPeter Maydell         0xf57ff04f, /* dsb */
732488514cSRob Herring         0xe320f003, /* wfi */
742488514cSRob Herring         0xe5901000, /* ldr     r1, [r0] */
752488514cSRob Herring         0xe1110001, /* tst     r1, r1 */
762488514cSRob Herring         0x0afffffb, /* beq     <wfi> */
772488514cSRob Herring         0xe12fff11, /* bx      r1 */
78e2cddeebSPeter Crosthwaite         MPCORE_PERIPHBASE   /* privbase: MPCore peripheral base address.  */
792488514cSRob Herring     };
802488514cSRob Herring     for (n = 0; n < ARRAY_SIZE(smpboot); n++) {
812488514cSRob Herring         smpboot[n] = tswap32(smpboot[n]);
822488514cSRob Herring     }
83f9469c1aSPhilippe Mathieu-Daudé     rom_add_blob_fixed_as("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR,
84f9469c1aSPhilippe Mathieu-Daudé                           arm_boot_address_space(cpu, info));
852488514cSRob Herring }
862488514cSRob Herring 
875d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info)
882488514cSRob Herring {
895d309320SAndreas Färber     CPUARMState *env = &cpu->env;
905d309320SAndreas Färber 
912488514cSRob Herring     switch (info->nb_cpus) {
922488514cSRob Herring     case 4:
9342874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
9442874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x30, 0,
9542874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
9683d5e19dSThomas Huth         /* fallthrough */
972488514cSRob Herring     case 3:
9842874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
9942874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x20, 0,
10042874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
10183d5e19dSThomas Huth         /* fallthrough */
1022488514cSRob Herring     case 2:
10342874d3aSPeter Maydell         address_space_stl_notdirty(&address_space_memory,
10442874d3aSPeter Maydell                                    SMP_BOOT_REG + 0x10, 0,
10542874d3aSPeter Maydell                                    MEMTXATTRS_UNSPECIFIED, NULL);
1062488514cSRob Herring         env->regs[15] = SMP_BOOT_ADDR;
1072488514cSRob Herring         break;
1082488514cSRob Herring     default:
1092488514cSRob Herring         break;
1102488514cSRob Herring     }
1112488514cSRob Herring }
1122488514cSRob Herring 
1132488514cSRob Herring #define NUM_REGS      0x200
114a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset,
1152488514cSRob Herring                           uint64_t value, unsigned size)
1162488514cSRob Herring {
1172488514cSRob Herring     uint32_t *regs = opaque;
1182488514cSRob Herring 
1192488514cSRob Herring     if (offset == 0xf00) {
1202488514cSRob Herring         if (value == 1 || value == 2) {
121cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1222488514cSRob Herring         } else if (value == 3) {
123cf83f140SEric Blake             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
1242488514cSRob Herring         }
1252488514cSRob Herring     }
1262488514cSRob Herring 
127c5c752afSPrasad J Pandit     if (offset / 4 >= NUM_REGS) {
128c5c752afSPrasad J Pandit         qemu_log_mask(LOG_GUEST_ERROR,
129c5c752afSPrasad J Pandit                   "highbank: bad write offset 0x%" HWADDR_PRIx "\n", offset);
130c5c752afSPrasad J Pandit         return;
131c5c752afSPrasad J Pandit     }
1322488514cSRob Herring     regs[offset / 4] = value;
1332488514cSRob Herring }
1342488514cSRob Herring 
135a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset,
1362488514cSRob Herring                              unsigned size)
1372488514cSRob Herring {
138c5c752afSPrasad J Pandit     uint32_t value;
1392488514cSRob Herring     uint32_t *regs = opaque;
140c5c752afSPrasad J Pandit 
141c5c752afSPrasad J Pandit     if (offset / 4 >= NUM_REGS) {
142c5c752afSPrasad J Pandit         qemu_log_mask(LOG_GUEST_ERROR,
143c5c752afSPrasad J Pandit                   "highbank: bad read offset 0x%" HWADDR_PRIx "\n", offset);
144c5c752afSPrasad J Pandit         return 0;
145c5c752afSPrasad J Pandit     }
146c5c752afSPrasad J Pandit     value = regs[offset / 4];
1472488514cSRob Herring 
1482488514cSRob Herring     if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) {
1492488514cSRob Herring         value |= 0x30000000;
1502488514cSRob Herring     }
1512488514cSRob Herring 
1522488514cSRob Herring     return value;
1532488514cSRob Herring }
1542488514cSRob Herring 
1552488514cSRob Herring static const MemoryRegionOps hb_mem_ops = {
1562488514cSRob Herring     .read = hb_regs_read,
1572488514cSRob Herring     .write = hb_regs_write,
1582488514cSRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
1592488514cSRob Herring };
1602488514cSRob Herring 
161426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs"
1628063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(HighbankRegsState, HIGHBANK_REGISTERS)
163426533faSAndreas Färber 
164db1015e9SEduardo Habkost struct HighbankRegsState {
165426533faSAndreas Färber     /*< private >*/
166426533faSAndreas Färber     SysBusDevice parent_obj;
167426533faSAndreas Färber     /*< public >*/
168426533faSAndreas Färber 
169112f2ac9SStefan Weil     MemoryRegion iomem;
1702488514cSRob Herring     uint32_t regs[NUM_REGS];
171db1015e9SEduardo Habkost };
1722488514cSRob Herring 
1732488514cSRob Herring static VMStateDescription vmstate_highbank_regs = {
1742488514cSRob Herring     .name = "highbank-regs",
1752488514cSRob Herring     .version_id = 0,
1762488514cSRob Herring     .minimum_version_id = 0,
1772488514cSRob Herring     .fields = (VMStateField[]) {
1782488514cSRob Herring         VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS),
1792488514cSRob Herring         VMSTATE_END_OF_LIST(),
1802488514cSRob Herring     },
1812488514cSRob Herring };
1822488514cSRob Herring 
1832488514cSRob Herring static void highbank_regs_reset(DeviceState *dev)
1842488514cSRob Herring {
185426533faSAndreas Färber     HighbankRegsState *s = HIGHBANK_REGISTERS(dev);
1862488514cSRob Herring 
1872488514cSRob Herring     s->regs[0x40] = 0x05F20121;
1882488514cSRob Herring     s->regs[0x41] = 0x2;
1892488514cSRob Herring     s->regs[0x42] = 0x05F30121;
1902488514cSRob Herring     s->regs[0x43] = 0x05F40121;
1912488514cSRob Herring }
1922488514cSRob Herring 
193ff7a27c1Sxiaoqiang.zhao static void highbank_regs_init(Object *obj)
1942488514cSRob Herring {
195ff7a27c1Sxiaoqiang.zhao     HighbankRegsState *s = HIGHBANK_REGISTERS(obj);
196ff7a27c1Sxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
1972488514cSRob Herring 
198ff7a27c1Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &hb_mem_ops, s->regs,
19964bde0f3SPaolo Bonzini                           "highbank_regs", 0x1000);
200112f2ac9SStefan Weil     sysbus_init_mmio(dev, &s->iomem);
2012488514cSRob Herring }
2022488514cSRob Herring 
203999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data)
204999e12bbSAnthony Liguori {
20539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
206999e12bbSAnthony Liguori 
20739bffca2SAnthony Liguori     dc->desc = "Calxeda Highbank registers";
20839bffca2SAnthony Liguori     dc->vmsd = &vmstate_highbank_regs;
20939bffca2SAnthony Liguori     dc->reset = highbank_regs_reset;
210999e12bbSAnthony Liguori }
211999e12bbSAnthony Liguori 
2128c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = {
213426533faSAndreas Färber     .name          = TYPE_HIGHBANK_REGISTERS,
21439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
21539bffca2SAnthony Liguori     .instance_size = sizeof(HighbankRegsState),
216ff7a27c1Sxiaoqiang.zhao     .instance_init = highbank_regs_init,
217999e12bbSAnthony Liguori     .class_init    = highbank_regs_class_init,
2182488514cSRob Herring };
2192488514cSRob Herring 
22083f7d43aSAndreas Färber static void highbank_regs_register_types(void)
2212488514cSRob Herring {
22239bffca2SAnthony Liguori     type_register_static(&highbank_regs_info);
2232488514cSRob Herring }
2242488514cSRob Herring 
22583f7d43aSAndreas Färber type_init(highbank_regs_register_types)
2262488514cSRob Herring 
2272488514cSRob Herring static struct arm_boot_info highbank_binfo;
2282488514cSRob Herring 
229574f66bcSAndre Przywara enum cxmachines {
230574f66bcSAndre Przywara     CALXEDA_HIGHBANK,
231b25a83f0SAndre Przywara     CALXEDA_MIDWAY,
232574f66bcSAndre Przywara };
233574f66bcSAndre Przywara 
2342488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the
2352488514cSRob Herring  * device tree (linux/arch/arm/boot/dts/highbank.dts), which is
2362488514cSRob Herring  * normally 0xff900000 or -m 4089. When running this board on a
2372488514cSRob Herring  * 32-bit host, set the reg value of memory to 0xf7ff00000 in the
2382488514cSRob Herring  * device tree and pass -m 2047 to QEMU.
2392488514cSRob Herring  */
2403ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
2412488514cSRob Herring {
242574f66bcSAndre Przywara     DeviceState *dev = NULL;
2432488514cSRob Herring     SysBusDevice *busdev;
2442488514cSRob Herring     qemu_irq pic[128];
2452488514cSRob Herring     int n;
246cc7d44c2SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
2472488514cSRob Herring     qemu_irq cpu_irq[4];
2485ae79fe8SPeter Maydell     qemu_irq cpu_fiq[4];
249582c8f75SPeter Maydell     qemu_irq cpu_virq[4];
250582c8f75SPeter Maydell     qemu_irq cpu_vfiq[4];
2512488514cSRob Herring     MemoryRegion *sysram;
2522488514cSRob Herring     MemoryRegion *sysmem;
2532488514cSRob Herring     char *sysboot_filename;
2542488514cSRob Herring 
2553ef96221SMarcel Apfelbaum     switch (machine_id) {
256574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
257ba1ba5ccSIgor Mammedov         machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
258574f66bcSAndre Przywara         break;
259b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
260ba1ba5ccSIgor Mammedov         machine->cpu_type = ARM_CPU_TYPE_NAME("cortex-a15");
261b25a83f0SAndre Przywara         break;
262ba1ba5ccSIgor Mammedov     default:
263ba1ba5ccSIgor Mammedov         assert(0);
264574f66bcSAndre Przywara     }
2652488514cSRob Herring 
2662488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
267d097696eSPeter Maydell         Object *cpuobj;
268c5fad12fSPeter Maydell         ARMCPU *cpu;
269f282f296SPeter Crosthwaite 
270ba1ba5ccSIgor Mammedov         cpuobj = object_new(machine->cpu_type);
271d097696eSPeter Maydell         cpu = ARM_CPU(cpuobj);
272f282f296SPeter Crosthwaite 
2735325cc34SMarkus Armbruster         object_property_set_int(cpuobj, "psci-conduit", QEMU_PSCI_CONDUIT_SMC,
2745325cc34SMarkus Armbruster                                 &error_abort);
27540340e5fSPeter Crosthwaite 
27640340e5fSPeter Crosthwaite         if (n) {
27740340e5fSPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
2785325cc34SMarkus Armbruster             object_property_set_bool(cpuobj, "start-powered-off", true,
2795325cc34SMarkus Armbruster                                      &error_abort);
28061e2f352SGreg Bellows         }
28161e2f352SGreg Bellows 
282efba1595SDaniel P. Berrangé         if (object_property_find(cpuobj, "reset-cbar")) {
2835325cc34SMarkus Armbruster             object_property_set_int(cpuobj, "reset-cbar", MPCORE_PERIPHBASE,
2845325cc34SMarkus Armbruster                                     &error_abort);
285c0f1ead9SPeter Crosthwaite         }
286ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
2879188dbf7SPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ);
2885ae79fe8SPeter Maydell         cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ);
289582c8f75SPeter Maydell         cpu_virq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VIRQ);
290582c8f75SPeter Maydell         cpu_vfiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_VFIQ);
2912488514cSRob Herring     }
2922488514cSRob Herring 
2932488514cSRob Herring     sysmem = get_system_memory();
2942488514cSRob Herring     /* SDRAM at address zero.  */
29589c43bdfSIgor Mammedov     memory_region_add_subregion(sysmem, 0, machine->ram);
2962488514cSRob Herring 
2972488514cSRob Herring     sysram = g_new(MemoryRegion, 1);
298eb7d1f17SPeter Maydell     memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000,
299f8ed85acSMarkus Armbruster                            &error_fatal);
3002488514cSRob Herring     memory_region_add_subregion(sysmem, 0xfff88000, sysram);
3010ad3b5d3SPaolo Bonzini     if (machine->firmware != NULL) {
3020ad3b5d3SPaolo Bonzini         sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware);
3032488514cSRob Herring         if (sysboot_filename != NULL) {
30460ff4e63SStefan Weil             if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) {
3050ad3b5d3SPaolo Bonzini                 error_report("Unable to load %s", machine->firmware);
306c525436eSMarkus Armbruster                 exit(1);
3072488514cSRob Herring             }
3086e05a12fSGonglei             g_free(sysboot_filename);
3092488514cSRob Herring         } else {
3100ad3b5d3SPaolo Bonzini             error_report("Unable to find %s", machine->firmware);
311c525436eSMarkus Armbruster             exit(1);
3122488514cSRob Herring         }
3132488514cSRob Herring     }
3142488514cSRob Herring 
3153ef96221SMarcel Apfelbaum     switch (machine_id) {
316574f66bcSAndre Przywara     case CALXEDA_HIGHBANK:
317df707969SMarkus Armbruster         dev = qdev_new("l2x0");
318b25a83f0SAndre Przywara         busdev = SYS_BUS_DEVICE(dev);
3193c6ef471SMarkus Armbruster         sysbus_realize_and_unref(busdev, &error_fatal);
320b25a83f0SAndre Przywara         sysbus_mmio_map(busdev, 0, 0xfff12000);
321b25a83f0SAndre Przywara 
322df707969SMarkus Armbruster         dev = qdev_new(TYPE_A9MPCORE_PRIV);
323574f66bcSAndre Przywara         break;
324b25a83f0SAndre Przywara     case CALXEDA_MIDWAY:
325df707969SMarkus Armbruster         dev = qdev_new(TYPE_A15MPCORE_PRIV);
326b25a83f0SAndre Przywara         break;
327574f66bcSAndre Przywara     }
3282488514cSRob Herring     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
3292488514cSRob Herring     qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC);
3301356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3313c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
332e2cddeebSPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
3332488514cSRob Herring     for (n = 0; n < smp_cpus; n++) {
3342488514cSRob Herring         sysbus_connect_irq(busdev, n, cpu_irq[n]);
3355ae79fe8SPeter Maydell         sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]);
336582c8f75SPeter Maydell         sysbus_connect_irq(busdev, n + 2 * smp_cpus, cpu_virq[n]);
337582c8f75SPeter Maydell         sysbus_connect_irq(busdev, n + 3 * smp_cpus, cpu_vfiq[n]);
3382488514cSRob Herring     }
3392488514cSRob Herring 
3402488514cSRob Herring     for (n = 0; n < 128; n++) {
3412488514cSRob Herring         pic[n] = qdev_get_gpio_in(dev, n);
3422488514cSRob Herring     }
3432488514cSRob Herring 
344df707969SMarkus Armbruster     dev = qdev_new("sp804");
3452488514cSRob Herring     qdev_prop_set_uint32(dev, "freq0", 150000000);
3462488514cSRob Herring     qdev_prop_set_uint32(dev, "freq1", 150000000);
3471356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3483c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
3492488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff34000);
3502488514cSRob Herring     sysbus_connect_irq(busdev, 0, pic[18]);
3519bca0edbSPeter Maydell     pl011_create(0xfff36000, pic[20], serial_hd(0));
3522488514cSRob Herring 
353df707969SMarkus Armbruster     dev = qdev_new(TYPE_HIGHBANK_REGISTERS);
3541356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
3553c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
3562488514cSRob Herring     sysbus_mmio_map(busdev, 0, 0xfff3c000);
3572488514cSRob Herring 
3582488514cSRob Herring     sysbus_create_simple("pl061", 0xfff30000, pic[14]);
3592488514cSRob Herring     sysbus_create_simple("pl061", 0xfff31000, pic[15]);
3602488514cSRob Herring     sysbus_create_simple("pl061", 0xfff32000, pic[16]);
3612488514cSRob Herring     sysbus_create_simple("pl061", 0xfff33000, pic[17]);
3622488514cSRob Herring     sysbus_create_simple("pl031", 0xfff35000, pic[19]);
3632488514cSRob Herring     sysbus_create_simple("pl022", 0xfff39000, pic[23]);
3642488514cSRob Herring 
365c2de81e2SPhilippe Mathieu-Daudé     sysbus_create_simple(TYPE_SYSBUS_AHCI, 0xffe08000, pic[83]);
3662488514cSRob Herring 
367a005d073SStefan Hajnoczi     if (nd_table[0].used) {
3682488514cSRob Herring         qemu_check_nic_model(&nd_table[0], "xgmac");
369df707969SMarkus Armbruster         dev = qdev_new("xgmac");
3702488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[0]);
3713c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
3721356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000);
3731356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]);
3741356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]);
3751356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]);
3762488514cSRob Herring 
3772488514cSRob Herring         qemu_check_nic_model(&nd_table[1], "xgmac");
378df707969SMarkus Armbruster         dev = qdev_new("xgmac");
3792488514cSRob Herring         qdev_set_nic_properties(dev, &nd_table[1]);
3803c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
3811356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000);
3821356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]);
3831356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]);
3841356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]);
3852488514cSRob Herring     }
3862488514cSRob Herring 
3872a7ae4eeSMarkus Armbruster     /* TODO create and connect IDE devices for ide_drive_get() */
3882a7ae4eeSMarkus Armbruster 
38989c43bdfSIgor Mammedov     highbank_binfo.ram_size = machine->ram_size;
3902488514cSRob Herring     /* highbank requires a dtb in order to boot, and the dtb will override
3912488514cSRob Herring      * the board ID. The following value is ignored, so set it to -1 to be
3922488514cSRob Herring      * clear that the value is meaningless.
3932488514cSRob Herring      */
3942488514cSRob Herring     highbank_binfo.board_id = -1;
3952488514cSRob Herring     highbank_binfo.nb_cpus = smp_cpus;
3962488514cSRob Herring     highbank_binfo.loader_start = 0;
3972488514cSRob Herring     highbank_binfo.write_secondary_boot = hb_write_secondary;
3982488514cSRob Herring     highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
39940340e5fSPeter Crosthwaite     if (!kvm_enabled()) {
40040340e5fSPeter Crosthwaite         highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
40140340e5fSPeter Crosthwaite         highbank_binfo.write_board_setup = hb_write_board_setup;
40240340e5fSPeter Crosthwaite         highbank_binfo.secure_board_setup = true;
40340340e5fSPeter Crosthwaite     } else {
4043dc6f869SAlistair Francis         warn_report("cannot load built-in Monitor support "
40540340e5fSPeter Crosthwaite                     "if KVM is enabled. Some guests (such as Linux) "
40640340e5fSPeter Crosthwaite                     "may not boot.");
40740340e5fSPeter Crosthwaite     }
40840340e5fSPeter Crosthwaite 
4092744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo);
4102488514cSRob Herring }
4112488514cSRob Herring 
4123ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine)
413574f66bcSAndre Przywara {
4143ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_HIGHBANK);
415574f66bcSAndre Przywara }
416574f66bcSAndre Przywara 
4173ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine)
418b25a83f0SAndre Przywara {
4193ef96221SMarcel Apfelbaum     calxeda_init(machine, CALXEDA_MIDWAY);
420b25a83f0SAndre Przywara }
421b25a83f0SAndre Przywara 
4228a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data)
4232488514cSRob Herring {
4248a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4258a661aeaSAndreas Färber 
426e264d29dSEduardo Habkost     mc->desc = "Calxeda Highbank (ECX-1000)";
427e264d29dSEduardo Habkost     mc->init = highbank_init;
4282a7ae4eeSMarkus Armbruster     mc->block_default_type = IF_IDE;
4292a7ae4eeSMarkus Armbruster     mc->units_per_default_bus = 1;
430e264d29dSEduardo Habkost     mc->max_cpus = 4;
4314672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
43289c43bdfSIgor Mammedov     mc->default_ram_id = "highbank.dram";
4332488514cSRob Herring }
4342488514cSRob Herring 
4358a661aeaSAndreas Färber static const TypeInfo highbank_type = {
4368a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("highbank"),
4378a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4388a661aeaSAndreas Färber     .class_init = highbank_class_init,
4398a661aeaSAndreas Färber };
440e264d29dSEduardo Habkost 
4418a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data)
442e264d29dSEduardo Habkost {
4438a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4448a661aeaSAndreas Färber 
445e264d29dSEduardo Habkost     mc->desc = "Calxeda Midway (ECX-2000)";
446e264d29dSEduardo Habkost     mc->init = midway_init;
4472a7ae4eeSMarkus Armbruster     mc->block_default_type = IF_IDE;
4482a7ae4eeSMarkus Armbruster     mc->units_per_default_bus = 1;
449e264d29dSEduardo Habkost     mc->max_cpus = 4;
4504672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
45189c43bdfSIgor Mammedov     mc->default_ram_id = "highbank.dram";
452e264d29dSEduardo Habkost }
453e264d29dSEduardo Habkost 
4548a661aeaSAndreas Färber static const TypeInfo midway_type = {
4558a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("midway"),
4568a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4578a661aeaSAndreas Färber     .class_init = midway_class_init,
4588a661aeaSAndreas Färber };
4598a661aeaSAndreas Färber 
4608a661aeaSAndreas Färber static void calxeda_machines_init(void)
4618a661aeaSAndreas Färber {
4628a661aeaSAndreas Färber     type_register_static(&highbank_type);
4638a661aeaSAndreas Färber     type_register_static(&midway_type);
4648a661aeaSAndreas Färber }
4658a661aeaSAndreas Färber 
4660e6aac87SEduardo Habkost type_init(calxeda_machines_init)
467