12488514cSRob Herring /* 22488514cSRob Herring * Calxeda Highbank SoC emulation 32488514cSRob Herring * 42488514cSRob Herring * Copyright (c) 2010-2012 Calxeda 52488514cSRob Herring * 62488514cSRob Herring * This program is free software; you can redistribute it and/or modify it 72488514cSRob Herring * under the terms and conditions of the GNU General Public License, 82488514cSRob Herring * version 2 or later, as published by the Free Software Foundation. 92488514cSRob Herring * 102488514cSRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 112488514cSRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 122488514cSRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 132488514cSRob Herring * more details. 142488514cSRob Herring * 152488514cSRob Herring * You should have received a copy of the GNU General Public License along with 162488514cSRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 172488514cSRob Herring * 182488514cSRob Herring */ 192488514cSRob Herring 20*12b16722SPeter Maydell #include "qemu/osdep.h" 2183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 22bd2be150SPeter Maydell #include "hw/arm/arm.h" 23bd2be150SPeter Maydell #include "hw/devices.h" 2483c9f4caSPaolo Bonzini #include "hw/loader.h" 251422e32dSPaolo Bonzini #include "net/net.h" 2640340e5fSPeter Crosthwaite #include "sysemu/kvm.h" 279c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2883c9f4caSPaolo Bonzini #include "hw/boards.h" 294be74634SMarkus Armbruster #include "sysemu/block-backend.h" 30022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 31f282f296SPeter Crosthwaite #include "qemu/error-report.h" 322488514cSRob Herring 332488514cSRob Herring #define SMP_BOOT_ADDR 0x100 342488514cSRob Herring #define SMP_BOOT_REG 0x40 35e2cddeebSPeter Crosthwaite #define MPCORE_PERIPHBASE 0xfff10000 362488514cSRob Herring 3740340e5fSPeter Crosthwaite #define MVBAR_ADDR 0x200 3840340e5fSPeter Crosthwaite 392488514cSRob Herring #define NIRQ_GIC 160 402488514cSRob Herring 412488514cSRob Herring /* Board init. */ 422488514cSRob Herring 4340340e5fSPeter Crosthwaite /* MVBAR_ADDR is limited by precision of movw */ 4440340e5fSPeter Crosthwaite 4540340e5fSPeter Crosthwaite QEMU_BUILD_BUG_ON(MVBAR_ADDR >= (1 << 16)); 4640340e5fSPeter Crosthwaite 4740340e5fSPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x), 0, 12) | \ 4840340e5fSPeter Crosthwaite extract32((x), 12, 4) << 16) 4940340e5fSPeter Crosthwaite 5040340e5fSPeter Crosthwaite static void hb_write_board_setup(ARMCPU *cpu, 5140340e5fSPeter Crosthwaite const struct arm_boot_info *info) 5240340e5fSPeter Crosthwaite { 5340340e5fSPeter Crosthwaite int n; 5440340e5fSPeter Crosthwaite uint32_t board_setup_blob[] = { 5540340e5fSPeter Crosthwaite /* MVBAR_ADDR */ 5640340e5fSPeter Crosthwaite /* Default unimplemented and unused vectors to spin. Makes it 5740340e5fSPeter Crosthwaite * easier to debug (as opposed to the CPU running away). 5840340e5fSPeter Crosthwaite */ 5940340e5fSPeter Crosthwaite 0xeafffffe, /* notused1: b notused */ 6040340e5fSPeter Crosthwaite 0xeafffffe, /* notused2: b notused */ 6140340e5fSPeter Crosthwaite 0xe1b0f00e, /* smc: movs pc, lr - exception return */ 6240340e5fSPeter Crosthwaite 0xeafffffe, /* prefetch_abort: b prefetch_abort */ 6340340e5fSPeter Crosthwaite 0xeafffffe, /* data_abort: b data_abort */ 6440340e5fSPeter Crosthwaite 0xeafffffe, /* notused3: b notused3 */ 6540340e5fSPeter Crosthwaite 0xeafffffe, /* irq: b irq */ 6640340e5fSPeter Crosthwaite 0xeafffffe, /* fiq: b fiq */ 6740340e5fSPeter Crosthwaite #define BOARD_SETUP_ADDR (MVBAR_ADDR + 8 * sizeof(uint32_t)) 6840340e5fSPeter Crosthwaite 0xe3000000 + ARMV7_IMM16(MVBAR_ADDR), /* movw r0, MVBAR_ADDR */ 6940340e5fSPeter Crosthwaite 0xee0c0f30, /* mcr p15, 0, r0, c12, c0, 1 - set MVBAR */ 7040340e5fSPeter Crosthwaite 0xee110f11, /* mrc p15, 0, r0, c1 , c1, 0 - get SCR */ 7140340e5fSPeter Crosthwaite 0xe3810001, /* orr r0, #1 - set NS */ 7240340e5fSPeter Crosthwaite 0xee010f11, /* mcr p15, 0, r0, c1 , c1, 0 - set SCR */ 7340340e5fSPeter Crosthwaite 0xe1600070, /* smc - go to monitor mode to flush NS change */ 7440340e5fSPeter Crosthwaite 0xe12fff1e, /* bx lr - return to caller */ 7540340e5fSPeter Crosthwaite }; 7640340e5fSPeter Crosthwaite for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { 7740340e5fSPeter Crosthwaite board_setup_blob[n] = tswap32(board_setup_blob[n]); 7840340e5fSPeter Crosthwaite } 7940340e5fSPeter Crosthwaite rom_add_blob_fixed("board-setup", board_setup_blob, 8040340e5fSPeter Crosthwaite sizeof(board_setup_blob), MVBAR_ADDR); 8140340e5fSPeter Crosthwaite } 8240340e5fSPeter Crosthwaite 839543b0cdSAndreas Färber static void hb_write_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 842488514cSRob Herring { 852488514cSRob Herring int n; 862488514cSRob Herring uint32_t smpboot[] = { 872488514cSRob Herring 0xee100fb0, /* mrc p15, 0, r0, c0, c0, 5 - read current core id */ 882488514cSRob Herring 0xe210000f, /* ands r0, r0, #0x0f */ 892488514cSRob Herring 0xe3a03040, /* mov r3, #0x40 - jump address is 0x40 + 0x10 * core id */ 902488514cSRob Herring 0xe0830200, /* add r0, r3, r0, lsl #4 */ 91bf471f79SPeter Maydell 0xe59f2024, /* ldr r2, privbase */ 922488514cSRob Herring 0xe3a01001, /* mov r1, #1 */ 93bf471f79SPeter Maydell 0xe5821100, /* str r1, [r2, #256] - set GICC_CTLR.Enable */ 94bf471f79SPeter Maydell 0xe3a010ff, /* mov r1, #0xff */ 95bf471f79SPeter Maydell 0xe5821104, /* str r1, [r2, #260] - set GICC_PMR.Priority to 0xff */ 96bf471f79SPeter Maydell 0xf57ff04f, /* dsb */ 972488514cSRob Herring 0xe320f003, /* wfi */ 982488514cSRob Herring 0xe5901000, /* ldr r1, [r0] */ 992488514cSRob Herring 0xe1110001, /* tst r1, r1 */ 1002488514cSRob Herring 0x0afffffb, /* beq <wfi> */ 1012488514cSRob Herring 0xe12fff11, /* bx r1 */ 102e2cddeebSPeter Crosthwaite MPCORE_PERIPHBASE /* privbase: MPCore peripheral base address. */ 1032488514cSRob Herring }; 1042488514cSRob Herring for (n = 0; n < ARRAY_SIZE(smpboot); n++) { 1052488514cSRob Herring smpboot[n] = tswap32(smpboot[n]); 1062488514cSRob Herring } 1072488514cSRob Herring rom_add_blob_fixed("smpboot", smpboot, sizeof(smpboot), SMP_BOOT_ADDR); 1082488514cSRob Herring } 1092488514cSRob Herring 1105d309320SAndreas Färber static void hb_reset_secondary(ARMCPU *cpu, const struct arm_boot_info *info) 1112488514cSRob Herring { 1125d309320SAndreas Färber CPUARMState *env = &cpu->env; 1135d309320SAndreas Färber 1142488514cSRob Herring switch (info->nb_cpus) { 1152488514cSRob Herring case 4: 11642874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 11742874d3aSPeter Maydell SMP_BOOT_REG + 0x30, 0, 11842874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 1192488514cSRob Herring case 3: 12042874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 12142874d3aSPeter Maydell SMP_BOOT_REG + 0x20, 0, 12242874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 1232488514cSRob Herring case 2: 12442874d3aSPeter Maydell address_space_stl_notdirty(&address_space_memory, 12542874d3aSPeter Maydell SMP_BOOT_REG + 0x10, 0, 12642874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); 1272488514cSRob Herring env->regs[15] = SMP_BOOT_ADDR; 1282488514cSRob Herring break; 1292488514cSRob Herring default: 1302488514cSRob Herring break; 1312488514cSRob Herring } 1322488514cSRob Herring } 1332488514cSRob Herring 1342488514cSRob Herring #define NUM_REGS 0x200 135a8170e5eSAvi Kivity static void hb_regs_write(void *opaque, hwaddr offset, 1362488514cSRob Herring uint64_t value, unsigned size) 1372488514cSRob Herring { 1382488514cSRob Herring uint32_t *regs = opaque; 1392488514cSRob Herring 1402488514cSRob Herring if (offset == 0xf00) { 1412488514cSRob Herring if (value == 1 || value == 2) { 1422488514cSRob Herring qemu_system_reset_request(); 1432488514cSRob Herring } else if (value == 3) { 1442488514cSRob Herring qemu_system_shutdown_request(); 1452488514cSRob Herring } 1462488514cSRob Herring } 1472488514cSRob Herring 1482488514cSRob Herring regs[offset/4] = value; 1492488514cSRob Herring } 1502488514cSRob Herring 151a8170e5eSAvi Kivity static uint64_t hb_regs_read(void *opaque, hwaddr offset, 1522488514cSRob Herring unsigned size) 1532488514cSRob Herring { 1542488514cSRob Herring uint32_t *regs = opaque; 1552488514cSRob Herring uint32_t value = regs[offset/4]; 1562488514cSRob Herring 1572488514cSRob Herring if ((offset == 0x100) || (offset == 0x108) || (offset == 0x10C)) { 1582488514cSRob Herring value |= 0x30000000; 1592488514cSRob Herring } 1602488514cSRob Herring 1612488514cSRob Herring return value; 1622488514cSRob Herring } 1632488514cSRob Herring 1642488514cSRob Herring static const MemoryRegionOps hb_mem_ops = { 1652488514cSRob Herring .read = hb_regs_read, 1662488514cSRob Herring .write = hb_regs_write, 1672488514cSRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 1682488514cSRob Herring }; 1692488514cSRob Herring 170426533faSAndreas Färber #define TYPE_HIGHBANK_REGISTERS "highbank-regs" 171426533faSAndreas Färber #define HIGHBANK_REGISTERS(obj) \ 172426533faSAndreas Färber OBJECT_CHECK(HighbankRegsState, (obj), TYPE_HIGHBANK_REGISTERS) 173426533faSAndreas Färber 1742488514cSRob Herring typedef struct { 175426533faSAndreas Färber /*< private >*/ 176426533faSAndreas Färber SysBusDevice parent_obj; 177426533faSAndreas Färber /*< public >*/ 178426533faSAndreas Färber 179112f2ac9SStefan Weil MemoryRegion iomem; 1802488514cSRob Herring uint32_t regs[NUM_REGS]; 1812488514cSRob Herring } HighbankRegsState; 1822488514cSRob Herring 1832488514cSRob Herring static VMStateDescription vmstate_highbank_regs = { 1842488514cSRob Herring .name = "highbank-regs", 1852488514cSRob Herring .version_id = 0, 1862488514cSRob Herring .minimum_version_id = 0, 1872488514cSRob Herring .fields = (VMStateField[]) { 1882488514cSRob Herring VMSTATE_UINT32_ARRAY(regs, HighbankRegsState, NUM_REGS), 1892488514cSRob Herring VMSTATE_END_OF_LIST(), 1902488514cSRob Herring }, 1912488514cSRob Herring }; 1922488514cSRob Herring 1932488514cSRob Herring static void highbank_regs_reset(DeviceState *dev) 1942488514cSRob Herring { 195426533faSAndreas Färber HighbankRegsState *s = HIGHBANK_REGISTERS(dev); 1962488514cSRob Herring 1972488514cSRob Herring s->regs[0x40] = 0x05F20121; 1982488514cSRob Herring s->regs[0x41] = 0x2; 1992488514cSRob Herring s->regs[0x42] = 0x05F30121; 2002488514cSRob Herring s->regs[0x43] = 0x05F40121; 2012488514cSRob Herring } 2022488514cSRob Herring 2032488514cSRob Herring static int highbank_regs_init(SysBusDevice *dev) 2042488514cSRob Herring { 205426533faSAndreas Färber HighbankRegsState *s = HIGHBANK_REGISTERS(dev); 2062488514cSRob Herring 207112f2ac9SStefan Weil memory_region_init_io(&s->iomem, OBJECT(s), &hb_mem_ops, s->regs, 20864bde0f3SPaolo Bonzini "highbank_regs", 0x1000); 209112f2ac9SStefan Weil sysbus_init_mmio(dev, &s->iomem); 2102488514cSRob Herring 2112488514cSRob Herring return 0; 2122488514cSRob Herring } 2132488514cSRob Herring 214999e12bbSAnthony Liguori static void highbank_regs_class_init(ObjectClass *klass, void *data) 215999e12bbSAnthony Liguori { 216999e12bbSAnthony Liguori SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass); 21739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 218999e12bbSAnthony Liguori 219999e12bbSAnthony Liguori sbc->init = highbank_regs_init; 22039bffca2SAnthony Liguori dc->desc = "Calxeda Highbank registers"; 22139bffca2SAnthony Liguori dc->vmsd = &vmstate_highbank_regs; 22239bffca2SAnthony Liguori dc->reset = highbank_regs_reset; 223999e12bbSAnthony Liguori } 224999e12bbSAnthony Liguori 2258c43a6f0SAndreas Färber static const TypeInfo highbank_regs_info = { 226426533faSAndreas Färber .name = TYPE_HIGHBANK_REGISTERS, 22739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 22839bffca2SAnthony Liguori .instance_size = sizeof(HighbankRegsState), 229999e12bbSAnthony Liguori .class_init = highbank_regs_class_init, 2302488514cSRob Herring }; 2312488514cSRob Herring 23283f7d43aSAndreas Färber static void highbank_regs_register_types(void) 2332488514cSRob Herring { 23439bffca2SAnthony Liguori type_register_static(&highbank_regs_info); 2352488514cSRob Herring } 2362488514cSRob Herring 23783f7d43aSAndreas Färber type_init(highbank_regs_register_types) 2382488514cSRob Herring 2392488514cSRob Herring static struct arm_boot_info highbank_binfo; 2402488514cSRob Herring 241574f66bcSAndre Przywara enum cxmachines { 242574f66bcSAndre Przywara CALXEDA_HIGHBANK, 243b25a83f0SAndre Przywara CALXEDA_MIDWAY, 244574f66bcSAndre Przywara }; 245574f66bcSAndre Przywara 2462488514cSRob Herring /* ram_size must be set to match the upper bound of memory in the 2472488514cSRob Herring * device tree (linux/arch/arm/boot/dts/highbank.dts), which is 2482488514cSRob Herring * normally 0xff900000 or -m 4089. When running this board on a 2492488514cSRob Herring * 32-bit host, set the reg value of memory to 0xf7ff00000 in the 2502488514cSRob Herring * device tree and pass -m 2047 to QEMU. 2512488514cSRob Herring */ 2523ef96221SMarcel Apfelbaum static void calxeda_init(MachineState *machine, enum cxmachines machine_id) 2532488514cSRob Herring { 2543ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size; 2553ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 2563ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 2573ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 2583ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 259574f66bcSAndre Przywara DeviceState *dev = NULL; 2602488514cSRob Herring SysBusDevice *busdev; 2612488514cSRob Herring qemu_irq pic[128]; 2622488514cSRob Herring int n; 2632488514cSRob Herring qemu_irq cpu_irq[4]; 2645ae79fe8SPeter Maydell qemu_irq cpu_fiq[4]; 2652488514cSRob Herring MemoryRegion *sysram; 2662488514cSRob Herring MemoryRegion *dram; 2672488514cSRob Herring MemoryRegion *sysmem; 2682488514cSRob Herring char *sysboot_filename; 2692488514cSRob Herring 2703ef96221SMarcel Apfelbaum switch (machine_id) { 271574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 2722488514cSRob Herring cpu_model = "cortex-a9"; 273574f66bcSAndre Przywara break; 274b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 275b25a83f0SAndre Przywara cpu_model = "cortex-a15"; 276b25a83f0SAndre Przywara break; 277574f66bcSAndre Przywara } 2782488514cSRob Herring 2792488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 280f282f296SPeter Crosthwaite ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model); 281d097696eSPeter Maydell Object *cpuobj; 282c5fad12fSPeter Maydell ARMCPU *cpu; 283f282f296SPeter Crosthwaite 284d097696eSPeter Maydell cpuobj = object_new(object_class_get_name(oc)); 285d097696eSPeter Maydell cpu = ARM_CPU(cpuobj); 286f282f296SPeter Crosthwaite 28740340e5fSPeter Crosthwaite object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_SMC, 28840340e5fSPeter Crosthwaite "psci-conduit", &error_abort); 28940340e5fSPeter Crosthwaite 29040340e5fSPeter Crosthwaite if (n) { 29140340e5fSPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 29240340e5fSPeter Crosthwaite object_property_set_bool(cpuobj, true, 29340340e5fSPeter Crosthwaite "start-powered-off", &error_abort); 29461e2f352SGreg Bellows } 29561e2f352SGreg Bellows 296d097696eSPeter Maydell if (object_property_find(cpuobj, "reset-cbar", NULL)) { 297d097696eSPeter Maydell object_property_set_int(cpuobj, MPCORE_PERIPHBASE, 298d097696eSPeter Maydell "reset-cbar", &error_abort); 299c0f1ead9SPeter Crosthwaite } 300007b0657SMarkus Armbruster object_property_set_bool(cpuobj, true, "realized", &error_fatal); 3019188dbf7SPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ); 3025ae79fe8SPeter Maydell cpu_fiq[n] = qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ); 3032488514cSRob Herring } 3042488514cSRob Herring 3052488514cSRob Herring sysmem = get_system_memory(); 3062488514cSRob Herring dram = g_new(MemoryRegion, 1); 307c8623c02SDirk Müller memory_region_allocate_system_memory(dram, NULL, "highbank.dram", ram_size); 3082488514cSRob Herring /* SDRAM at address zero. */ 3092488514cSRob Herring memory_region_add_subregion(sysmem, 0, dram); 3102488514cSRob Herring 3112488514cSRob Herring sysram = g_new(MemoryRegion, 1); 31249946538SHu Tao memory_region_init_ram(sysram, NULL, "highbank.sysram", 0x8000, 313f8ed85acSMarkus Armbruster &error_fatal); 3142488514cSRob Herring memory_region_add_subregion(sysmem, 0xfff88000, sysram); 3152488514cSRob Herring if (bios_name != NULL) { 3162488514cSRob Herring sysboot_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3172488514cSRob Herring if (sysboot_filename != NULL) { 31860ff4e63SStefan Weil if (load_image_targphys(sysboot_filename, 0xfff88000, 0x8000) < 0) { 319c525436eSMarkus Armbruster error_report("Unable to load %s", bios_name); 320c525436eSMarkus Armbruster exit(1); 3212488514cSRob Herring } 3226e05a12fSGonglei g_free(sysboot_filename); 3232488514cSRob Herring } else { 324c525436eSMarkus Armbruster error_report("Unable to find %s", bios_name); 325c525436eSMarkus Armbruster exit(1); 3262488514cSRob Herring } 3272488514cSRob Herring } 3282488514cSRob Herring 3293ef96221SMarcel Apfelbaum switch (machine_id) { 330574f66bcSAndre Przywara case CALXEDA_HIGHBANK: 331b25a83f0SAndre Przywara dev = qdev_create(NULL, "l2x0"); 332b25a83f0SAndre Przywara qdev_init_nofail(dev); 333b25a83f0SAndre Przywara busdev = SYS_BUS_DEVICE(dev); 334b25a83f0SAndre Przywara sysbus_mmio_map(busdev, 0, 0xfff12000); 335b25a83f0SAndre Przywara 3362488514cSRob Herring dev = qdev_create(NULL, "a9mpcore_priv"); 337574f66bcSAndre Przywara break; 338b25a83f0SAndre Przywara case CALXEDA_MIDWAY: 339b25a83f0SAndre Przywara dev = qdev_create(NULL, "a15mpcore_priv"); 340b25a83f0SAndre Przywara break; 341574f66bcSAndre Przywara } 3422488514cSRob Herring qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 3432488514cSRob Herring qdev_prop_set_uint32(dev, "num-irq", NIRQ_GIC); 3442488514cSRob Herring qdev_init_nofail(dev); 3451356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 346e2cddeebSPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 3472488514cSRob Herring for (n = 0; n < smp_cpus; n++) { 3482488514cSRob Herring sysbus_connect_irq(busdev, n, cpu_irq[n]); 3495ae79fe8SPeter Maydell sysbus_connect_irq(busdev, n + smp_cpus, cpu_fiq[n]); 3502488514cSRob Herring } 3512488514cSRob Herring 3522488514cSRob Herring for (n = 0; n < 128; n++) { 3532488514cSRob Herring pic[n] = qdev_get_gpio_in(dev, n); 3542488514cSRob Herring } 3552488514cSRob Herring 3562488514cSRob Herring dev = qdev_create(NULL, "sp804"); 3572488514cSRob Herring qdev_prop_set_uint32(dev, "freq0", 150000000); 3582488514cSRob Herring qdev_prop_set_uint32(dev, "freq1", 150000000); 3592488514cSRob Herring qdev_init_nofail(dev); 3601356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3612488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff34000); 3622488514cSRob Herring sysbus_connect_irq(busdev, 0, pic[18]); 3632488514cSRob Herring sysbus_create_simple("pl011", 0xfff36000, pic[20]); 3642488514cSRob Herring 3652488514cSRob Herring dev = qdev_create(NULL, "highbank-regs"); 3662488514cSRob Herring qdev_init_nofail(dev); 3671356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 3682488514cSRob Herring sysbus_mmio_map(busdev, 0, 0xfff3c000); 3692488514cSRob Herring 3702488514cSRob Herring sysbus_create_simple("pl061", 0xfff30000, pic[14]); 3712488514cSRob Herring sysbus_create_simple("pl061", 0xfff31000, pic[15]); 3722488514cSRob Herring sysbus_create_simple("pl061", 0xfff32000, pic[16]); 3732488514cSRob Herring sysbus_create_simple("pl061", 0xfff33000, pic[17]); 3742488514cSRob Herring sysbus_create_simple("pl031", 0xfff35000, pic[19]); 3752488514cSRob Herring sysbus_create_simple("pl022", 0xfff39000, pic[23]); 3762488514cSRob Herring 3772488514cSRob Herring sysbus_create_simple("sysbus-ahci", 0xffe08000, pic[83]); 3782488514cSRob Herring 379a005d073SStefan Hajnoczi if (nd_table[0].used) { 3802488514cSRob Herring qemu_check_nic_model(&nd_table[0], "xgmac"); 3812488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3822488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[0]); 3832488514cSRob Herring qdev_init_nofail(dev); 3841356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff50000); 3851356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[77]); 3861356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[78]); 3871356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[79]); 3882488514cSRob Herring 3892488514cSRob Herring qemu_check_nic_model(&nd_table[1], "xgmac"); 3902488514cSRob Herring dev = qdev_create(NULL, "xgmac"); 3912488514cSRob Herring qdev_set_nic_properties(dev, &nd_table[1]); 3922488514cSRob Herring qdev_init_nofail(dev); 3931356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xfff51000); 3941356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[80]); 3951356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1, pic[81]); 3961356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2, pic[82]); 3972488514cSRob Herring } 3982488514cSRob Herring 3992488514cSRob Herring highbank_binfo.ram_size = ram_size; 4002488514cSRob Herring highbank_binfo.kernel_filename = kernel_filename; 4012488514cSRob Herring highbank_binfo.kernel_cmdline = kernel_cmdline; 4022488514cSRob Herring highbank_binfo.initrd_filename = initrd_filename; 4032488514cSRob Herring /* highbank requires a dtb in order to boot, and the dtb will override 4042488514cSRob Herring * the board ID. The following value is ignored, so set it to -1 to be 4052488514cSRob Herring * clear that the value is meaningless. 4062488514cSRob Herring */ 4072488514cSRob Herring highbank_binfo.board_id = -1; 4082488514cSRob Herring highbank_binfo.nb_cpus = smp_cpus; 4092488514cSRob Herring highbank_binfo.loader_start = 0; 4102488514cSRob Herring highbank_binfo.write_secondary_boot = hb_write_secondary; 4112488514cSRob Herring highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; 41240340e5fSPeter Crosthwaite if (!kvm_enabled()) { 41340340e5fSPeter Crosthwaite highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; 41440340e5fSPeter Crosthwaite highbank_binfo.write_board_setup = hb_write_board_setup; 41540340e5fSPeter Crosthwaite highbank_binfo.secure_board_setup = true; 41640340e5fSPeter Crosthwaite } else { 41740340e5fSPeter Crosthwaite error_report("WARNING: cannot load built-in Monitor support " 41840340e5fSPeter Crosthwaite "if KVM is enabled. Some guests (such as Linux) " 41940340e5fSPeter Crosthwaite "may not boot."); 42040340e5fSPeter Crosthwaite } 42140340e5fSPeter Crosthwaite 422182735efSAndreas Färber arm_load_kernel(ARM_CPU(first_cpu), &highbank_binfo); 4232488514cSRob Herring } 4242488514cSRob Herring 4253ef96221SMarcel Apfelbaum static void highbank_init(MachineState *machine) 426574f66bcSAndre Przywara { 4273ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_HIGHBANK); 428574f66bcSAndre Przywara } 429574f66bcSAndre Przywara 4303ef96221SMarcel Apfelbaum static void midway_init(MachineState *machine) 431b25a83f0SAndre Przywara { 4323ef96221SMarcel Apfelbaum calxeda_init(machine, CALXEDA_MIDWAY); 433b25a83f0SAndre Przywara } 434b25a83f0SAndre Przywara 4358a661aeaSAndreas Färber static void highbank_class_init(ObjectClass *oc, void *data) 4362488514cSRob Herring { 4378a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4388a661aeaSAndreas Färber 439e264d29dSEduardo Habkost mc->desc = "Calxeda Highbank (ECX-1000)"; 440e264d29dSEduardo Habkost mc->init = highbank_init; 441e264d29dSEduardo Habkost mc->block_default_type = IF_SCSI; 442e264d29dSEduardo Habkost mc->max_cpus = 4; 4432488514cSRob Herring } 4442488514cSRob Herring 4458a661aeaSAndreas Färber static const TypeInfo highbank_type = { 4468a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("highbank"), 4478a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4488a661aeaSAndreas Färber .class_init = highbank_class_init, 4498a661aeaSAndreas Färber }; 450e264d29dSEduardo Habkost 4518a661aeaSAndreas Färber static void midway_class_init(ObjectClass *oc, void *data) 452e264d29dSEduardo Habkost { 4538a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4548a661aeaSAndreas Färber 455e264d29dSEduardo Habkost mc->desc = "Calxeda Midway (ECX-2000)"; 456e264d29dSEduardo Habkost mc->init = midway_init; 457e264d29dSEduardo Habkost mc->block_default_type = IF_SCSI; 458e264d29dSEduardo Habkost mc->max_cpus = 4; 459e264d29dSEduardo Habkost } 460e264d29dSEduardo Habkost 4618a661aeaSAndreas Färber static const TypeInfo midway_type = { 4628a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("midway"), 4638a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4648a661aeaSAndreas Färber .class_init = midway_class_init, 4658a661aeaSAndreas Färber }; 4668a661aeaSAndreas Färber 4678a661aeaSAndreas Färber static void calxeda_machines_init(void) 4688a661aeaSAndreas Färber { 4698a661aeaSAndreas Färber type_register_static(&highbank_type); 4708a661aeaSAndreas Färber type_register_static(&midway_type); 4718a661aeaSAndreas Färber } 4728a661aeaSAndreas Färber 4738a661aeaSAndreas Färber machine_init(calxeda_machines_init) 474