1757282adSAndrey Smirnov /* 2757282adSAndrey Smirnov * Copyright (c) 2018, Impinj, Inc. 3757282adSAndrey Smirnov * 4757282adSAndrey Smirnov * i.MX7 SoC definitions 5757282adSAndrey Smirnov * 6757282adSAndrey Smirnov * Author: Andrey Smirnov <andrew.smirnov@gmail.com> 7757282adSAndrey Smirnov * 8757282adSAndrey Smirnov * Based on hw/arm/fsl-imx6.c 9757282adSAndrey Smirnov * 10757282adSAndrey Smirnov * This program is free software; you can redistribute it and/or modify 11757282adSAndrey Smirnov * it under the terms of the GNU General Public License as published by 12757282adSAndrey Smirnov * the Free Software Foundation; either version 2 of the License, or 13757282adSAndrey Smirnov * (at your option) any later version. 14757282adSAndrey Smirnov * 15757282adSAndrey Smirnov * This program is distributed in the hope that it will be useful, 16757282adSAndrey Smirnov * but WITHOUT ANY WARRANTY; without even the implied warranty of 17757282adSAndrey Smirnov * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18757282adSAndrey Smirnov * GNU General Public License for more details. 19757282adSAndrey Smirnov */ 20757282adSAndrey Smirnov 21757282adSAndrey Smirnov #include "qemu/osdep.h" 22757282adSAndrey Smirnov #include "qapi/error.h" 23757282adSAndrey Smirnov #include "hw/arm/fsl-imx7.h" 24757282adSAndrey Smirnov #include "hw/misc/unimp.h" 25757282adSAndrey Smirnov #include "sysemu/sysemu.h" 26757282adSAndrey Smirnov #include "qemu/error-report.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28757282adSAndrey Smirnov 29757282adSAndrey Smirnov #define NAME_SIZE 20 30757282adSAndrey Smirnov 31757282adSAndrey Smirnov static void fsl_imx7_init(Object *obj) 32757282adSAndrey Smirnov { 33757282adSAndrey Smirnov FslIMX7State *s = FSL_IMX7(obj); 34757282adSAndrey Smirnov char name[NAME_SIZE]; 35757282adSAndrey Smirnov int i; 36757282adSAndrey Smirnov 37757282adSAndrey Smirnov 38f640a591SThomas Huth for (i = 0; i < MIN(smp_cpus, FSL_IMX7_NUM_CPUS); i++) { 39757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "cpu%d", i); 40f8bf4b6dSThomas Huth object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]), 41f8bf4b6dSThomas Huth ARM_CPU_TYPE_NAME("cortex-a7"), &error_abort, 42f8bf4b6dSThomas Huth NULL); 43757282adSAndrey Smirnov } 44757282adSAndrey Smirnov 45757282adSAndrey Smirnov /* 46757282adSAndrey Smirnov * A7MPCORE 47757282adSAndrey Smirnov */ 48f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore), 49f8bf4b6dSThomas Huth TYPE_A15MPCORE_PRIV); 50757282adSAndrey Smirnov 51757282adSAndrey Smirnov /* 52757282adSAndrey Smirnov * GPIOs 1 to 7 53757282adSAndrey Smirnov */ 54757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { 55757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "gpio%d", i); 56f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]), 57f8bf4b6dSThomas Huth TYPE_IMX_GPIO); 58757282adSAndrey Smirnov } 59757282adSAndrey Smirnov 60757282adSAndrey Smirnov /* 61757282adSAndrey Smirnov * GPT1, 2, 3, 4 62757282adSAndrey Smirnov */ 63757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { 64757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "gpt%d", i); 65f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]), 66f8bf4b6dSThomas Huth TYPE_IMX7_GPT); 67757282adSAndrey Smirnov } 68757282adSAndrey Smirnov 69757282adSAndrey Smirnov /* 70757282adSAndrey Smirnov * CCM 71757282adSAndrey Smirnov */ 72f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX7_CCM); 73757282adSAndrey Smirnov 74757282adSAndrey Smirnov /* 75757282adSAndrey Smirnov * Analog 76757282adSAndrey Smirnov */ 77f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "analog", &s->analog, sizeof(s->analog), 78f8bf4b6dSThomas Huth TYPE_IMX7_ANALOG); 79757282adSAndrey Smirnov 80757282adSAndrey Smirnov /* 81757282adSAndrey Smirnov * GPCv2 82757282adSAndrey Smirnov */ 83f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2), 84f8bf4b6dSThomas Huth TYPE_IMX_GPCV2); 85757282adSAndrey Smirnov 86757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { 87757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "spi%d", i + 1); 88f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]), 89f8bf4b6dSThomas Huth TYPE_IMX_SPI); 90757282adSAndrey Smirnov } 91757282adSAndrey Smirnov 92757282adSAndrey Smirnov 93757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { 94757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "i2c%d", i + 1); 95f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]), 96f8bf4b6dSThomas Huth TYPE_IMX_I2C); 97757282adSAndrey Smirnov } 98757282adSAndrey Smirnov 99757282adSAndrey Smirnov /* 100757282adSAndrey Smirnov * UART 101757282adSAndrey Smirnov */ 102757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { 103757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "uart%d", i); 104f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]), 105f8bf4b6dSThomas Huth TYPE_IMX_SERIAL); 106757282adSAndrey Smirnov } 107757282adSAndrey Smirnov 108757282adSAndrey Smirnov /* 109757282adSAndrey Smirnov * Ethernet 110757282adSAndrey Smirnov */ 111757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { 112757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "eth%d", i); 113f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]), 114f8bf4b6dSThomas Huth TYPE_IMX_ENET); 115757282adSAndrey Smirnov } 116757282adSAndrey Smirnov 117757282adSAndrey Smirnov /* 118757282adSAndrey Smirnov * SDHCI 119757282adSAndrey Smirnov */ 120757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { 121757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usdhc%d", i); 122f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]), 123f8bf4b6dSThomas Huth TYPE_IMX_USDHC); 124757282adSAndrey Smirnov } 125757282adSAndrey Smirnov 126757282adSAndrey Smirnov /* 127757282adSAndrey Smirnov * SNVS 128757282adSAndrey Smirnov */ 129f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs), 130f8bf4b6dSThomas Huth TYPE_IMX7_SNVS); 131757282adSAndrey Smirnov 132757282adSAndrey Smirnov /* 133757282adSAndrey Smirnov * Watchdog 134757282adSAndrey Smirnov */ 135757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { 136757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "wdt%d", i); 137f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]), 138f8bf4b6dSThomas Huth TYPE_IMX2_WDT); 139757282adSAndrey Smirnov } 140757282adSAndrey Smirnov 141757282adSAndrey Smirnov /* 142757282adSAndrey Smirnov * GPR 143757282adSAndrey Smirnov */ 144f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr), TYPE_IMX7_GPR); 145757282adSAndrey Smirnov 146f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "pcie", &s->pcie, sizeof(s->pcie), 147f8bf4b6dSThomas Huth TYPE_DESIGNWARE_PCIE_HOST); 148757282adSAndrey Smirnov 149757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { 150757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usb%d", i); 151f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->usb[i], sizeof(s->usb[i]), 152f8bf4b6dSThomas Huth TYPE_CHIPIDEA); 153757282adSAndrey Smirnov } 154757282adSAndrey Smirnov } 155757282adSAndrey Smirnov 156757282adSAndrey Smirnov static void fsl_imx7_realize(DeviceState *dev, Error **errp) 157757282adSAndrey Smirnov { 158757282adSAndrey Smirnov FslIMX7State *s = FSL_IMX7(dev); 159757282adSAndrey Smirnov Object *o; 160757282adSAndrey Smirnov int i; 161757282adSAndrey Smirnov qemu_irq irq; 162757282adSAndrey Smirnov char name[NAME_SIZE]; 163757282adSAndrey Smirnov 164f640a591SThomas Huth if (smp_cpus > FSL_IMX7_NUM_CPUS) { 165f640a591SThomas Huth error_setg(errp, "%s: Only %d CPUs are supported (%d requested)", 166f640a591SThomas Huth TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus); 167f640a591SThomas Huth return; 168f640a591SThomas Huth } 169f640a591SThomas Huth 170757282adSAndrey Smirnov for (i = 0; i < smp_cpus; i++) { 171757282adSAndrey Smirnov o = OBJECT(&s->cpu[i]); 172757282adSAndrey Smirnov 173757282adSAndrey Smirnov object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC, 174757282adSAndrey Smirnov "psci-conduit", &error_abort); 175757282adSAndrey Smirnov 176757282adSAndrey Smirnov /* On uniprocessor, the CBAR is set to 0 */ 177757282adSAndrey Smirnov if (smp_cpus > 1) { 178757282adSAndrey Smirnov object_property_set_int(o, FSL_IMX7_A7MPCORE_ADDR, 179757282adSAndrey Smirnov "reset-cbar", &error_abort); 180757282adSAndrey Smirnov } 181757282adSAndrey Smirnov 182757282adSAndrey Smirnov if (i) { 183757282adSAndrey Smirnov /* Secondary CPUs start in PSCI powered-down state */ 184757282adSAndrey Smirnov object_property_set_bool(o, true, 185757282adSAndrey Smirnov "start-powered-off", &error_abort); 186757282adSAndrey Smirnov } 187757282adSAndrey Smirnov 188757282adSAndrey Smirnov object_property_set_bool(o, true, "realized", &error_abort); 189757282adSAndrey Smirnov } 190757282adSAndrey Smirnov 191757282adSAndrey Smirnov /* 192757282adSAndrey Smirnov * A7MPCORE 193757282adSAndrey Smirnov */ 194757282adSAndrey Smirnov object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu", 195757282adSAndrey Smirnov &error_abort); 196757282adSAndrey Smirnov object_property_set_int(OBJECT(&s->a7mpcore), 197757282adSAndrey Smirnov FSL_IMX7_MAX_IRQ + GIC_INTERNAL, 198757282adSAndrey Smirnov "num-irq", &error_abort); 199757282adSAndrey Smirnov 200757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized", 201757282adSAndrey Smirnov &error_abort); 202757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR); 203757282adSAndrey Smirnov 204757282adSAndrey Smirnov for (i = 0; i < smp_cpus; i++) { 205757282adSAndrey Smirnov SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); 206757282adSAndrey Smirnov DeviceState *d = DEVICE(qemu_get_cpu(i)); 207757282adSAndrey Smirnov 208757282adSAndrey Smirnov irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); 209757282adSAndrey Smirnov sysbus_connect_irq(sbd, i, irq); 210757282adSAndrey Smirnov irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); 211757282adSAndrey Smirnov sysbus_connect_irq(sbd, i + smp_cpus, irq); 212b558e295SPeter Maydell irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); 213b558e295SPeter Maydell sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq); 214b558e295SPeter Maydell irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); 215b558e295SPeter Maydell sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq); 216757282adSAndrey Smirnov } 217757282adSAndrey Smirnov 218757282adSAndrey Smirnov /* 219757282adSAndrey Smirnov * A7MPCORE DAP 220757282adSAndrey Smirnov */ 221757282adSAndrey Smirnov create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, 222757282adSAndrey Smirnov 0x100000); 223757282adSAndrey Smirnov 224757282adSAndrey Smirnov /* 225757282adSAndrey Smirnov * GPT1, 2, 3, 4 226757282adSAndrey Smirnov */ 227757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { 228757282adSAndrey Smirnov static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { 229757282adSAndrey Smirnov FSL_IMX7_GPT1_ADDR, 230757282adSAndrey Smirnov FSL_IMX7_GPT2_ADDR, 231757282adSAndrey Smirnov FSL_IMX7_GPT3_ADDR, 232757282adSAndrey Smirnov FSL_IMX7_GPT4_ADDR, 233757282adSAndrey Smirnov }; 234757282adSAndrey Smirnov 235757282adSAndrey Smirnov s->gpt[i].ccm = IMX_CCM(&s->ccm); 236757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized", 237757282adSAndrey Smirnov &error_abort); 238757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); 239757282adSAndrey Smirnov } 240757282adSAndrey Smirnov 241757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { 242757282adSAndrey Smirnov static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { 243757282adSAndrey Smirnov FSL_IMX7_GPIO1_ADDR, 244757282adSAndrey Smirnov FSL_IMX7_GPIO2_ADDR, 245757282adSAndrey Smirnov FSL_IMX7_GPIO3_ADDR, 246757282adSAndrey Smirnov FSL_IMX7_GPIO4_ADDR, 247757282adSAndrey Smirnov FSL_IMX7_GPIO5_ADDR, 248757282adSAndrey Smirnov FSL_IMX7_GPIO6_ADDR, 249757282adSAndrey Smirnov FSL_IMX7_GPIO7_ADDR, 250757282adSAndrey Smirnov }; 251757282adSAndrey Smirnov 252757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized", 253757282adSAndrey Smirnov &error_abort); 254757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); 255757282adSAndrey Smirnov } 256757282adSAndrey Smirnov 257757282adSAndrey Smirnov /* 258757282adSAndrey Smirnov * IOMUXC and IOMUXC_LPSR 259757282adSAndrey Smirnov */ 260757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { 261757282adSAndrey Smirnov static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { 262757282adSAndrey Smirnov FSL_IMX7_IOMUXC_ADDR, 263757282adSAndrey Smirnov FSL_IMX7_IOMUXC_LPSR_ADDR, 264757282adSAndrey Smirnov }; 265757282adSAndrey Smirnov 266757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "iomuxc%d", i); 267757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], 268757282adSAndrey Smirnov FSL_IMX7_IOMUXCn_SIZE); 269757282adSAndrey Smirnov } 270757282adSAndrey Smirnov 271757282adSAndrey Smirnov /* 272757282adSAndrey Smirnov * CCM 273757282adSAndrey Smirnov */ 274757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort); 275757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR); 276757282adSAndrey Smirnov 277757282adSAndrey Smirnov /* 278757282adSAndrey Smirnov * Analog 279757282adSAndrey Smirnov */ 280757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->analog), true, "realized", 281757282adSAndrey Smirnov &error_abort); 282757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR); 283757282adSAndrey Smirnov 284757282adSAndrey Smirnov /* 285757282adSAndrey Smirnov * GPCv2 286757282adSAndrey Smirnov */ 287757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpcv2), true, 288757282adSAndrey Smirnov "realized", &error_abort); 289757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); 290757282adSAndrey Smirnov 291757282adSAndrey Smirnov /* Initialize all ECSPI */ 292757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { 293757282adSAndrey Smirnov static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { 294757282adSAndrey Smirnov FSL_IMX7_ECSPI1_ADDR, 295757282adSAndrey Smirnov FSL_IMX7_ECSPI2_ADDR, 296757282adSAndrey Smirnov FSL_IMX7_ECSPI3_ADDR, 297757282adSAndrey Smirnov FSL_IMX7_ECSPI4_ADDR, 298757282adSAndrey Smirnov }; 299757282adSAndrey Smirnov 300d82fa734SJean-Christophe Dubois static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = { 301757282adSAndrey Smirnov FSL_IMX7_ECSPI1_IRQ, 302757282adSAndrey Smirnov FSL_IMX7_ECSPI2_IRQ, 303757282adSAndrey Smirnov FSL_IMX7_ECSPI3_IRQ, 304757282adSAndrey Smirnov FSL_IMX7_ECSPI4_IRQ, 305757282adSAndrey Smirnov }; 306757282adSAndrey Smirnov 307757282adSAndrey Smirnov /* Initialize the SPI */ 308757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", 309757282adSAndrey Smirnov &error_abort); 310757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, 311757282adSAndrey Smirnov FSL_IMX7_SPIn_ADDR[i]); 312757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 313757282adSAndrey Smirnov qdev_get_gpio_in(DEVICE(&s->a7mpcore), 314757282adSAndrey Smirnov FSL_IMX7_SPIn_IRQ[i])); 315757282adSAndrey Smirnov } 316757282adSAndrey Smirnov 317757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { 318757282adSAndrey Smirnov static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { 319757282adSAndrey Smirnov FSL_IMX7_I2C1_ADDR, 320757282adSAndrey Smirnov FSL_IMX7_I2C2_ADDR, 321757282adSAndrey Smirnov FSL_IMX7_I2C3_ADDR, 322757282adSAndrey Smirnov FSL_IMX7_I2C4_ADDR, 323757282adSAndrey Smirnov }; 324757282adSAndrey Smirnov 325d82fa734SJean-Christophe Dubois static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = { 326757282adSAndrey Smirnov FSL_IMX7_I2C1_IRQ, 327757282adSAndrey Smirnov FSL_IMX7_I2C2_IRQ, 328757282adSAndrey Smirnov FSL_IMX7_I2C3_IRQ, 329757282adSAndrey Smirnov FSL_IMX7_I2C4_IRQ, 330757282adSAndrey Smirnov }; 331757282adSAndrey Smirnov 332757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized", 333757282adSAndrey Smirnov &error_abort); 334757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]); 335757282adSAndrey Smirnov 336757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0, 337757282adSAndrey Smirnov qdev_get_gpio_in(DEVICE(&s->a7mpcore), 338757282adSAndrey Smirnov FSL_IMX7_I2Cn_IRQ[i])); 339757282adSAndrey Smirnov } 340757282adSAndrey Smirnov 341757282adSAndrey Smirnov /* 342757282adSAndrey Smirnov * UART 343757282adSAndrey Smirnov */ 344757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { 345757282adSAndrey Smirnov static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { 346757282adSAndrey Smirnov FSL_IMX7_UART1_ADDR, 347757282adSAndrey Smirnov FSL_IMX7_UART2_ADDR, 348757282adSAndrey Smirnov FSL_IMX7_UART3_ADDR, 349757282adSAndrey Smirnov FSL_IMX7_UART4_ADDR, 350757282adSAndrey Smirnov FSL_IMX7_UART5_ADDR, 351757282adSAndrey Smirnov FSL_IMX7_UART6_ADDR, 352757282adSAndrey Smirnov FSL_IMX7_UART7_ADDR, 353757282adSAndrey Smirnov }; 354757282adSAndrey Smirnov 355757282adSAndrey Smirnov static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = { 356757282adSAndrey Smirnov FSL_IMX7_UART1_IRQ, 357757282adSAndrey Smirnov FSL_IMX7_UART2_IRQ, 358757282adSAndrey Smirnov FSL_IMX7_UART3_IRQ, 359757282adSAndrey Smirnov FSL_IMX7_UART4_IRQ, 360757282adSAndrey Smirnov FSL_IMX7_UART5_IRQ, 361757282adSAndrey Smirnov FSL_IMX7_UART6_IRQ, 362757282adSAndrey Smirnov FSL_IMX7_UART7_IRQ, 363757282adSAndrey Smirnov }; 364757282adSAndrey Smirnov 365757282adSAndrey Smirnov 3669bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 367757282adSAndrey Smirnov 368757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", 369757282adSAndrey Smirnov &error_abort); 370757282adSAndrey Smirnov 371757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]); 372757282adSAndrey Smirnov 373757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]); 374757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq); 375757282adSAndrey Smirnov } 376757282adSAndrey Smirnov 377757282adSAndrey Smirnov /* 378757282adSAndrey Smirnov * Ethernet 379757282adSAndrey Smirnov */ 380757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { 381757282adSAndrey Smirnov static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = { 382757282adSAndrey Smirnov FSL_IMX7_ENET1_ADDR, 383757282adSAndrey Smirnov FSL_IMX7_ENET2_ADDR, 384757282adSAndrey Smirnov }; 385757282adSAndrey Smirnov 386757282adSAndrey Smirnov object_property_set_uint(OBJECT(&s->eth[i]), FSL_IMX7_ETH_NUM_TX_RINGS, 387757282adSAndrey Smirnov "tx-ring-num", &error_abort); 388757282adSAndrey Smirnov qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]); 389757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->eth[i]), true, "realized", 390757282adSAndrey Smirnov &error_abort); 391757282adSAndrey Smirnov 392757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]); 393757282adSAndrey Smirnov 394757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0)); 395757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq); 396757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3)); 397757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq); 398757282adSAndrey Smirnov } 399757282adSAndrey Smirnov 400757282adSAndrey Smirnov /* 401757282adSAndrey Smirnov * USDHC 402757282adSAndrey Smirnov */ 403757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { 404757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { 405757282adSAndrey Smirnov FSL_IMX7_USDHC1_ADDR, 406757282adSAndrey Smirnov FSL_IMX7_USDHC2_ADDR, 407757282adSAndrey Smirnov FSL_IMX7_USDHC3_ADDR, 408757282adSAndrey Smirnov }; 409757282adSAndrey Smirnov 410757282adSAndrey Smirnov static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = { 411757282adSAndrey Smirnov FSL_IMX7_USDHC1_IRQ, 412757282adSAndrey Smirnov FSL_IMX7_USDHC2_IRQ, 413757282adSAndrey Smirnov FSL_IMX7_USDHC3_IRQ, 414757282adSAndrey Smirnov }; 415757282adSAndrey Smirnov 416757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized", 417757282adSAndrey Smirnov &error_abort); 418757282adSAndrey Smirnov 419757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0, 420757282adSAndrey Smirnov FSL_IMX7_USDHCn_ADDR[i]); 421757282adSAndrey Smirnov 422757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]); 423757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq); 424757282adSAndrey Smirnov } 425757282adSAndrey Smirnov 426757282adSAndrey Smirnov /* 427757282adSAndrey Smirnov * SNVS 428757282adSAndrey Smirnov */ 429757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort); 430757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); 431757282adSAndrey Smirnov 432757282adSAndrey Smirnov /* 433757282adSAndrey Smirnov * SRC 434757282adSAndrey Smirnov */ 435b4cf3e6fSJean-Christophe Dubois create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); 436757282adSAndrey Smirnov 437757282adSAndrey Smirnov /* 438757282adSAndrey Smirnov * Watchdog 439757282adSAndrey Smirnov */ 440757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { 441757282adSAndrey Smirnov static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { 442757282adSAndrey Smirnov FSL_IMX7_WDOG1_ADDR, 443757282adSAndrey Smirnov FSL_IMX7_WDOG2_ADDR, 444757282adSAndrey Smirnov FSL_IMX7_WDOG3_ADDR, 445757282adSAndrey Smirnov FSL_IMX7_WDOG4_ADDR, 446757282adSAndrey Smirnov }; 447757282adSAndrey Smirnov 448757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", 449757282adSAndrey Smirnov &error_abort); 450757282adSAndrey Smirnov 451757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]); 452757282adSAndrey Smirnov } 453757282adSAndrey Smirnov 454757282adSAndrey Smirnov /* 455757282adSAndrey Smirnov * SDMA 456757282adSAndrey Smirnov */ 457757282adSAndrey Smirnov create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE); 458757282adSAndrey Smirnov 459757282adSAndrey Smirnov 460757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpr), true, "realized", 461757282adSAndrey Smirnov &error_abort); 462757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); 463757282adSAndrey Smirnov 464757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->pcie), true, 465757282adSAndrey Smirnov "realized", &error_abort); 466757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); 467757282adSAndrey Smirnov 468757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ); 469757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq); 470757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ); 471757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq); 472757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ); 473757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq); 474757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); 475757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); 476757282adSAndrey Smirnov 477757282adSAndrey Smirnov 478757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { 479757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { 480757282adSAndrey Smirnov FSL_IMX7_USBMISC1_ADDR, 481757282adSAndrey Smirnov FSL_IMX7_USBMISC2_ADDR, 482757282adSAndrey Smirnov FSL_IMX7_USBMISC3_ADDR, 483757282adSAndrey Smirnov }; 484757282adSAndrey Smirnov 485757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = { 486757282adSAndrey Smirnov FSL_IMX7_USB1_ADDR, 487757282adSAndrey Smirnov FSL_IMX7_USB2_ADDR, 488757282adSAndrey Smirnov FSL_IMX7_USB3_ADDR, 489757282adSAndrey Smirnov }; 490757282adSAndrey Smirnov 491d82fa734SJean-Christophe Dubois static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = { 492757282adSAndrey Smirnov FSL_IMX7_USB1_IRQ, 493757282adSAndrey Smirnov FSL_IMX7_USB2_IRQ, 494757282adSAndrey Smirnov FSL_IMX7_USB3_IRQ, 495757282adSAndrey Smirnov }; 496757282adSAndrey Smirnov 497757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", 498757282adSAndrey Smirnov &error_abort); 499757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, 500757282adSAndrey Smirnov FSL_IMX7_USBn_ADDR[i]); 501757282adSAndrey Smirnov 502757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]); 503757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq); 504757282adSAndrey Smirnov 505757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usbmisc%d", i); 506757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i], 507757282adSAndrey Smirnov FSL_IMX7_USBMISCn_SIZE); 508757282adSAndrey Smirnov } 509757282adSAndrey Smirnov 510757282adSAndrey Smirnov /* 511757282adSAndrey Smirnov * ADCs 512757282adSAndrey Smirnov */ 513757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) { 514757282adSAndrey Smirnov static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = { 515757282adSAndrey Smirnov FSL_IMX7_ADC1_ADDR, 516757282adSAndrey Smirnov FSL_IMX7_ADC2_ADDR, 517757282adSAndrey Smirnov }; 518757282adSAndrey Smirnov 519757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "adc%d", i); 520757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i], 521757282adSAndrey Smirnov FSL_IMX7_ADCn_SIZE); 522757282adSAndrey Smirnov } 523757282adSAndrey Smirnov 524757282adSAndrey Smirnov /* 525757282adSAndrey Smirnov * LCD 526757282adSAndrey Smirnov */ 527757282adSAndrey Smirnov create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR, 528757282adSAndrey Smirnov FSL_IMX7_LCDIF_SIZE); 529*f0d877dcSAndrey Smirnov 530*f0d877dcSAndrey Smirnov /* 531*f0d877dcSAndrey Smirnov * DMA APBH 532*f0d877dcSAndrey Smirnov */ 533*f0d877dcSAndrey Smirnov create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR, 534*f0d877dcSAndrey Smirnov FSL_IMX7_DMA_APBH_SIZE); 535757282adSAndrey Smirnov } 536757282adSAndrey Smirnov 537757282adSAndrey Smirnov static void fsl_imx7_class_init(ObjectClass *oc, void *data) 538757282adSAndrey Smirnov { 539757282adSAndrey Smirnov DeviceClass *dc = DEVICE_CLASS(oc); 540757282adSAndrey Smirnov 541757282adSAndrey Smirnov dc->realize = fsl_imx7_realize; 542757282adSAndrey Smirnov 543757282adSAndrey Smirnov /* Reason: Uses serial_hds and nd_table in realize() directly */ 544757282adSAndrey Smirnov dc->user_creatable = false; 545757282adSAndrey Smirnov dc->desc = "i.MX7 SOC"; 546757282adSAndrey Smirnov } 547757282adSAndrey Smirnov 548757282adSAndrey Smirnov static const TypeInfo fsl_imx7_type_info = { 549757282adSAndrey Smirnov .name = TYPE_FSL_IMX7, 550757282adSAndrey Smirnov .parent = TYPE_DEVICE, 551757282adSAndrey Smirnov .instance_size = sizeof(FslIMX7State), 552757282adSAndrey Smirnov .instance_init = fsl_imx7_init, 553757282adSAndrey Smirnov .class_init = fsl_imx7_class_init, 554757282adSAndrey Smirnov }; 555757282adSAndrey Smirnov 556757282adSAndrey Smirnov static void fsl_imx7_register_types(void) 557757282adSAndrey Smirnov { 558757282adSAndrey Smirnov type_register_static(&fsl_imx7_type_info); 559757282adSAndrey Smirnov } 560757282adSAndrey Smirnov type_init(fsl_imx7_register_types) 561