1757282adSAndrey Smirnov /* 2757282adSAndrey Smirnov * Copyright (c) 2018, Impinj, Inc. 3757282adSAndrey Smirnov * 4757282adSAndrey Smirnov * i.MX7 SoC definitions 5757282adSAndrey Smirnov * 6757282adSAndrey Smirnov * Author: Andrey Smirnov <andrew.smirnov@gmail.com> 7757282adSAndrey Smirnov * 8757282adSAndrey Smirnov * Based on hw/arm/fsl-imx6.c 9757282adSAndrey Smirnov * 10757282adSAndrey Smirnov * This program is free software; you can redistribute it and/or modify 11757282adSAndrey Smirnov * it under the terms of the GNU General Public License as published by 12757282adSAndrey Smirnov * the Free Software Foundation; either version 2 of the License, or 13757282adSAndrey Smirnov * (at your option) any later version. 14757282adSAndrey Smirnov * 15757282adSAndrey Smirnov * This program is distributed in the hope that it will be useful, 16757282adSAndrey Smirnov * but WITHOUT ANY WARRANTY; without even the implied warranty of 17757282adSAndrey Smirnov * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18757282adSAndrey Smirnov * GNU General Public License for more details. 19757282adSAndrey Smirnov */ 20757282adSAndrey Smirnov 21757282adSAndrey Smirnov #include "qemu/osdep.h" 22757282adSAndrey Smirnov #include "qapi/error.h" 23757282adSAndrey Smirnov #include "hw/arm/fsl-imx7.h" 24757282adSAndrey Smirnov #include "hw/misc/unimp.h" 25cc7d44c2SLike Xu #include "hw/boards.h" 26757282adSAndrey Smirnov #include "sysemu/sysemu.h" 27757282adSAndrey Smirnov #include "qemu/error-report.h" 280b8fa32fSMarkus Armbruster #include "qemu/module.h" 29757282adSAndrey Smirnov 30757282adSAndrey Smirnov #define NAME_SIZE 20 31757282adSAndrey Smirnov 32757282adSAndrey Smirnov static void fsl_imx7_init(Object *obj) 33757282adSAndrey Smirnov { 34cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 35757282adSAndrey Smirnov FslIMX7State *s = FSL_IMX7(obj); 36757282adSAndrey Smirnov char name[NAME_SIZE]; 37757282adSAndrey Smirnov int i; 38757282adSAndrey Smirnov 39cc7d44c2SLike Xu for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) { 40757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "cpu%d", i); 41f8bf4b6dSThomas Huth object_initialize_child(obj, name, &s->cpu[i], sizeof(s->cpu[i]), 42f8bf4b6dSThomas Huth ARM_CPU_TYPE_NAME("cortex-a7"), &error_abort, 43f8bf4b6dSThomas Huth NULL); 44757282adSAndrey Smirnov } 45757282adSAndrey Smirnov 46757282adSAndrey Smirnov /* 47757282adSAndrey Smirnov * A7MPCORE 48757282adSAndrey Smirnov */ 49f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore, sizeof(s->a7mpcore), 50f8bf4b6dSThomas Huth TYPE_A15MPCORE_PRIV); 51757282adSAndrey Smirnov 52757282adSAndrey Smirnov /* 53757282adSAndrey Smirnov * GPIOs 1 to 7 54757282adSAndrey Smirnov */ 55757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { 56757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "gpio%d", i); 57f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->gpio[i], sizeof(s->gpio[i]), 58f8bf4b6dSThomas Huth TYPE_IMX_GPIO); 59757282adSAndrey Smirnov } 60757282adSAndrey Smirnov 61757282adSAndrey Smirnov /* 62757282adSAndrey Smirnov * GPT1, 2, 3, 4 63757282adSAndrey Smirnov */ 64757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { 65757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "gpt%d", i); 66f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->gpt[i], sizeof(s->gpt[i]), 67f8bf4b6dSThomas Huth TYPE_IMX7_GPT); 68757282adSAndrey Smirnov } 69757282adSAndrey Smirnov 70757282adSAndrey Smirnov /* 71757282adSAndrey Smirnov * CCM 72757282adSAndrey Smirnov */ 73f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "ccm", &s->ccm, sizeof(s->ccm), TYPE_IMX7_CCM); 74757282adSAndrey Smirnov 75757282adSAndrey Smirnov /* 76757282adSAndrey Smirnov * Analog 77757282adSAndrey Smirnov */ 78f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "analog", &s->analog, sizeof(s->analog), 79f8bf4b6dSThomas Huth TYPE_IMX7_ANALOG); 80757282adSAndrey Smirnov 81757282adSAndrey Smirnov /* 82757282adSAndrey Smirnov * GPCv2 83757282adSAndrey Smirnov */ 84f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "gpcv2", &s->gpcv2, sizeof(s->gpcv2), 85f8bf4b6dSThomas Huth TYPE_IMX_GPCV2); 86757282adSAndrey Smirnov 87757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { 88757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "spi%d", i + 1); 89f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->spi[i], sizeof(s->spi[i]), 90f8bf4b6dSThomas Huth TYPE_IMX_SPI); 91757282adSAndrey Smirnov } 92757282adSAndrey Smirnov 93757282adSAndrey Smirnov 94757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { 95757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "i2c%d", i + 1); 96f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->i2c[i], sizeof(s->i2c[i]), 97f8bf4b6dSThomas Huth TYPE_IMX_I2C); 98757282adSAndrey Smirnov } 99757282adSAndrey Smirnov 100757282adSAndrey Smirnov /* 101757282adSAndrey Smirnov * UART 102757282adSAndrey Smirnov */ 103757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { 104757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "uart%d", i); 105f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->uart[i], sizeof(s->uart[i]), 106f8bf4b6dSThomas Huth TYPE_IMX_SERIAL); 107757282adSAndrey Smirnov } 108757282adSAndrey Smirnov 109757282adSAndrey Smirnov /* 110757282adSAndrey Smirnov * Ethernet 111757282adSAndrey Smirnov */ 112757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { 113757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "eth%d", i); 114f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->eth[i], sizeof(s->eth[i]), 115f8bf4b6dSThomas Huth TYPE_IMX_ENET); 116757282adSAndrey Smirnov } 117757282adSAndrey Smirnov 118757282adSAndrey Smirnov /* 119757282adSAndrey Smirnov * SDHCI 120757282adSAndrey Smirnov */ 121757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { 122757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usdhc%d", i); 123f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->usdhc[i], sizeof(s->usdhc[i]), 124f8bf4b6dSThomas Huth TYPE_IMX_USDHC); 125757282adSAndrey Smirnov } 126757282adSAndrey Smirnov 127757282adSAndrey Smirnov /* 128757282adSAndrey Smirnov * SNVS 129757282adSAndrey Smirnov */ 130f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "snvs", &s->snvs, sizeof(s->snvs), 131f8bf4b6dSThomas Huth TYPE_IMX7_SNVS); 132757282adSAndrey Smirnov 133757282adSAndrey Smirnov /* 134757282adSAndrey Smirnov * Watchdog 135757282adSAndrey Smirnov */ 136757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { 137757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "wdt%d", i); 138f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->wdt[i], sizeof(s->wdt[i]), 139f8bf4b6dSThomas Huth TYPE_IMX2_WDT); 140757282adSAndrey Smirnov } 141757282adSAndrey Smirnov 142757282adSAndrey Smirnov /* 143757282adSAndrey Smirnov * GPR 144757282adSAndrey Smirnov */ 145f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "gpr", &s->gpr, sizeof(s->gpr), TYPE_IMX7_GPR); 146757282adSAndrey Smirnov 147f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, "pcie", &s->pcie, sizeof(s->pcie), 148f8bf4b6dSThomas Huth TYPE_DESIGNWARE_PCIE_HOST); 149757282adSAndrey Smirnov 150757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { 151757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usb%d", i); 152f8bf4b6dSThomas Huth sysbus_init_child_obj(obj, name, &s->usb[i], sizeof(s->usb[i]), 153f8bf4b6dSThomas Huth TYPE_CHIPIDEA); 154757282adSAndrey Smirnov } 155757282adSAndrey Smirnov } 156757282adSAndrey Smirnov 157757282adSAndrey Smirnov static void fsl_imx7_realize(DeviceState *dev, Error **errp) 158757282adSAndrey Smirnov { 159cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 160757282adSAndrey Smirnov FslIMX7State *s = FSL_IMX7(dev); 161757282adSAndrey Smirnov Object *o; 162757282adSAndrey Smirnov int i; 163757282adSAndrey Smirnov qemu_irq irq; 164757282adSAndrey Smirnov char name[NAME_SIZE]; 165cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 166757282adSAndrey Smirnov 167f640a591SThomas Huth if (smp_cpus > FSL_IMX7_NUM_CPUS) { 168f640a591SThomas Huth error_setg(errp, "%s: Only %d CPUs are supported (%d requested)", 169f640a591SThomas Huth TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus); 170f640a591SThomas Huth return; 171f640a591SThomas Huth } 172f640a591SThomas Huth 173757282adSAndrey Smirnov for (i = 0; i < smp_cpus; i++) { 174757282adSAndrey Smirnov o = OBJECT(&s->cpu[i]); 175757282adSAndrey Smirnov 176757282adSAndrey Smirnov object_property_set_int(o, QEMU_PSCI_CONDUIT_SMC, 177757282adSAndrey Smirnov "psci-conduit", &error_abort); 178757282adSAndrey Smirnov 179757282adSAndrey Smirnov /* On uniprocessor, the CBAR is set to 0 */ 180757282adSAndrey Smirnov if (smp_cpus > 1) { 181757282adSAndrey Smirnov object_property_set_int(o, FSL_IMX7_A7MPCORE_ADDR, 182757282adSAndrey Smirnov "reset-cbar", &error_abort); 183757282adSAndrey Smirnov } 184757282adSAndrey Smirnov 185757282adSAndrey Smirnov if (i) { 186757282adSAndrey Smirnov /* Secondary CPUs start in PSCI powered-down state */ 187757282adSAndrey Smirnov object_property_set_bool(o, true, 188757282adSAndrey Smirnov "start-powered-off", &error_abort); 189757282adSAndrey Smirnov } 190757282adSAndrey Smirnov 191757282adSAndrey Smirnov object_property_set_bool(o, true, "realized", &error_abort); 192757282adSAndrey Smirnov } 193757282adSAndrey Smirnov 194757282adSAndrey Smirnov /* 195757282adSAndrey Smirnov * A7MPCORE 196757282adSAndrey Smirnov */ 197757282adSAndrey Smirnov object_property_set_int(OBJECT(&s->a7mpcore), smp_cpus, "num-cpu", 198757282adSAndrey Smirnov &error_abort); 199757282adSAndrey Smirnov object_property_set_int(OBJECT(&s->a7mpcore), 200757282adSAndrey Smirnov FSL_IMX7_MAX_IRQ + GIC_INTERNAL, 201757282adSAndrey Smirnov "num-irq", &error_abort); 202757282adSAndrey Smirnov 203757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized", 204757282adSAndrey Smirnov &error_abort); 205757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR); 206757282adSAndrey Smirnov 207757282adSAndrey Smirnov for (i = 0; i < smp_cpus; i++) { 208757282adSAndrey Smirnov SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); 209757282adSAndrey Smirnov DeviceState *d = DEVICE(qemu_get_cpu(i)); 210757282adSAndrey Smirnov 211757282adSAndrey Smirnov irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); 212757282adSAndrey Smirnov sysbus_connect_irq(sbd, i, irq); 213757282adSAndrey Smirnov irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); 214757282adSAndrey Smirnov sysbus_connect_irq(sbd, i + smp_cpus, irq); 215b558e295SPeter Maydell irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); 216b558e295SPeter Maydell sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq); 217b558e295SPeter Maydell irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); 218b558e295SPeter Maydell sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq); 219757282adSAndrey Smirnov } 220757282adSAndrey Smirnov 221757282adSAndrey Smirnov /* 222757282adSAndrey Smirnov * A7MPCORE DAP 223757282adSAndrey Smirnov */ 224757282adSAndrey Smirnov create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, 225757282adSAndrey Smirnov 0x100000); 226757282adSAndrey Smirnov 227757282adSAndrey Smirnov /* 228757282adSAndrey Smirnov * GPT1, 2, 3, 4 229757282adSAndrey Smirnov */ 230757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { 231757282adSAndrey Smirnov static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { 232757282adSAndrey Smirnov FSL_IMX7_GPT1_ADDR, 233757282adSAndrey Smirnov FSL_IMX7_GPT2_ADDR, 234757282adSAndrey Smirnov FSL_IMX7_GPT3_ADDR, 235757282adSAndrey Smirnov FSL_IMX7_GPT4_ADDR, 236757282adSAndrey Smirnov }; 237757282adSAndrey Smirnov 238757282adSAndrey Smirnov s->gpt[i].ccm = IMX_CCM(&s->ccm); 239757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpt[i]), true, "realized", 240757282adSAndrey Smirnov &error_abort); 241757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); 242757282adSAndrey Smirnov } 243757282adSAndrey Smirnov 244757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { 245757282adSAndrey Smirnov static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { 246757282adSAndrey Smirnov FSL_IMX7_GPIO1_ADDR, 247757282adSAndrey Smirnov FSL_IMX7_GPIO2_ADDR, 248757282adSAndrey Smirnov FSL_IMX7_GPIO3_ADDR, 249757282adSAndrey Smirnov FSL_IMX7_GPIO4_ADDR, 250757282adSAndrey Smirnov FSL_IMX7_GPIO5_ADDR, 251757282adSAndrey Smirnov FSL_IMX7_GPIO6_ADDR, 252757282adSAndrey Smirnov FSL_IMX7_GPIO7_ADDR, 253757282adSAndrey Smirnov }; 254757282adSAndrey Smirnov 255757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpio[i]), true, "realized", 256757282adSAndrey Smirnov &error_abort); 257757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); 258757282adSAndrey Smirnov } 259757282adSAndrey Smirnov 260757282adSAndrey Smirnov /* 261757282adSAndrey Smirnov * IOMUXC and IOMUXC_LPSR 262757282adSAndrey Smirnov */ 263757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { 264757282adSAndrey Smirnov static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { 265757282adSAndrey Smirnov FSL_IMX7_IOMUXC_ADDR, 266757282adSAndrey Smirnov FSL_IMX7_IOMUXC_LPSR_ADDR, 267757282adSAndrey Smirnov }; 268757282adSAndrey Smirnov 269757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "iomuxc%d", i); 270757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], 271757282adSAndrey Smirnov FSL_IMX7_IOMUXCn_SIZE); 272757282adSAndrey Smirnov } 273757282adSAndrey Smirnov 274757282adSAndrey Smirnov /* 275757282adSAndrey Smirnov * CCM 276757282adSAndrey Smirnov */ 277757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->ccm), true, "realized", &error_abort); 278757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR); 279757282adSAndrey Smirnov 280757282adSAndrey Smirnov /* 281757282adSAndrey Smirnov * Analog 282757282adSAndrey Smirnov */ 283757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->analog), true, "realized", 284757282adSAndrey Smirnov &error_abort); 285757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR); 286757282adSAndrey Smirnov 287757282adSAndrey Smirnov /* 288757282adSAndrey Smirnov * GPCv2 289757282adSAndrey Smirnov */ 290757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpcv2), true, 291757282adSAndrey Smirnov "realized", &error_abort); 292757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); 293757282adSAndrey Smirnov 294757282adSAndrey Smirnov /* Initialize all ECSPI */ 295757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { 296757282adSAndrey Smirnov static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { 297757282adSAndrey Smirnov FSL_IMX7_ECSPI1_ADDR, 298757282adSAndrey Smirnov FSL_IMX7_ECSPI2_ADDR, 299757282adSAndrey Smirnov FSL_IMX7_ECSPI3_ADDR, 300757282adSAndrey Smirnov FSL_IMX7_ECSPI4_ADDR, 301757282adSAndrey Smirnov }; 302757282adSAndrey Smirnov 303d82fa734SJean-Christophe Dubois static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = { 304757282adSAndrey Smirnov FSL_IMX7_ECSPI1_IRQ, 305757282adSAndrey Smirnov FSL_IMX7_ECSPI2_IRQ, 306757282adSAndrey Smirnov FSL_IMX7_ECSPI3_IRQ, 307757282adSAndrey Smirnov FSL_IMX7_ECSPI4_IRQ, 308757282adSAndrey Smirnov }; 309757282adSAndrey Smirnov 310757282adSAndrey Smirnov /* Initialize the SPI */ 311757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", 312757282adSAndrey Smirnov &error_abort); 313757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, 314757282adSAndrey Smirnov FSL_IMX7_SPIn_ADDR[i]); 315757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 316757282adSAndrey Smirnov qdev_get_gpio_in(DEVICE(&s->a7mpcore), 317757282adSAndrey Smirnov FSL_IMX7_SPIn_IRQ[i])); 318757282adSAndrey Smirnov } 319757282adSAndrey Smirnov 320757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { 321757282adSAndrey Smirnov static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { 322757282adSAndrey Smirnov FSL_IMX7_I2C1_ADDR, 323757282adSAndrey Smirnov FSL_IMX7_I2C2_ADDR, 324757282adSAndrey Smirnov FSL_IMX7_I2C3_ADDR, 325757282adSAndrey Smirnov FSL_IMX7_I2C4_ADDR, 326757282adSAndrey Smirnov }; 327757282adSAndrey Smirnov 328d82fa734SJean-Christophe Dubois static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = { 329757282adSAndrey Smirnov FSL_IMX7_I2C1_IRQ, 330757282adSAndrey Smirnov FSL_IMX7_I2C2_IRQ, 331757282adSAndrey Smirnov FSL_IMX7_I2C3_IRQ, 332757282adSAndrey Smirnov FSL_IMX7_I2C4_IRQ, 333757282adSAndrey Smirnov }; 334757282adSAndrey Smirnov 335757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->i2c[i]), true, "realized", 336757282adSAndrey Smirnov &error_abort); 337757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]); 338757282adSAndrey Smirnov 339757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0, 340757282adSAndrey Smirnov qdev_get_gpio_in(DEVICE(&s->a7mpcore), 341757282adSAndrey Smirnov FSL_IMX7_I2Cn_IRQ[i])); 342757282adSAndrey Smirnov } 343757282adSAndrey Smirnov 344757282adSAndrey Smirnov /* 345757282adSAndrey Smirnov * UART 346757282adSAndrey Smirnov */ 347757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { 348757282adSAndrey Smirnov static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { 349757282adSAndrey Smirnov FSL_IMX7_UART1_ADDR, 350757282adSAndrey Smirnov FSL_IMX7_UART2_ADDR, 351757282adSAndrey Smirnov FSL_IMX7_UART3_ADDR, 352757282adSAndrey Smirnov FSL_IMX7_UART4_ADDR, 353757282adSAndrey Smirnov FSL_IMX7_UART5_ADDR, 354757282adSAndrey Smirnov FSL_IMX7_UART6_ADDR, 355757282adSAndrey Smirnov FSL_IMX7_UART7_ADDR, 356757282adSAndrey Smirnov }; 357757282adSAndrey Smirnov 358757282adSAndrey Smirnov static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = { 359757282adSAndrey Smirnov FSL_IMX7_UART1_IRQ, 360757282adSAndrey Smirnov FSL_IMX7_UART2_IRQ, 361757282adSAndrey Smirnov FSL_IMX7_UART3_IRQ, 362757282adSAndrey Smirnov FSL_IMX7_UART4_IRQ, 363757282adSAndrey Smirnov FSL_IMX7_UART5_IRQ, 364757282adSAndrey Smirnov FSL_IMX7_UART6_IRQ, 365757282adSAndrey Smirnov FSL_IMX7_UART7_IRQ, 366757282adSAndrey Smirnov }; 367757282adSAndrey Smirnov 368757282adSAndrey Smirnov 3699bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 370757282adSAndrey Smirnov 371757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", 372757282adSAndrey Smirnov &error_abort); 373757282adSAndrey Smirnov 374757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]); 375757282adSAndrey Smirnov 376757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]); 377757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq); 378757282adSAndrey Smirnov } 379757282adSAndrey Smirnov 380757282adSAndrey Smirnov /* 381757282adSAndrey Smirnov * Ethernet 382757282adSAndrey Smirnov */ 383757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { 384757282adSAndrey Smirnov static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = { 385757282adSAndrey Smirnov FSL_IMX7_ENET1_ADDR, 386757282adSAndrey Smirnov FSL_IMX7_ENET2_ADDR, 387757282adSAndrey Smirnov }; 388757282adSAndrey Smirnov 389757282adSAndrey Smirnov object_property_set_uint(OBJECT(&s->eth[i]), FSL_IMX7_ETH_NUM_TX_RINGS, 390757282adSAndrey Smirnov "tx-ring-num", &error_abort); 391757282adSAndrey Smirnov qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]); 392757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->eth[i]), true, "realized", 393757282adSAndrey Smirnov &error_abort); 394757282adSAndrey Smirnov 395757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]); 396757282adSAndrey Smirnov 397757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0)); 398757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq); 399757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3)); 400757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq); 401757282adSAndrey Smirnov } 402757282adSAndrey Smirnov 403757282adSAndrey Smirnov /* 404757282adSAndrey Smirnov * USDHC 405757282adSAndrey Smirnov */ 406757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { 407757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { 408757282adSAndrey Smirnov FSL_IMX7_USDHC1_ADDR, 409757282adSAndrey Smirnov FSL_IMX7_USDHC2_ADDR, 410757282adSAndrey Smirnov FSL_IMX7_USDHC3_ADDR, 411757282adSAndrey Smirnov }; 412757282adSAndrey Smirnov 413757282adSAndrey Smirnov static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = { 414757282adSAndrey Smirnov FSL_IMX7_USDHC1_IRQ, 415757282adSAndrey Smirnov FSL_IMX7_USDHC2_IRQ, 416757282adSAndrey Smirnov FSL_IMX7_USDHC3_IRQ, 417757282adSAndrey Smirnov }; 418757282adSAndrey Smirnov 419757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->usdhc[i]), true, "realized", 420757282adSAndrey Smirnov &error_abort); 421757282adSAndrey Smirnov 422757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0, 423757282adSAndrey Smirnov FSL_IMX7_USDHCn_ADDR[i]); 424757282adSAndrey Smirnov 425757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]); 426757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq); 427757282adSAndrey Smirnov } 428757282adSAndrey Smirnov 429757282adSAndrey Smirnov /* 430757282adSAndrey Smirnov * SNVS 431757282adSAndrey Smirnov */ 432757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->snvs), true, "realized", &error_abort); 433757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); 434757282adSAndrey Smirnov 435757282adSAndrey Smirnov /* 436757282adSAndrey Smirnov * SRC 437757282adSAndrey Smirnov */ 438b4cf3e6fSJean-Christophe Dubois create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); 439757282adSAndrey Smirnov 440757282adSAndrey Smirnov /* 441757282adSAndrey Smirnov * Watchdog 442757282adSAndrey Smirnov */ 443757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { 444757282adSAndrey Smirnov static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { 445757282adSAndrey Smirnov FSL_IMX7_WDOG1_ADDR, 446757282adSAndrey Smirnov FSL_IMX7_WDOG2_ADDR, 447757282adSAndrey Smirnov FSL_IMX7_WDOG3_ADDR, 448757282adSAndrey Smirnov FSL_IMX7_WDOG4_ADDR, 449757282adSAndrey Smirnov }; 450*c4947e64SGuenter Roeck static const int FSL_IMX7_WDOGn_IRQ[FSL_IMX7_NUM_WDTS] = { 451*c4947e64SGuenter Roeck FSL_IMX7_WDOG1_IRQ, 452*c4947e64SGuenter Roeck FSL_IMX7_WDOG2_IRQ, 453*c4947e64SGuenter Roeck FSL_IMX7_WDOG3_IRQ, 454*c4947e64SGuenter Roeck FSL_IMX7_WDOG4_IRQ, 455*c4947e64SGuenter Roeck }; 456757282adSAndrey Smirnov 457*c4947e64SGuenter Roeck object_property_set_bool(OBJECT(&s->wdt[i]), true, "pretimeout-support", 458*c4947e64SGuenter Roeck &error_abort); 459757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", 460757282adSAndrey Smirnov &error_abort); 461757282adSAndrey Smirnov 462757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]); 463*c4947e64SGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0, 464*c4947e64SGuenter Roeck qdev_get_gpio_in(DEVICE(&s->a7mpcore), 465*c4947e64SGuenter Roeck FSL_IMX7_WDOGn_IRQ[i])); 466757282adSAndrey Smirnov } 467757282adSAndrey Smirnov 468757282adSAndrey Smirnov /* 469757282adSAndrey Smirnov * SDMA 470757282adSAndrey Smirnov */ 471757282adSAndrey Smirnov create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE); 472757282adSAndrey Smirnov 47372465e1eSGuenter Roeck /* 47472465e1eSGuenter Roeck * CAAM 47572465e1eSGuenter Roeck */ 47672465e1eSGuenter Roeck create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); 47772465e1eSGuenter Roeck 47872465e1eSGuenter Roeck /* 47972465e1eSGuenter Roeck * PWM 48072465e1eSGuenter Roeck */ 48172465e1eSGuenter Roeck create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); 48272465e1eSGuenter Roeck create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); 48372465e1eSGuenter Roeck create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); 48472465e1eSGuenter Roeck create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); 48572465e1eSGuenter Roeck 48672465e1eSGuenter Roeck /* 48772465e1eSGuenter Roeck * CAN 48872465e1eSGuenter Roeck */ 48972465e1eSGuenter Roeck create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); 49072465e1eSGuenter Roeck create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); 49172465e1eSGuenter Roeck 49272465e1eSGuenter Roeck /* 49372465e1eSGuenter Roeck * OCOTP 49472465e1eSGuenter Roeck */ 49572465e1eSGuenter Roeck create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, 49672465e1eSGuenter Roeck FSL_IMX7_OCOTP_SIZE); 497757282adSAndrey Smirnov 498757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->gpr), true, "realized", 499757282adSAndrey Smirnov &error_abort); 500757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); 501757282adSAndrey Smirnov 502757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->pcie), true, 503757282adSAndrey Smirnov "realized", &error_abort); 504757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); 505757282adSAndrey Smirnov 506757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ); 507757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq); 508757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ); 509757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq); 510757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ); 511757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq); 512757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); 513757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); 514757282adSAndrey Smirnov 515757282adSAndrey Smirnov 516757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { 517757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { 518757282adSAndrey Smirnov FSL_IMX7_USBMISC1_ADDR, 519757282adSAndrey Smirnov FSL_IMX7_USBMISC2_ADDR, 520757282adSAndrey Smirnov FSL_IMX7_USBMISC3_ADDR, 521757282adSAndrey Smirnov }; 522757282adSAndrey Smirnov 523757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = { 524757282adSAndrey Smirnov FSL_IMX7_USB1_ADDR, 525757282adSAndrey Smirnov FSL_IMX7_USB2_ADDR, 526757282adSAndrey Smirnov FSL_IMX7_USB3_ADDR, 527757282adSAndrey Smirnov }; 528757282adSAndrey Smirnov 529d82fa734SJean-Christophe Dubois static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = { 530757282adSAndrey Smirnov FSL_IMX7_USB1_IRQ, 531757282adSAndrey Smirnov FSL_IMX7_USB2_IRQ, 532757282adSAndrey Smirnov FSL_IMX7_USB3_IRQ, 533757282adSAndrey Smirnov }; 534757282adSAndrey Smirnov 535757282adSAndrey Smirnov object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", 536757282adSAndrey Smirnov &error_abort); 537757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, 538757282adSAndrey Smirnov FSL_IMX7_USBn_ADDR[i]); 539757282adSAndrey Smirnov 540757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]); 541757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq); 542757282adSAndrey Smirnov 543757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usbmisc%d", i); 544757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i], 545757282adSAndrey Smirnov FSL_IMX7_USBMISCn_SIZE); 546757282adSAndrey Smirnov } 547757282adSAndrey Smirnov 548757282adSAndrey Smirnov /* 549757282adSAndrey Smirnov * ADCs 550757282adSAndrey Smirnov */ 551757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) { 552757282adSAndrey Smirnov static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = { 553757282adSAndrey Smirnov FSL_IMX7_ADC1_ADDR, 554757282adSAndrey Smirnov FSL_IMX7_ADC2_ADDR, 555757282adSAndrey Smirnov }; 556757282adSAndrey Smirnov 557757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "adc%d", i); 558757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i], 559757282adSAndrey Smirnov FSL_IMX7_ADCn_SIZE); 560757282adSAndrey Smirnov } 561757282adSAndrey Smirnov 562757282adSAndrey Smirnov /* 563757282adSAndrey Smirnov * LCD 564757282adSAndrey Smirnov */ 565757282adSAndrey Smirnov create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR, 566757282adSAndrey Smirnov FSL_IMX7_LCDIF_SIZE); 567f0d877dcSAndrey Smirnov 568f0d877dcSAndrey Smirnov /* 569f0d877dcSAndrey Smirnov * DMA APBH 570f0d877dcSAndrey Smirnov */ 571f0d877dcSAndrey Smirnov create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR, 572f0d877dcSAndrey Smirnov FSL_IMX7_DMA_APBH_SIZE); 5736ee51e96SAndrey Smirnov /* 5746ee51e96SAndrey Smirnov * PCIe PHY 5756ee51e96SAndrey Smirnov */ 5766ee51e96SAndrey Smirnov create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, 5776ee51e96SAndrey Smirnov FSL_IMX7_PCIE_PHY_SIZE); 578757282adSAndrey Smirnov } 579757282adSAndrey Smirnov 580757282adSAndrey Smirnov static void fsl_imx7_class_init(ObjectClass *oc, void *data) 581757282adSAndrey Smirnov { 582757282adSAndrey Smirnov DeviceClass *dc = DEVICE_CLASS(oc); 583757282adSAndrey Smirnov 584757282adSAndrey Smirnov dc->realize = fsl_imx7_realize; 585757282adSAndrey Smirnov 586757282adSAndrey Smirnov /* Reason: Uses serial_hds and nd_table in realize() directly */ 587757282adSAndrey Smirnov dc->user_creatable = false; 588757282adSAndrey Smirnov dc->desc = "i.MX7 SOC"; 589757282adSAndrey Smirnov } 590757282adSAndrey Smirnov 591757282adSAndrey Smirnov static const TypeInfo fsl_imx7_type_info = { 592757282adSAndrey Smirnov .name = TYPE_FSL_IMX7, 593757282adSAndrey Smirnov .parent = TYPE_DEVICE, 594757282adSAndrey Smirnov .instance_size = sizeof(FslIMX7State), 595757282adSAndrey Smirnov .instance_init = fsl_imx7_init, 596757282adSAndrey Smirnov .class_init = fsl_imx7_class_init, 597757282adSAndrey Smirnov }; 598757282adSAndrey Smirnov 599757282adSAndrey Smirnov static void fsl_imx7_register_types(void) 600757282adSAndrey Smirnov { 601757282adSAndrey Smirnov type_register_static(&fsl_imx7_type_info); 602757282adSAndrey Smirnov } 603757282adSAndrey Smirnov type_init(fsl_imx7_register_types) 604