1757282adSAndrey Smirnov /* 2757282adSAndrey Smirnov * Copyright (c) 2018, Impinj, Inc. 3757282adSAndrey Smirnov * 4757282adSAndrey Smirnov * i.MX7 SoC definitions 5757282adSAndrey Smirnov * 6757282adSAndrey Smirnov * Author: Andrey Smirnov <andrew.smirnov@gmail.com> 7757282adSAndrey Smirnov * 8757282adSAndrey Smirnov * Based on hw/arm/fsl-imx6.c 9757282adSAndrey Smirnov * 10757282adSAndrey Smirnov * This program is free software; you can redistribute it and/or modify 11757282adSAndrey Smirnov * it under the terms of the GNU General Public License as published by 12757282adSAndrey Smirnov * the Free Software Foundation; either version 2 of the License, or 13757282adSAndrey Smirnov * (at your option) any later version. 14757282adSAndrey Smirnov * 15757282adSAndrey Smirnov * This program is distributed in the hope that it will be useful, 16757282adSAndrey Smirnov * but WITHOUT ANY WARRANTY; without even the implied warranty of 17757282adSAndrey Smirnov * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18757282adSAndrey Smirnov * GNU General Public License for more details. 19757282adSAndrey Smirnov */ 20757282adSAndrey Smirnov 21757282adSAndrey Smirnov #include "qemu/osdep.h" 22757282adSAndrey Smirnov #include "qapi/error.h" 23757282adSAndrey Smirnov #include "hw/arm/fsl-imx7.h" 24757282adSAndrey Smirnov #include "hw/misc/unimp.h" 25cc7d44c2SLike Xu #include "hw/boards.h" 26757282adSAndrey Smirnov #include "sysemu/sysemu.h" 27757282adSAndrey Smirnov #include "qemu/error-report.h" 280b8fa32fSMarkus Armbruster #include "qemu/module.h" 29757282adSAndrey Smirnov 30757282adSAndrey Smirnov #define NAME_SIZE 20 31757282adSAndrey Smirnov 32757282adSAndrey Smirnov static void fsl_imx7_init(Object *obj) 33757282adSAndrey Smirnov { 34cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 35757282adSAndrey Smirnov FslIMX7State *s = FSL_IMX7(obj); 36757282adSAndrey Smirnov char name[NAME_SIZE]; 37757282adSAndrey Smirnov int i; 38757282adSAndrey Smirnov 39cc7d44c2SLike Xu for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) { 40757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "cpu%d", i); 419fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cpu[i], 429fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a7")); 43757282adSAndrey Smirnov } 44757282adSAndrey Smirnov 45757282adSAndrey Smirnov /* 46757282adSAndrey Smirnov * A7MPCORE 47757282adSAndrey Smirnov */ 48db873cc5SMarkus Armbruster object_initialize_child(obj, "a7mpcore", &s->a7mpcore, 49f8bf4b6dSThomas Huth TYPE_A15MPCORE_PRIV); 50757282adSAndrey Smirnov 51757282adSAndrey Smirnov /* 52757282adSAndrey Smirnov * GPIOs 1 to 7 53757282adSAndrey Smirnov */ 54757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { 55757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "gpio%d", i); 56db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->gpio[i], TYPE_IMX_GPIO); 57757282adSAndrey Smirnov } 58757282adSAndrey Smirnov 59757282adSAndrey Smirnov /* 60757282adSAndrey Smirnov * GPT1, 2, 3, 4 61757282adSAndrey Smirnov */ 62757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { 63757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "gpt%d", i); 64db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT); 65757282adSAndrey Smirnov } 66757282adSAndrey Smirnov 67757282adSAndrey Smirnov /* 68757282adSAndrey Smirnov * CCM 69757282adSAndrey Smirnov */ 70db873cc5SMarkus Armbruster object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX7_CCM); 71757282adSAndrey Smirnov 72757282adSAndrey Smirnov /* 73757282adSAndrey Smirnov * Analog 74757282adSAndrey Smirnov */ 75db873cc5SMarkus Armbruster object_initialize_child(obj, "analog", &s->analog, TYPE_IMX7_ANALOG); 76757282adSAndrey Smirnov 77757282adSAndrey Smirnov /* 78757282adSAndrey Smirnov * GPCv2 79757282adSAndrey Smirnov */ 80db873cc5SMarkus Armbruster object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); 81757282adSAndrey Smirnov 82757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { 83757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "spi%d", i + 1); 84db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI); 85757282adSAndrey Smirnov } 86757282adSAndrey Smirnov 87757282adSAndrey Smirnov 88757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { 89757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "i2c%d", i + 1); 90db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C); 91757282adSAndrey Smirnov } 92757282adSAndrey Smirnov 93757282adSAndrey Smirnov /* 94757282adSAndrey Smirnov * UART 95757282adSAndrey Smirnov */ 96757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { 97757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "uart%d", i); 98db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL); 99757282adSAndrey Smirnov } 100757282adSAndrey Smirnov 101757282adSAndrey Smirnov /* 102757282adSAndrey Smirnov * Ethernet 103757282adSAndrey Smirnov */ 104757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { 105757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "eth%d", i); 106db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET); 107757282adSAndrey Smirnov } 108757282adSAndrey Smirnov 109757282adSAndrey Smirnov /* 110757282adSAndrey Smirnov * SDHCI 111757282adSAndrey Smirnov */ 112757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { 113757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usdhc%d", i); 114db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->usdhc[i], TYPE_IMX_USDHC); 115757282adSAndrey Smirnov } 116757282adSAndrey Smirnov 117757282adSAndrey Smirnov /* 118757282adSAndrey Smirnov * SNVS 119757282adSAndrey Smirnov */ 120db873cc5SMarkus Armbruster object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); 121757282adSAndrey Smirnov 122757282adSAndrey Smirnov /* 123757282adSAndrey Smirnov * Watchdog 124757282adSAndrey Smirnov */ 125757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { 126757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "wdt%d", i); 127db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->wdt[i], TYPE_IMX2_WDT); 128757282adSAndrey Smirnov } 129757282adSAndrey Smirnov 130757282adSAndrey Smirnov /* 131757282adSAndrey Smirnov * GPR 132757282adSAndrey Smirnov */ 133db873cc5SMarkus Armbruster object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); 134757282adSAndrey Smirnov 135db873cc5SMarkus Armbruster object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); 136757282adSAndrey Smirnov 137757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { 138757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usb%d", i); 139db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); 140757282adSAndrey Smirnov } 141757282adSAndrey Smirnov } 142757282adSAndrey Smirnov 143757282adSAndrey Smirnov static void fsl_imx7_realize(DeviceState *dev, Error **errp) 144757282adSAndrey Smirnov { 145cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 146757282adSAndrey Smirnov FslIMX7State *s = FSL_IMX7(dev); 147757282adSAndrey Smirnov Object *o; 148757282adSAndrey Smirnov int i; 149757282adSAndrey Smirnov qemu_irq irq; 150757282adSAndrey Smirnov char name[NAME_SIZE]; 151cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 152757282adSAndrey Smirnov 153f640a591SThomas Huth if (smp_cpus > FSL_IMX7_NUM_CPUS) { 154f640a591SThomas Huth error_setg(errp, "%s: Only %d CPUs are supported (%d requested)", 155f640a591SThomas Huth TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus); 156f640a591SThomas Huth return; 157f640a591SThomas Huth } 158f640a591SThomas Huth 159757282adSAndrey Smirnov for (i = 0; i < smp_cpus; i++) { 160757282adSAndrey Smirnov o = OBJECT(&s->cpu[i]); 161757282adSAndrey Smirnov 162757282adSAndrey Smirnov /* On uniprocessor, the CBAR is set to 0 */ 163757282adSAndrey Smirnov if (smp_cpus > 1) { 1645325cc34SMarkus Armbruster object_property_set_int(o, "reset-cbar", FSL_IMX7_A7MPCORE_ADDR, 1655325cc34SMarkus Armbruster &error_abort); 166757282adSAndrey Smirnov } 167757282adSAndrey Smirnov 168757282adSAndrey Smirnov if (i) { 169*ae2474f1SPeter Maydell /* 170*ae2474f1SPeter Maydell * Secondary CPUs start in powered-down state (and can be 171*ae2474f1SPeter Maydell * powered up via the SRC system reset controller) 172*ae2474f1SPeter Maydell */ 1735325cc34SMarkus Armbruster object_property_set_bool(o, "start-powered-off", true, 1745325cc34SMarkus Armbruster &error_abort); 175757282adSAndrey Smirnov } 176757282adSAndrey Smirnov 177ce189ab2SMarkus Armbruster qdev_realize(DEVICE(o), NULL, &error_abort); 178757282adSAndrey Smirnov } 179757282adSAndrey Smirnov 180757282adSAndrey Smirnov /* 181757282adSAndrey Smirnov * A7MPCORE 182757282adSAndrey Smirnov */ 1835325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->a7mpcore), "num-cpu", smp_cpus, 184757282adSAndrey Smirnov &error_abort); 1855325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->a7mpcore), "num-irq", 1865325cc34SMarkus Armbruster FSL_IMX7_MAX_IRQ + GIC_INTERNAL, &error_abort); 187757282adSAndrey Smirnov 188db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort); 189757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR); 190757282adSAndrey Smirnov 191757282adSAndrey Smirnov for (i = 0; i < smp_cpus; i++) { 192757282adSAndrey Smirnov SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); 193757282adSAndrey Smirnov DeviceState *d = DEVICE(qemu_get_cpu(i)); 194757282adSAndrey Smirnov 195757282adSAndrey Smirnov irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); 196757282adSAndrey Smirnov sysbus_connect_irq(sbd, i, irq); 197757282adSAndrey Smirnov irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); 198757282adSAndrey Smirnov sysbus_connect_irq(sbd, i + smp_cpus, irq); 199b558e295SPeter Maydell irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); 200b558e295SPeter Maydell sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq); 201b558e295SPeter Maydell irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); 202b558e295SPeter Maydell sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq); 203757282adSAndrey Smirnov } 204757282adSAndrey Smirnov 205757282adSAndrey Smirnov /* 206757282adSAndrey Smirnov * A7MPCORE DAP 207757282adSAndrey Smirnov */ 208757282adSAndrey Smirnov create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, 209757282adSAndrey Smirnov 0x100000); 210757282adSAndrey Smirnov 211757282adSAndrey Smirnov /* 212757282adSAndrey Smirnov * GPT1, 2, 3, 4 213757282adSAndrey Smirnov */ 214757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { 215757282adSAndrey Smirnov static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { 216757282adSAndrey Smirnov FSL_IMX7_GPT1_ADDR, 217757282adSAndrey Smirnov FSL_IMX7_GPT2_ADDR, 218757282adSAndrey Smirnov FSL_IMX7_GPT3_ADDR, 219757282adSAndrey Smirnov FSL_IMX7_GPT4_ADDR, 220757282adSAndrey Smirnov }; 221757282adSAndrey Smirnov 222757282adSAndrey Smirnov s->gpt[i].ccm = IMX_CCM(&s->ccm); 223db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort); 224757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); 225757282adSAndrey Smirnov } 226757282adSAndrey Smirnov 227757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { 228757282adSAndrey Smirnov static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { 229757282adSAndrey Smirnov FSL_IMX7_GPIO1_ADDR, 230757282adSAndrey Smirnov FSL_IMX7_GPIO2_ADDR, 231757282adSAndrey Smirnov FSL_IMX7_GPIO3_ADDR, 232757282adSAndrey Smirnov FSL_IMX7_GPIO4_ADDR, 233757282adSAndrey Smirnov FSL_IMX7_GPIO5_ADDR, 234757282adSAndrey Smirnov FSL_IMX7_GPIO6_ADDR, 235757282adSAndrey Smirnov FSL_IMX7_GPIO7_ADDR, 236757282adSAndrey Smirnov }; 237757282adSAndrey Smirnov 238db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort); 239757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); 240757282adSAndrey Smirnov } 241757282adSAndrey Smirnov 242757282adSAndrey Smirnov /* 243757282adSAndrey Smirnov * IOMUXC and IOMUXC_LPSR 244757282adSAndrey Smirnov */ 245757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { 246757282adSAndrey Smirnov static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { 247757282adSAndrey Smirnov FSL_IMX7_IOMUXC_ADDR, 248757282adSAndrey Smirnov FSL_IMX7_IOMUXC_LPSR_ADDR, 249757282adSAndrey Smirnov }; 250757282adSAndrey Smirnov 251757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "iomuxc%d", i); 252757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], 253757282adSAndrey Smirnov FSL_IMX7_IOMUXCn_SIZE); 254757282adSAndrey Smirnov } 255757282adSAndrey Smirnov 256757282adSAndrey Smirnov /* 257757282adSAndrey Smirnov * CCM 258757282adSAndrey Smirnov */ 259db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_abort); 260757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR); 261757282adSAndrey Smirnov 262757282adSAndrey Smirnov /* 263757282adSAndrey Smirnov * Analog 264757282adSAndrey Smirnov */ 265db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->analog), &error_abort); 266757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR); 267757282adSAndrey Smirnov 268757282adSAndrey Smirnov /* 269757282adSAndrey Smirnov * GPCv2 270757282adSAndrey Smirnov */ 271db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); 272757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); 273757282adSAndrey Smirnov 274757282adSAndrey Smirnov /* Initialize all ECSPI */ 275757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { 276757282adSAndrey Smirnov static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { 277757282adSAndrey Smirnov FSL_IMX7_ECSPI1_ADDR, 278757282adSAndrey Smirnov FSL_IMX7_ECSPI2_ADDR, 279757282adSAndrey Smirnov FSL_IMX7_ECSPI3_ADDR, 280757282adSAndrey Smirnov FSL_IMX7_ECSPI4_ADDR, 281757282adSAndrey Smirnov }; 282757282adSAndrey Smirnov 283d82fa734SJean-Christophe Dubois static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = { 284757282adSAndrey Smirnov FSL_IMX7_ECSPI1_IRQ, 285757282adSAndrey Smirnov FSL_IMX7_ECSPI2_IRQ, 286757282adSAndrey Smirnov FSL_IMX7_ECSPI3_IRQ, 287757282adSAndrey Smirnov FSL_IMX7_ECSPI4_IRQ, 288757282adSAndrey Smirnov }; 289757282adSAndrey Smirnov 290757282adSAndrey Smirnov /* Initialize the SPI */ 291db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &error_abort); 292757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, 293757282adSAndrey Smirnov FSL_IMX7_SPIn_ADDR[i]); 294757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 295757282adSAndrey Smirnov qdev_get_gpio_in(DEVICE(&s->a7mpcore), 296757282adSAndrey Smirnov FSL_IMX7_SPIn_IRQ[i])); 297757282adSAndrey Smirnov } 298757282adSAndrey Smirnov 299757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { 300757282adSAndrey Smirnov static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { 301757282adSAndrey Smirnov FSL_IMX7_I2C1_ADDR, 302757282adSAndrey Smirnov FSL_IMX7_I2C2_ADDR, 303757282adSAndrey Smirnov FSL_IMX7_I2C3_ADDR, 304757282adSAndrey Smirnov FSL_IMX7_I2C4_ADDR, 305757282adSAndrey Smirnov }; 306757282adSAndrey Smirnov 307d82fa734SJean-Christophe Dubois static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = { 308757282adSAndrey Smirnov FSL_IMX7_I2C1_IRQ, 309757282adSAndrey Smirnov FSL_IMX7_I2C2_IRQ, 310757282adSAndrey Smirnov FSL_IMX7_I2C3_IRQ, 311757282adSAndrey Smirnov FSL_IMX7_I2C4_IRQ, 312757282adSAndrey Smirnov }; 313757282adSAndrey Smirnov 314db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), &error_abort); 315757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]); 316757282adSAndrey Smirnov 317757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0, 318757282adSAndrey Smirnov qdev_get_gpio_in(DEVICE(&s->a7mpcore), 319757282adSAndrey Smirnov FSL_IMX7_I2Cn_IRQ[i])); 320757282adSAndrey Smirnov } 321757282adSAndrey Smirnov 322757282adSAndrey Smirnov /* 323757282adSAndrey Smirnov * UART 324757282adSAndrey Smirnov */ 325757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { 326757282adSAndrey Smirnov static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { 327757282adSAndrey Smirnov FSL_IMX7_UART1_ADDR, 328757282adSAndrey Smirnov FSL_IMX7_UART2_ADDR, 329757282adSAndrey Smirnov FSL_IMX7_UART3_ADDR, 330757282adSAndrey Smirnov FSL_IMX7_UART4_ADDR, 331757282adSAndrey Smirnov FSL_IMX7_UART5_ADDR, 332757282adSAndrey Smirnov FSL_IMX7_UART6_ADDR, 333757282adSAndrey Smirnov FSL_IMX7_UART7_ADDR, 334757282adSAndrey Smirnov }; 335757282adSAndrey Smirnov 336757282adSAndrey Smirnov static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = { 337757282adSAndrey Smirnov FSL_IMX7_UART1_IRQ, 338757282adSAndrey Smirnov FSL_IMX7_UART2_IRQ, 339757282adSAndrey Smirnov FSL_IMX7_UART3_IRQ, 340757282adSAndrey Smirnov FSL_IMX7_UART4_IRQ, 341757282adSAndrey Smirnov FSL_IMX7_UART5_IRQ, 342757282adSAndrey Smirnov FSL_IMX7_UART6_IRQ, 343757282adSAndrey Smirnov FSL_IMX7_UART7_IRQ, 344757282adSAndrey Smirnov }; 345757282adSAndrey Smirnov 346757282adSAndrey Smirnov 3479bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 348757282adSAndrey Smirnov 349db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), &error_abort); 350757282adSAndrey Smirnov 351757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]); 352757282adSAndrey Smirnov 353757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]); 354757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq); 355757282adSAndrey Smirnov } 356757282adSAndrey Smirnov 357757282adSAndrey Smirnov /* 358757282adSAndrey Smirnov * Ethernet 359757282adSAndrey Smirnov */ 360757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { 361757282adSAndrey Smirnov static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = { 362757282adSAndrey Smirnov FSL_IMX7_ENET1_ADDR, 363757282adSAndrey Smirnov FSL_IMX7_ENET2_ADDR, 364757282adSAndrey Smirnov }; 365757282adSAndrey Smirnov 3661f7197deSJean-Christophe Dubois object_property_set_uint(OBJECT(&s->eth[i]), "phy-num", 3671f7197deSJean-Christophe Dubois s->phy_num[i], &error_abort); 3685325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->eth[i]), "tx-ring-num", 3695325cc34SMarkus Armbruster FSL_IMX7_ETH_NUM_TX_RINGS, &error_abort); 370757282adSAndrey Smirnov qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]); 371db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->eth[i]), &error_abort); 372757282adSAndrey Smirnov 373757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]); 374757282adSAndrey Smirnov 375757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0)); 376757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq); 377757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3)); 378757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq); 379757282adSAndrey Smirnov } 380757282adSAndrey Smirnov 381757282adSAndrey Smirnov /* 382757282adSAndrey Smirnov * USDHC 383757282adSAndrey Smirnov */ 384757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { 385757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { 386757282adSAndrey Smirnov FSL_IMX7_USDHC1_ADDR, 387757282adSAndrey Smirnov FSL_IMX7_USDHC2_ADDR, 388757282adSAndrey Smirnov FSL_IMX7_USDHC3_ADDR, 389757282adSAndrey Smirnov }; 390757282adSAndrey Smirnov 391757282adSAndrey Smirnov static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = { 392757282adSAndrey Smirnov FSL_IMX7_USDHC1_IRQ, 393757282adSAndrey Smirnov FSL_IMX7_USDHC2_IRQ, 394757282adSAndrey Smirnov FSL_IMX7_USDHC3_IRQ, 395757282adSAndrey Smirnov }; 396757282adSAndrey Smirnov 3975325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->usdhc[i]), "vendor", 3985325cc34SMarkus Armbruster SDHCI_VENDOR_IMX, &error_abort); 399db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->usdhc[i]), &error_abort); 400757282adSAndrey Smirnov 401757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0, 402757282adSAndrey Smirnov FSL_IMX7_USDHCn_ADDR[i]); 403757282adSAndrey Smirnov 404757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]); 405757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq); 406757282adSAndrey Smirnov } 407757282adSAndrey Smirnov 408757282adSAndrey Smirnov /* 409757282adSAndrey Smirnov * SNVS 410757282adSAndrey Smirnov */ 411db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort); 412757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); 413757282adSAndrey Smirnov 414757282adSAndrey Smirnov /* 415757282adSAndrey Smirnov * SRC 416757282adSAndrey Smirnov */ 417b4cf3e6fSJean-Christophe Dubois create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); 418757282adSAndrey Smirnov 419757282adSAndrey Smirnov /* 420757282adSAndrey Smirnov * Watchdog 421757282adSAndrey Smirnov */ 422757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { 423757282adSAndrey Smirnov static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { 424757282adSAndrey Smirnov FSL_IMX7_WDOG1_ADDR, 425757282adSAndrey Smirnov FSL_IMX7_WDOG2_ADDR, 426757282adSAndrey Smirnov FSL_IMX7_WDOG3_ADDR, 427757282adSAndrey Smirnov FSL_IMX7_WDOG4_ADDR, 428757282adSAndrey Smirnov }; 429c4947e64SGuenter Roeck static const int FSL_IMX7_WDOGn_IRQ[FSL_IMX7_NUM_WDTS] = { 430c4947e64SGuenter Roeck FSL_IMX7_WDOG1_IRQ, 431c4947e64SGuenter Roeck FSL_IMX7_WDOG2_IRQ, 432c4947e64SGuenter Roeck FSL_IMX7_WDOG3_IRQ, 433c4947e64SGuenter Roeck FSL_IMX7_WDOG4_IRQ, 434c4947e64SGuenter Roeck }; 435757282adSAndrey Smirnov 4365325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->wdt[i]), "pretimeout-support", 4375325cc34SMarkus Armbruster true, &error_abort); 438db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &error_abort); 439757282adSAndrey Smirnov 440757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]); 441c4947e64SGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0, 442c4947e64SGuenter Roeck qdev_get_gpio_in(DEVICE(&s->a7mpcore), 443c4947e64SGuenter Roeck FSL_IMX7_WDOGn_IRQ[i])); 444757282adSAndrey Smirnov } 445757282adSAndrey Smirnov 446757282adSAndrey Smirnov /* 447757282adSAndrey Smirnov * SDMA 448757282adSAndrey Smirnov */ 449757282adSAndrey Smirnov create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE); 450757282adSAndrey Smirnov 45172465e1eSGuenter Roeck /* 45272465e1eSGuenter Roeck * CAAM 45372465e1eSGuenter Roeck */ 45472465e1eSGuenter Roeck create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); 45572465e1eSGuenter Roeck 45672465e1eSGuenter Roeck /* 45772465e1eSGuenter Roeck * PWM 45872465e1eSGuenter Roeck */ 45972465e1eSGuenter Roeck create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); 46072465e1eSGuenter Roeck create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); 46172465e1eSGuenter Roeck create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); 46272465e1eSGuenter Roeck create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); 46372465e1eSGuenter Roeck 46472465e1eSGuenter Roeck /* 46572465e1eSGuenter Roeck * CAN 46672465e1eSGuenter Roeck */ 46772465e1eSGuenter Roeck create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); 46872465e1eSGuenter Roeck create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); 46972465e1eSGuenter Roeck 47072465e1eSGuenter Roeck /* 4716f287c70SGuenter Roeck * SAI (Audio SSI (Synchronous Serial Interface)) 4726f287c70SGuenter Roeck */ 4736f287c70SGuenter Roeck create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE); 4746f287c70SGuenter Roeck create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE); 4756f287c70SGuenter Roeck create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE); 4766f287c70SGuenter Roeck 4776f287c70SGuenter Roeck /* 47872465e1eSGuenter Roeck * OCOTP 47972465e1eSGuenter Roeck */ 48072465e1eSGuenter Roeck create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, 48172465e1eSGuenter Roeck FSL_IMX7_OCOTP_SIZE); 482757282adSAndrey Smirnov 483db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); 484757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); 485757282adSAndrey Smirnov 486db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); 487757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); 488757282adSAndrey Smirnov 489757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ); 490757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq); 491757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ); 492757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq); 493757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ); 494757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq); 495757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); 496757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); 497757282adSAndrey Smirnov 498757282adSAndrey Smirnov 499757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { 500757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { 501757282adSAndrey Smirnov FSL_IMX7_USBMISC1_ADDR, 502757282adSAndrey Smirnov FSL_IMX7_USBMISC2_ADDR, 503757282adSAndrey Smirnov FSL_IMX7_USBMISC3_ADDR, 504757282adSAndrey Smirnov }; 505757282adSAndrey Smirnov 506757282adSAndrey Smirnov static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = { 507757282adSAndrey Smirnov FSL_IMX7_USB1_ADDR, 508757282adSAndrey Smirnov FSL_IMX7_USB2_ADDR, 509757282adSAndrey Smirnov FSL_IMX7_USB3_ADDR, 510757282adSAndrey Smirnov }; 511757282adSAndrey Smirnov 512d82fa734SJean-Christophe Dubois static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = { 513757282adSAndrey Smirnov FSL_IMX7_USB1_IRQ, 514757282adSAndrey Smirnov FSL_IMX7_USB2_IRQ, 515757282adSAndrey Smirnov FSL_IMX7_USB3_IRQ, 516757282adSAndrey Smirnov }; 517757282adSAndrey Smirnov 518db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort); 519757282adSAndrey Smirnov sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, 520757282adSAndrey Smirnov FSL_IMX7_USBn_ADDR[i]); 521757282adSAndrey Smirnov 522757282adSAndrey Smirnov irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]); 523757282adSAndrey Smirnov sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq); 524757282adSAndrey Smirnov 525757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "usbmisc%d", i); 526757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i], 527757282adSAndrey Smirnov FSL_IMX7_USBMISCn_SIZE); 528757282adSAndrey Smirnov } 529757282adSAndrey Smirnov 530757282adSAndrey Smirnov /* 531757282adSAndrey Smirnov * ADCs 532757282adSAndrey Smirnov */ 533757282adSAndrey Smirnov for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) { 534757282adSAndrey Smirnov static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = { 535757282adSAndrey Smirnov FSL_IMX7_ADC1_ADDR, 536757282adSAndrey Smirnov FSL_IMX7_ADC2_ADDR, 537757282adSAndrey Smirnov }; 538757282adSAndrey Smirnov 539757282adSAndrey Smirnov snprintf(name, NAME_SIZE, "adc%d", i); 540757282adSAndrey Smirnov create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i], 541757282adSAndrey Smirnov FSL_IMX7_ADCn_SIZE); 542757282adSAndrey Smirnov } 543757282adSAndrey Smirnov 544757282adSAndrey Smirnov /* 545757282adSAndrey Smirnov * LCD 546757282adSAndrey Smirnov */ 547757282adSAndrey Smirnov create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR, 548757282adSAndrey Smirnov FSL_IMX7_LCDIF_SIZE); 549f0d877dcSAndrey Smirnov 550f0d877dcSAndrey Smirnov /* 551f0d877dcSAndrey Smirnov * DMA APBH 552f0d877dcSAndrey Smirnov */ 553f0d877dcSAndrey Smirnov create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR, 554f0d877dcSAndrey Smirnov FSL_IMX7_DMA_APBH_SIZE); 5556ee51e96SAndrey Smirnov /* 5566ee51e96SAndrey Smirnov * PCIe PHY 5576ee51e96SAndrey Smirnov */ 5586ee51e96SAndrey Smirnov create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, 5596ee51e96SAndrey Smirnov FSL_IMX7_PCIE_PHY_SIZE); 560757282adSAndrey Smirnov } 561757282adSAndrey Smirnov 5621f7197deSJean-Christophe Dubois static Property fsl_imx7_properties[] = { 5631f7197deSJean-Christophe Dubois DEFINE_PROP_UINT32("fec1-phy-num", FslIMX7State, phy_num[0], 0), 5641f7197deSJean-Christophe Dubois DEFINE_PROP_UINT32("fec2-phy-num", FslIMX7State, phy_num[1], 1), 5651f7197deSJean-Christophe Dubois DEFINE_PROP_END_OF_LIST(), 5661f7197deSJean-Christophe Dubois }; 5671f7197deSJean-Christophe Dubois 568757282adSAndrey Smirnov static void fsl_imx7_class_init(ObjectClass *oc, void *data) 569757282adSAndrey Smirnov { 570757282adSAndrey Smirnov DeviceClass *dc = DEVICE_CLASS(oc); 571757282adSAndrey Smirnov 5721f7197deSJean-Christophe Dubois device_class_set_props(dc, fsl_imx7_properties); 573757282adSAndrey Smirnov dc->realize = fsl_imx7_realize; 574757282adSAndrey Smirnov 575757282adSAndrey Smirnov /* Reason: Uses serial_hds and nd_table in realize() directly */ 576757282adSAndrey Smirnov dc->user_creatable = false; 577757282adSAndrey Smirnov dc->desc = "i.MX7 SOC"; 578757282adSAndrey Smirnov } 579757282adSAndrey Smirnov 580757282adSAndrey Smirnov static const TypeInfo fsl_imx7_type_info = { 581757282adSAndrey Smirnov .name = TYPE_FSL_IMX7, 582757282adSAndrey Smirnov .parent = TYPE_DEVICE, 583757282adSAndrey Smirnov .instance_size = sizeof(FslIMX7State), 584757282adSAndrey Smirnov .instance_init = fsl_imx7_init, 585757282adSAndrey Smirnov .class_init = fsl_imx7_class_init, 586757282adSAndrey Smirnov }; 587757282adSAndrey Smirnov 588757282adSAndrey Smirnov static void fsl_imx7_register_types(void) 589757282adSAndrey Smirnov { 590757282adSAndrey Smirnov type_register_static(&fsl_imx7_type_info); 591757282adSAndrey Smirnov } 592757282adSAndrey Smirnov type_init(fsl_imx7_register_types) 593