1bad56236SAndrew Baumann /* 2bad56236SAndrew Baumann * Raspberry Pi emulation (c) 2012 Gregory Estrade 3bad56236SAndrew Baumann * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous 4bad56236SAndrew Baumann * 5bad56236SAndrew Baumann * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft 6bad56236SAndrew Baumann * Written by Andrew Baumann 7bad56236SAndrew Baumann * 86111a0c0SPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 96111a0c0SPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 10bad56236SAndrew Baumann */ 11bad56236SAndrew Baumann 12c964b660SPeter Maydell #include "qemu/osdep.h" 13da34e65cSMarkus Armbruster #include "qapi/error.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 154771d756SPaolo Bonzini #include "cpu.h" 16bad56236SAndrew Baumann #include "hw/arm/bcm2836.h" 17bad56236SAndrew Baumann #include "hw/arm/raspi_platform.h" 18bad56236SAndrew Baumann #include "hw/sysbus.h" 19bad56236SAndrew Baumann 2058b35028SPhilippe Mathieu-Daudé typedef struct BCM283XClass { 2158b35028SPhilippe Mathieu-Daudé /*< private >*/ 2258b35028SPhilippe Mathieu-Daudé DeviceClass parent_class; 2358b35028SPhilippe Mathieu-Daudé /*< public >*/ 240fd74f03SPeter Maydell const char *name; 25210f4784SPeter Maydell const char *cpu_type; 2625ea2884SPhilippe Mathieu-Daudé unsigned core_count; 27d0567e94SPhilippe Mathieu-Daudé hwaddr peri_base; /* Peripheral base address seen by the CPU */ 28d0567e94SPhilippe Mathieu-Daudé hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ 291bcb4d16SPeter Maydell int clusterid; 3034d1a4f5SPhilippe Mathieu-Daudé } BCM283XClass; 310fd74f03SPeter Maydell 3258b35028SPhilippe Mathieu-Daudé #define BCM283X_CLASS(klass) \ 3358b35028SPhilippe Mathieu-Daudé OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) 3458b35028SPhilippe Mathieu-Daudé #define BCM283X_GET_CLASS(obj) \ 3558b35028SPhilippe Mathieu-Daudé OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) 3658b35028SPhilippe Mathieu-Daudé 3796c741d7SPhilippe Mathieu-Daudé static Property bcm2836_enabled_cores_property = 3896c741d7SPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); 3996c741d7SPhilippe Mathieu-Daudé 40bad56236SAndrew Baumann static void bcm2836_init(Object *obj) 41bad56236SAndrew Baumann { 42926dcdf0SPeter Maydell BCM283XState *s = BCM283X(obj); 43210f4784SPeter Maydell BCM283XClass *bc = BCM283X_GET_CLASS(obj); 44210f4784SPeter Maydell int n; 45210f4784SPeter Maydell 4625ea2884SPhilippe Mathieu-Daudé for (n = 0; n < bc->core_count; n++) { 475e5e9ed6SPhilippe Mathieu-Daudé object_initialize_child(obj, "cpu[*]", &s->cpu[n].core, 4834d1a4f5SPhilippe Mathieu-Daudé bc->cpu_type); 49210f4784SPeter Maydell } 5096c741d7SPhilippe Mathieu-Daudé if (bc->core_count > 1) { 5196c741d7SPhilippe Mathieu-Daudé qdev_property_add_static(DEVICE(obj), &bcm2836_enabled_cores_property); 5296c741d7SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(obj), "enabled-cpus", bc->core_count); 5396c741d7SPhilippe Mathieu-Daudé } 54bad56236SAndrew Baumann 55f5600924SPhilippe Mathieu-Daudé if (bc->ctrl_base) { 56f5600924SPhilippe Mathieu-Daudé object_initialize_child(obj, "control", &s->control, 57f5600924SPhilippe Mathieu-Daudé TYPE_BCM2836_CONTROL); 58f5600924SPhilippe Mathieu-Daudé } 59bad56236SAndrew Baumann 60db873cc5SMarkus Armbruster object_initialize_child(obj, "peripherals", &s->peripherals, 61db873cc5SMarkus Armbruster TYPE_BCM2835_PERIPHERALS); 62f0afa731SStephen Warren object_property_add_alias(obj, "board-rev", OBJECT(&s->peripherals), 63d2623129SMarkus Armbruster "board-rev"); 645e9c2a8dSGrégory ESTRADE object_property_add_alias(obj, "vcram-size", OBJECT(&s->peripherals), 65d2623129SMarkus Armbruster "vcram-size"); 66bad56236SAndrew Baumann } 67bad56236SAndrew Baumann 68f5600924SPhilippe Mathieu-Daudé static bool bcm283x_common_realize(DeviceState *dev, Error **errp) 69bad56236SAndrew Baumann { 70926dcdf0SPeter Maydell BCM283XState *s = BCM283X(dev); 711bcb4d16SPeter Maydell BCM283XClass *bc = BCM283X_GET_CLASS(dev); 72bad56236SAndrew Baumann Object *obj; 73bad56236SAndrew Baumann 74bad56236SAndrew Baumann /* common peripherals from bcm2835 */ 75bad56236SAndrew Baumann 764d21fcd5SMarkus Armbruster obj = object_property_get_link(OBJECT(dev), "ram", &error_abort); 77bad56236SAndrew Baumann 78d2623129SMarkus Armbruster object_property_add_const_link(OBJECT(&s->peripherals), "ram", obj); 79bad56236SAndrew Baumann 80668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->peripherals), errp)) { 81f5600924SPhilippe Mathieu-Daudé return false; 82bad56236SAndrew Baumann } 83bad56236SAndrew Baumann 84a55b53a2SAndrew Baumann object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->peripherals), 85d2623129SMarkus Armbruster "sd-bus"); 86a55b53a2SAndrew Baumann 87bad56236SAndrew Baumann sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->peripherals), 0, 8834d1a4f5SPhilippe Mathieu-Daudé bc->peri_base, 1); 89f5600924SPhilippe Mathieu-Daudé return true; 90f5600924SPhilippe Mathieu-Daudé } 91f5600924SPhilippe Mathieu-Daudé 92*df6cf08dSPhilippe Mathieu-Daudé static void bcm2835_realize(DeviceState *dev, Error **errp) 93*df6cf08dSPhilippe Mathieu-Daudé { 94*df6cf08dSPhilippe Mathieu-Daudé BCM283XState *s = BCM283X(dev); 95*df6cf08dSPhilippe Mathieu-Daudé 96*df6cf08dSPhilippe Mathieu-Daudé if (!bcm283x_common_realize(dev, errp)) { 97*df6cf08dSPhilippe Mathieu-Daudé return; 98*df6cf08dSPhilippe Mathieu-Daudé } 99*df6cf08dSPhilippe Mathieu-Daudé 100*df6cf08dSPhilippe Mathieu-Daudé if (!qdev_realize(DEVICE(&s->cpu[0].core), NULL, errp)) { 101*df6cf08dSPhilippe Mathieu-Daudé return; 102*df6cf08dSPhilippe Mathieu-Daudé } 103*df6cf08dSPhilippe Mathieu-Daudé 104*df6cf08dSPhilippe Mathieu-Daudé /* Connect irq/fiq outputs from the interrupt controller. */ 105*df6cf08dSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0, 106*df6cf08dSPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu[0].core), ARM_CPU_IRQ)); 107*df6cf08dSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1, 108*df6cf08dSPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu[0].core), ARM_CPU_FIQ)); 109*df6cf08dSPhilippe Mathieu-Daudé } 110*df6cf08dSPhilippe Mathieu-Daudé 111f5600924SPhilippe Mathieu-Daudé static void bcm2836_realize(DeviceState *dev, Error **errp) 112f5600924SPhilippe Mathieu-Daudé { 113f5600924SPhilippe Mathieu-Daudé BCM283XState *s = BCM283X(dev); 114f5600924SPhilippe Mathieu-Daudé BCM283XClass *bc = BCM283X_GET_CLASS(dev); 115f5600924SPhilippe Mathieu-Daudé int n; 116f5600924SPhilippe Mathieu-Daudé 117f5600924SPhilippe Mathieu-Daudé if (!bcm283x_common_realize(dev, errp)) { 118f5600924SPhilippe Mathieu-Daudé return; 119f5600924SPhilippe Mathieu-Daudé } 120bad56236SAndrew Baumann 121bad56236SAndrew Baumann /* bcm2836 interrupt controller (and mailboxes, etc.) */ 122668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->control), errp)) { 123bad56236SAndrew Baumann return; 124bad56236SAndrew Baumann } 125bad56236SAndrew Baumann 12634d1a4f5SPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->control), 0, bc->ctrl_base); 127bad56236SAndrew Baumann 128bad56236SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0, 129bad56236SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-irq", 0)); 130bad56236SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1, 131bad56236SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-fiq", 0)); 132bad56236SAndrew Baumann 133926dcdf0SPeter Maydell for (n = 0; n < BCM283X_NCPUS; n++) { 1341bcb4d16SPeter Maydell /* TODO: this should be converted to a property of ARM_CPU */ 13534d1a4f5SPhilippe Mathieu-Daudé s->cpu[n].core.mp_affinity = (bc->clusterid << 8) | n; 136bad56236SAndrew Baumann 137bad56236SAndrew Baumann /* set periphbase/CBAR value for CPU-local registers */ 138778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->cpu[n].core), "reset-cbar", 13934d1a4f5SPhilippe Mathieu-Daudé bc->peri_base, errp)) { 140bad56236SAndrew Baumann return; 141bad56236SAndrew Baumann } 142bad56236SAndrew Baumann 143bad56236SAndrew Baumann /* start powered off if not enabled */ 144778a2dc5SMarkus Armbruster if (!object_property_set_bool(OBJECT(&s->cpu[n].core), 145778a2dc5SMarkus Armbruster "start-powered-off", 146778a2dc5SMarkus Armbruster n >= s->enabled_cpus, 147668f62ecSMarkus Armbruster errp)) { 148bad56236SAndrew Baumann return; 149bad56236SAndrew Baumann } 150bad56236SAndrew Baumann 151668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cpu[n].core), NULL, errp)) { 152bad56236SAndrew Baumann return; 153bad56236SAndrew Baumann } 154bad56236SAndrew Baumann 155bad56236SAndrew Baumann /* Connect irq/fiq outputs from the interrupt controller. */ 156bad56236SAndrew Baumann qdev_connect_gpio_out_named(DEVICE(&s->control), "irq", n, 1575e5e9ed6SPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu[n].core), ARM_CPU_IRQ)); 158bad56236SAndrew Baumann qdev_connect_gpio_out_named(DEVICE(&s->control), "fiq", n, 1595e5e9ed6SPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu[n].core), ARM_CPU_FIQ)); 160bad56236SAndrew Baumann 161bad56236SAndrew Baumann /* Connect timers from the CPU to the interrupt controller */ 1625e5e9ed6SPhilippe Mathieu-Daudé qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_PHYS, 1630dc19823SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->control), "cntpnsirq", n)); 1645e5e9ed6SPhilippe Mathieu-Daudé qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_VIRT, 165bad56236SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->control), "cntvirq", n)); 1665e5e9ed6SPhilippe Mathieu-Daudé qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_HYP, 1670dc19823SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->control), "cnthpirq", n)); 1685e5e9ed6SPhilippe Mathieu-Daudé qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_SEC, 1690dc19823SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->control), "cntpsirq", n)); 170bad56236SAndrew Baumann } 171bad56236SAndrew Baumann } 172bad56236SAndrew Baumann 1730fd74f03SPeter Maydell static void bcm283x_class_init(ObjectClass *oc, void *data) 174bad56236SAndrew Baumann { 175bad56236SAndrew Baumann DeviceClass *dc = DEVICE_CLASS(oc); 176bad56236SAndrew Baumann 177cccf96c3SThomas Huth /* Reason: Must be wired up in code (see raspi_init() function) */ 178cccf96c3SThomas Huth dc->user_creatable = false; 179bad56236SAndrew Baumann } 180bad56236SAndrew Baumann 181*df6cf08dSPhilippe Mathieu-Daudé static void bcm2835_class_init(ObjectClass *oc, void *data) 182*df6cf08dSPhilippe Mathieu-Daudé { 183*df6cf08dSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(oc); 184*df6cf08dSPhilippe Mathieu-Daudé BCM283XClass *bc = BCM283X_CLASS(oc); 185*df6cf08dSPhilippe Mathieu-Daudé 186*df6cf08dSPhilippe Mathieu-Daudé bc->cpu_type = ARM_CPU_TYPE_NAME("arm1176"); 187*df6cf08dSPhilippe Mathieu-Daudé bc->core_count = 1; 188*df6cf08dSPhilippe Mathieu-Daudé bc->peri_base = 0x20000000; 189*df6cf08dSPhilippe Mathieu-Daudé dc->realize = bcm2835_realize; 190*df6cf08dSPhilippe Mathieu-Daudé }; 191*df6cf08dSPhilippe Mathieu-Daudé 19234d1a4f5SPhilippe Mathieu-Daudé static void bcm2836_class_init(ObjectClass *oc, void *data) 19334d1a4f5SPhilippe Mathieu-Daudé { 19434d1a4f5SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(oc); 19534d1a4f5SPhilippe Mathieu-Daudé BCM283XClass *bc = BCM283X_CLASS(oc); 19634d1a4f5SPhilippe Mathieu-Daudé 19734d1a4f5SPhilippe Mathieu-Daudé bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); 19825ea2884SPhilippe Mathieu-Daudé bc->core_count = BCM283X_NCPUS; 19934d1a4f5SPhilippe Mathieu-Daudé bc->peri_base = 0x3f000000; 20034d1a4f5SPhilippe Mathieu-Daudé bc->ctrl_base = 0x40000000; 20134d1a4f5SPhilippe Mathieu-Daudé bc->clusterid = 0xf; 20234d1a4f5SPhilippe Mathieu-Daudé dc->realize = bcm2836_realize; 20334d1a4f5SPhilippe Mathieu-Daudé }; 20434d1a4f5SPhilippe Mathieu-Daudé 20534d1a4f5SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 20634d1a4f5SPhilippe Mathieu-Daudé static void bcm2837_class_init(ObjectClass *oc, void *data) 20734d1a4f5SPhilippe Mathieu-Daudé { 20834d1a4f5SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(oc); 20934d1a4f5SPhilippe Mathieu-Daudé BCM283XClass *bc = BCM283X_CLASS(oc); 21034d1a4f5SPhilippe Mathieu-Daudé 21134d1a4f5SPhilippe Mathieu-Daudé bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"); 21225ea2884SPhilippe Mathieu-Daudé bc->core_count = BCM283X_NCPUS; 21334d1a4f5SPhilippe Mathieu-Daudé bc->peri_base = 0x3f000000; 21434d1a4f5SPhilippe Mathieu-Daudé bc->ctrl_base = 0x40000000; 21534d1a4f5SPhilippe Mathieu-Daudé bc->clusterid = 0x0; 21634d1a4f5SPhilippe Mathieu-Daudé dc->realize = bcm2836_realize; 21734d1a4f5SPhilippe Mathieu-Daudé }; 21834d1a4f5SPhilippe Mathieu-Daudé #endif 21934d1a4f5SPhilippe Mathieu-Daudé 22034d1a4f5SPhilippe Mathieu-Daudé static const TypeInfo bcm283x_types[] = { 22134d1a4f5SPhilippe Mathieu-Daudé { 222*df6cf08dSPhilippe Mathieu-Daudé .name = TYPE_BCM2835, 223*df6cf08dSPhilippe Mathieu-Daudé .parent = TYPE_BCM283X, 224*df6cf08dSPhilippe Mathieu-Daudé .class_init = bcm2835_class_init, 225*df6cf08dSPhilippe Mathieu-Daudé }, { 22634d1a4f5SPhilippe Mathieu-Daudé .name = TYPE_BCM2836, 22734d1a4f5SPhilippe Mathieu-Daudé .parent = TYPE_BCM283X, 22834d1a4f5SPhilippe Mathieu-Daudé .class_init = bcm2836_class_init, 22934d1a4f5SPhilippe Mathieu-Daudé #ifdef TARGET_AARCH64 23034d1a4f5SPhilippe Mathieu-Daudé }, { 23134d1a4f5SPhilippe Mathieu-Daudé .name = TYPE_BCM2837, 23234d1a4f5SPhilippe Mathieu-Daudé .parent = TYPE_BCM283X, 23334d1a4f5SPhilippe Mathieu-Daudé .class_init = bcm2837_class_init, 23434d1a4f5SPhilippe Mathieu-Daudé #endif 23534d1a4f5SPhilippe Mathieu-Daudé }, { 236926dcdf0SPeter Maydell .name = TYPE_BCM283X, 2373d260cf3SPeter Maydell .parent = TYPE_DEVICE, 238926dcdf0SPeter Maydell .instance_size = sizeof(BCM283XState), 239bad56236SAndrew Baumann .instance_init = bcm2836_init, 2400fd74f03SPeter Maydell .class_size = sizeof(BCM283XClass), 2410fd74f03SPeter Maydell .class_init = bcm283x_class_init, 24234d1a4f5SPhilippe Mathieu-Daudé .abstract = true, 24334d1a4f5SPhilippe Mathieu-Daudé } 2440fd74f03SPeter Maydell }; 245bad56236SAndrew Baumann 24634d1a4f5SPhilippe Mathieu-Daudé DEFINE_TYPES(bcm283x_types) 247